ioat_dma.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /*
  2. * Intel I/OAT DMA Linux driver
  3. * Copyright(c) 2004 - 2007 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. */
  22. /*
  23. * This driver supports an Intel I/OAT DMA engine, which does asynchronous
  24. * copy operations.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/dmaengine.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/workqueue.h>
  34. #include "ioatdma.h"
  35. #include "ioatdma_registers.h"
  36. #include "ioatdma_hw.h"
  37. #define to_ioat_chan(chan) container_of(chan, struct ioat_dma_chan, common)
  38. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  39. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  40. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, async_tx)
  41. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  42. static int ioat_pending_level = 4;
  43. module_param(ioat_pending_level, int, 0644);
  44. MODULE_PARM_DESC(ioat_pending_level,
  45. "high-water mark for pushing ioat descriptors (default: 4)");
  46. #define RESET_DELAY msecs_to_jiffies(100)
  47. #define WATCHDOG_DELAY round_jiffies(msecs_to_jiffies(2000))
  48. static void ioat_dma_chan_reset_part2(struct work_struct *work);
  49. static void ioat_dma_chan_watchdog(struct work_struct *work);
  50. /*
  51. * workaround for IOAT ver.3.0 null descriptor issue
  52. * (channel returns error when size is 0)
  53. */
  54. #define NULL_DESC_BUFFER_SIZE 1
  55. /* internal functions */
  56. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan);
  57. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan);
  58. static struct ioat_desc_sw *
  59. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  60. static struct ioat_desc_sw *
  61. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan);
  62. static inline struct ioat_dma_chan *ioat_lookup_chan_by_index(
  63. struct ioatdma_device *device,
  64. int index)
  65. {
  66. return device->idx[index];
  67. }
  68. /**
  69. * ioat_dma_do_interrupt - handler used for single vector interrupt mode
  70. * @irq: interrupt id
  71. * @data: interrupt data
  72. */
  73. static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
  74. {
  75. struct ioatdma_device *instance = data;
  76. struct ioat_dma_chan *ioat_chan;
  77. unsigned long attnstatus;
  78. int bit;
  79. u8 intrctrl;
  80. intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
  81. if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
  82. return IRQ_NONE;
  83. if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
  84. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  85. return IRQ_NONE;
  86. }
  87. attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
  88. for_each_bit(bit, &attnstatus, BITS_PER_LONG) {
  89. ioat_chan = ioat_lookup_chan_by_index(instance, bit);
  90. tasklet_schedule(&ioat_chan->cleanup_task);
  91. }
  92. writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
  93. return IRQ_HANDLED;
  94. }
  95. /**
  96. * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
  97. * @irq: interrupt id
  98. * @data: interrupt data
  99. */
  100. static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
  101. {
  102. struct ioat_dma_chan *ioat_chan = data;
  103. tasklet_schedule(&ioat_chan->cleanup_task);
  104. return IRQ_HANDLED;
  105. }
  106. static void ioat_dma_cleanup_tasklet(unsigned long data);
  107. /**
  108. * ioat_dma_enumerate_channels - find and initialize the device's channels
  109. * @device: the device to be enumerated
  110. */
  111. static int ioat_dma_enumerate_channels(struct ioatdma_device *device)
  112. {
  113. u8 xfercap_scale;
  114. u32 xfercap;
  115. int i;
  116. struct ioat_dma_chan *ioat_chan;
  117. /*
  118. * IOAT ver.3 workarounds
  119. */
  120. if (device->version == IOAT_VER_3_0) {
  121. u32 chan_err_mask;
  122. u16 dev_id;
  123. u32 dmauncerrsts;
  124. /*
  125. * Write CHANERRMSK_INT with 3E07h to mask out the errors
  126. * that can cause stability issues for IOAT ver.3
  127. */
  128. chan_err_mask = 0x3E07;
  129. pci_write_config_dword(device->pdev,
  130. IOAT_PCI_CHANERRMASK_INT_OFFSET,
  131. chan_err_mask);
  132. /*
  133. * Clear DMAUNCERRSTS Cfg-Reg Parity Error status bit
  134. * (workaround for spurious config parity error after restart)
  135. */
  136. pci_read_config_word(device->pdev,
  137. IOAT_PCI_DEVICE_ID_OFFSET,
  138. &dev_id);
  139. if (dev_id == PCI_DEVICE_ID_INTEL_IOAT_TBG0) {
  140. dmauncerrsts = 0x10;
  141. pci_write_config_dword(device->pdev,
  142. IOAT_PCI_DMAUNCERRSTS_OFFSET,
  143. dmauncerrsts);
  144. }
  145. }
  146. device->common.chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
  147. xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
  148. xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
  149. #if CONFIG_I7300_IDLE_IOAT_CHANNEL
  150. device->common.chancnt--;
  151. #endif
  152. for (i = 0; i < device->common.chancnt; i++) {
  153. ioat_chan = kzalloc(sizeof(*ioat_chan), GFP_KERNEL);
  154. if (!ioat_chan) {
  155. device->common.chancnt = i;
  156. break;
  157. }
  158. ioat_chan->device = device;
  159. ioat_chan->reg_base = device->reg_base + (0x80 * (i + 1));
  160. ioat_chan->xfercap = xfercap;
  161. ioat_chan->desccount = 0;
  162. INIT_DELAYED_WORK(&ioat_chan->work, ioat_dma_chan_reset_part2);
  163. if (ioat_chan->device->version != IOAT_VER_1_2) {
  164. writel(IOAT_DCACTRL_CMPL_WRITE_ENABLE
  165. | IOAT_DMA_DCA_ANY_CPU,
  166. ioat_chan->reg_base + IOAT_DCACTRL_OFFSET);
  167. }
  168. spin_lock_init(&ioat_chan->cleanup_lock);
  169. spin_lock_init(&ioat_chan->desc_lock);
  170. INIT_LIST_HEAD(&ioat_chan->free_desc);
  171. INIT_LIST_HEAD(&ioat_chan->used_desc);
  172. /* This should be made common somewhere in dmaengine.c */
  173. ioat_chan->common.device = &device->common;
  174. list_add_tail(&ioat_chan->common.device_node,
  175. &device->common.channels);
  176. device->idx[i] = ioat_chan;
  177. tasklet_init(&ioat_chan->cleanup_task,
  178. ioat_dma_cleanup_tasklet,
  179. (unsigned long) ioat_chan);
  180. tasklet_disable(&ioat_chan->cleanup_task);
  181. }
  182. return device->common.chancnt;
  183. }
  184. /**
  185. * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
  186. * descriptors to hw
  187. * @chan: DMA channel handle
  188. */
  189. static inline void __ioat1_dma_memcpy_issue_pending(
  190. struct ioat_dma_chan *ioat_chan)
  191. {
  192. ioat_chan->pending = 0;
  193. writeb(IOAT_CHANCMD_APPEND, ioat_chan->reg_base + IOAT1_CHANCMD_OFFSET);
  194. }
  195. static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
  196. {
  197. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  198. if (ioat_chan->pending > 0) {
  199. spin_lock_bh(&ioat_chan->desc_lock);
  200. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  201. spin_unlock_bh(&ioat_chan->desc_lock);
  202. }
  203. }
  204. static inline void __ioat2_dma_memcpy_issue_pending(
  205. struct ioat_dma_chan *ioat_chan)
  206. {
  207. ioat_chan->pending = 0;
  208. writew(ioat_chan->dmacount,
  209. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  210. }
  211. static void ioat2_dma_memcpy_issue_pending(struct dma_chan *chan)
  212. {
  213. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  214. if (ioat_chan->pending > 0) {
  215. spin_lock_bh(&ioat_chan->desc_lock);
  216. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  217. spin_unlock_bh(&ioat_chan->desc_lock);
  218. }
  219. }
  220. /**
  221. * ioat_dma_chan_reset_part2 - reinit the channel after a reset
  222. */
  223. static void ioat_dma_chan_reset_part2(struct work_struct *work)
  224. {
  225. struct ioat_dma_chan *ioat_chan =
  226. container_of(work, struct ioat_dma_chan, work.work);
  227. struct ioat_desc_sw *desc;
  228. spin_lock_bh(&ioat_chan->cleanup_lock);
  229. spin_lock_bh(&ioat_chan->desc_lock);
  230. ioat_chan->completion_virt->low = 0;
  231. ioat_chan->completion_virt->high = 0;
  232. ioat_chan->pending = 0;
  233. /*
  234. * count the descriptors waiting, and be sure to do it
  235. * right for both the CB1 line and the CB2 ring
  236. */
  237. ioat_chan->dmacount = 0;
  238. if (ioat_chan->used_desc.prev) {
  239. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  240. do {
  241. ioat_chan->dmacount++;
  242. desc = to_ioat_desc(desc->node.next);
  243. } while (&desc->node != ioat_chan->used_desc.next);
  244. }
  245. /*
  246. * write the new starting descriptor address
  247. * this puts channel engine into ARMED state
  248. */
  249. desc = to_ioat_desc(ioat_chan->used_desc.prev);
  250. switch (ioat_chan->device->version) {
  251. case IOAT_VER_1_2:
  252. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  253. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  254. writel(((u64) desc->async_tx.phys) >> 32,
  255. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  256. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  257. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  258. break;
  259. case IOAT_VER_2_0:
  260. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  261. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  262. writel(((u64) desc->async_tx.phys) >> 32,
  263. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  264. /* tell the engine to go with what's left to be done */
  265. writew(ioat_chan->dmacount,
  266. ioat_chan->reg_base + IOAT_CHAN_DMACOUNT_OFFSET);
  267. break;
  268. }
  269. dev_err(&ioat_chan->device->pdev->dev,
  270. "chan%d reset - %d descs waiting, %d total desc\n",
  271. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  272. spin_unlock_bh(&ioat_chan->desc_lock);
  273. spin_unlock_bh(&ioat_chan->cleanup_lock);
  274. }
  275. /**
  276. * ioat_dma_reset_channel - restart a channel
  277. * @ioat_chan: IOAT DMA channel handle
  278. */
  279. static void ioat_dma_reset_channel(struct ioat_dma_chan *ioat_chan)
  280. {
  281. u32 chansts, chanerr;
  282. if (!ioat_chan->used_desc.prev)
  283. return;
  284. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  285. chansts = (ioat_chan->completion_virt->low
  286. & IOAT_CHANSTS_DMA_TRANSFER_STATUS);
  287. if (chanerr) {
  288. dev_err(&ioat_chan->device->pdev->dev,
  289. "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
  290. chan_num(ioat_chan), chansts, chanerr);
  291. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  292. }
  293. /*
  294. * whack it upside the head with a reset
  295. * and wait for things to settle out.
  296. * force the pending count to a really big negative
  297. * to make sure no one forces an issue_pending
  298. * while we're waiting.
  299. */
  300. spin_lock_bh(&ioat_chan->desc_lock);
  301. ioat_chan->pending = INT_MIN;
  302. writeb(IOAT_CHANCMD_RESET,
  303. ioat_chan->reg_base
  304. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  305. spin_unlock_bh(&ioat_chan->desc_lock);
  306. /* schedule the 2nd half instead of sleeping a long time */
  307. schedule_delayed_work(&ioat_chan->work, RESET_DELAY);
  308. }
  309. /**
  310. * ioat_dma_chan_watchdog - watch for stuck channels
  311. */
  312. static void ioat_dma_chan_watchdog(struct work_struct *work)
  313. {
  314. struct ioatdma_device *device =
  315. container_of(work, struct ioatdma_device, work.work);
  316. struct ioat_dma_chan *ioat_chan;
  317. int i;
  318. union {
  319. u64 full;
  320. struct {
  321. u32 low;
  322. u32 high;
  323. };
  324. } completion_hw;
  325. unsigned long compl_desc_addr_hw;
  326. for (i = 0; i < device->common.chancnt; i++) {
  327. ioat_chan = ioat_lookup_chan_by_index(device, i);
  328. if (ioat_chan->device->version == IOAT_VER_1_2
  329. /* have we started processing anything yet */
  330. && ioat_chan->last_completion
  331. /* have we completed any since last watchdog cycle? */
  332. && (ioat_chan->last_completion ==
  333. ioat_chan->watchdog_completion)
  334. /* has TCP stuck on one cookie since last watchdog? */
  335. && (ioat_chan->watchdog_tcp_cookie ==
  336. ioat_chan->watchdog_last_tcp_cookie)
  337. && (ioat_chan->watchdog_tcp_cookie !=
  338. ioat_chan->completed_cookie)
  339. /* is there something in the chain to be processed? */
  340. /* CB1 chain always has at least the last one processed */
  341. && (ioat_chan->used_desc.prev != ioat_chan->used_desc.next)
  342. && ioat_chan->pending == 0) {
  343. /*
  344. * check CHANSTS register for completed
  345. * descriptor address.
  346. * if it is different than completion writeback,
  347. * it is not zero
  348. * and it has changed since the last watchdog
  349. * we can assume that channel
  350. * is still working correctly
  351. * and the problem is in completion writeback.
  352. * update completion writeback
  353. * with actual CHANSTS value
  354. * else
  355. * try resetting the channel
  356. */
  357. completion_hw.low = readl(ioat_chan->reg_base +
  358. IOAT_CHANSTS_OFFSET_LOW(ioat_chan->device->version));
  359. completion_hw.high = readl(ioat_chan->reg_base +
  360. IOAT_CHANSTS_OFFSET_HIGH(ioat_chan->device->version));
  361. #if (BITS_PER_LONG == 64)
  362. compl_desc_addr_hw =
  363. completion_hw.full
  364. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  365. #else
  366. compl_desc_addr_hw =
  367. completion_hw.low & IOAT_LOW_COMPLETION_MASK;
  368. #endif
  369. if ((compl_desc_addr_hw != 0)
  370. && (compl_desc_addr_hw != ioat_chan->watchdog_completion)
  371. && (compl_desc_addr_hw != ioat_chan->last_compl_desc_addr_hw)) {
  372. ioat_chan->last_compl_desc_addr_hw = compl_desc_addr_hw;
  373. ioat_chan->completion_virt->low = completion_hw.low;
  374. ioat_chan->completion_virt->high = completion_hw.high;
  375. } else {
  376. ioat_dma_reset_channel(ioat_chan);
  377. ioat_chan->watchdog_completion = 0;
  378. ioat_chan->last_compl_desc_addr_hw = 0;
  379. }
  380. /*
  381. * for version 2.0 if there are descriptors yet to be processed
  382. * and the last completed hasn't changed since the last watchdog
  383. * if they haven't hit the pending level
  384. * issue the pending to push them through
  385. * else
  386. * try resetting the channel
  387. */
  388. } else if (ioat_chan->device->version == IOAT_VER_2_0
  389. && ioat_chan->used_desc.prev
  390. && ioat_chan->last_completion
  391. && ioat_chan->last_completion == ioat_chan->watchdog_completion) {
  392. if (ioat_chan->pending < ioat_pending_level)
  393. ioat2_dma_memcpy_issue_pending(&ioat_chan->common);
  394. else {
  395. ioat_dma_reset_channel(ioat_chan);
  396. ioat_chan->watchdog_completion = 0;
  397. }
  398. } else {
  399. ioat_chan->last_compl_desc_addr_hw = 0;
  400. ioat_chan->watchdog_completion
  401. = ioat_chan->last_completion;
  402. }
  403. ioat_chan->watchdog_last_tcp_cookie =
  404. ioat_chan->watchdog_tcp_cookie;
  405. }
  406. schedule_delayed_work(&device->work, WATCHDOG_DELAY);
  407. }
  408. static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
  409. {
  410. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  411. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  412. struct ioat_desc_sw *prev, *new;
  413. struct ioat_dma_descriptor *hw;
  414. dma_cookie_t cookie;
  415. LIST_HEAD(new_chain);
  416. u32 copy;
  417. size_t len;
  418. dma_addr_t src, dst;
  419. unsigned long orig_flags;
  420. unsigned int desc_count = 0;
  421. /* src and dest and len are stored in the initial descriptor */
  422. len = first->len;
  423. src = first->src;
  424. dst = first->dst;
  425. orig_flags = first->async_tx.flags;
  426. new = first;
  427. spin_lock_bh(&ioat_chan->desc_lock);
  428. prev = to_ioat_desc(ioat_chan->used_desc.prev);
  429. prefetch(prev->hw);
  430. do {
  431. copy = min_t(size_t, len, ioat_chan->xfercap);
  432. async_tx_ack(&new->async_tx);
  433. hw = new->hw;
  434. hw->size = copy;
  435. hw->ctl = 0;
  436. hw->src_addr = src;
  437. hw->dst_addr = dst;
  438. hw->next = 0;
  439. /* chain together the physical address list for the HW */
  440. wmb();
  441. prev->hw->next = (u64) new->async_tx.phys;
  442. len -= copy;
  443. dst += copy;
  444. src += copy;
  445. list_add_tail(&new->node, &new_chain);
  446. desc_count++;
  447. prev = new;
  448. } while (len && (new = ioat1_dma_get_next_descriptor(ioat_chan)));
  449. if (!new) {
  450. dev_err(&ioat_chan->device->pdev->dev,
  451. "tx submit failed\n");
  452. spin_unlock_bh(&ioat_chan->desc_lock);
  453. return -ENOMEM;
  454. }
  455. hw->ctl = IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  456. if (new->async_tx.callback) {
  457. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  458. if (first != new) {
  459. /* move callback into to last desc */
  460. new->async_tx.callback = first->async_tx.callback;
  461. new->async_tx.callback_param
  462. = first->async_tx.callback_param;
  463. first->async_tx.callback = NULL;
  464. first->async_tx.callback_param = NULL;
  465. }
  466. }
  467. new->tx_cnt = desc_count;
  468. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  469. /* store the original values for use in later cleanup */
  470. if (new != first) {
  471. new->src = first->src;
  472. new->dst = first->dst;
  473. new->len = first->len;
  474. }
  475. /* cookie incr and addition to used_list must be atomic */
  476. cookie = ioat_chan->common.cookie;
  477. cookie++;
  478. if (cookie < 0)
  479. cookie = 1;
  480. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  481. /* write address into NextDescriptor field of last desc in chain */
  482. to_ioat_desc(ioat_chan->used_desc.prev)->hw->next =
  483. first->async_tx.phys;
  484. list_splice_tail(&new_chain, &ioat_chan->used_desc);
  485. ioat_chan->dmacount += desc_count;
  486. ioat_chan->pending += desc_count;
  487. if (ioat_chan->pending >= ioat_pending_level)
  488. __ioat1_dma_memcpy_issue_pending(ioat_chan);
  489. spin_unlock_bh(&ioat_chan->desc_lock);
  490. return cookie;
  491. }
  492. static dma_cookie_t ioat2_tx_submit(struct dma_async_tx_descriptor *tx)
  493. {
  494. struct ioat_dma_chan *ioat_chan = to_ioat_chan(tx->chan);
  495. struct ioat_desc_sw *first = tx_to_ioat_desc(tx);
  496. struct ioat_desc_sw *new;
  497. struct ioat_dma_descriptor *hw;
  498. dma_cookie_t cookie;
  499. u32 copy;
  500. size_t len;
  501. dma_addr_t src, dst;
  502. unsigned long orig_flags;
  503. unsigned int desc_count = 0;
  504. /* src and dest and len are stored in the initial descriptor */
  505. len = first->len;
  506. src = first->src;
  507. dst = first->dst;
  508. orig_flags = first->async_tx.flags;
  509. new = first;
  510. /*
  511. * ioat_chan->desc_lock is still in force in version 2 path
  512. * it gets unlocked at end of this function
  513. */
  514. do {
  515. copy = min_t(size_t, len, ioat_chan->xfercap);
  516. async_tx_ack(&new->async_tx);
  517. hw = new->hw;
  518. hw->size = copy;
  519. hw->ctl = 0;
  520. hw->src_addr = src;
  521. hw->dst_addr = dst;
  522. len -= copy;
  523. dst += copy;
  524. src += copy;
  525. desc_count++;
  526. } while (len && (new = ioat2_dma_get_next_descriptor(ioat_chan)));
  527. if (!new) {
  528. dev_err(&ioat_chan->device->pdev->dev,
  529. "tx submit failed\n");
  530. spin_unlock_bh(&ioat_chan->desc_lock);
  531. return -ENOMEM;
  532. }
  533. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  534. if (new->async_tx.callback) {
  535. hw->ctl |= IOAT_DMA_DESCRIPTOR_CTL_INT_GN;
  536. if (first != new) {
  537. /* move callback into to last desc */
  538. new->async_tx.callback = first->async_tx.callback;
  539. new->async_tx.callback_param
  540. = first->async_tx.callback_param;
  541. first->async_tx.callback = NULL;
  542. first->async_tx.callback_param = NULL;
  543. }
  544. }
  545. new->tx_cnt = desc_count;
  546. new->async_tx.flags = orig_flags; /* client is in control of this ack */
  547. /* store the original values for use in later cleanup */
  548. if (new != first) {
  549. new->src = first->src;
  550. new->dst = first->dst;
  551. new->len = first->len;
  552. }
  553. /* cookie incr and addition to used_list must be atomic */
  554. cookie = ioat_chan->common.cookie;
  555. cookie++;
  556. if (cookie < 0)
  557. cookie = 1;
  558. ioat_chan->common.cookie = new->async_tx.cookie = cookie;
  559. ioat_chan->dmacount += desc_count;
  560. ioat_chan->pending += desc_count;
  561. if (ioat_chan->pending >= ioat_pending_level)
  562. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  563. spin_unlock_bh(&ioat_chan->desc_lock);
  564. return cookie;
  565. }
  566. /**
  567. * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
  568. * @ioat_chan: the channel supplying the memory pool for the descriptors
  569. * @flags: allocation flags
  570. */
  571. static struct ioat_desc_sw *ioat_dma_alloc_descriptor(
  572. struct ioat_dma_chan *ioat_chan,
  573. gfp_t flags)
  574. {
  575. struct ioat_dma_descriptor *desc;
  576. struct ioat_desc_sw *desc_sw;
  577. struct ioatdma_device *ioatdma_device;
  578. dma_addr_t phys;
  579. ioatdma_device = to_ioatdma_device(ioat_chan->common.device);
  580. desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
  581. if (unlikely(!desc))
  582. return NULL;
  583. desc_sw = kzalloc(sizeof(*desc_sw), flags);
  584. if (unlikely(!desc_sw)) {
  585. pci_pool_free(ioatdma_device->dma_pool, desc, phys);
  586. return NULL;
  587. }
  588. memset(desc, 0, sizeof(*desc));
  589. dma_async_tx_descriptor_init(&desc_sw->async_tx, &ioat_chan->common);
  590. switch (ioat_chan->device->version) {
  591. case IOAT_VER_1_2:
  592. desc_sw->async_tx.tx_submit = ioat1_tx_submit;
  593. break;
  594. case IOAT_VER_2_0:
  595. case IOAT_VER_3_0:
  596. desc_sw->async_tx.tx_submit = ioat2_tx_submit;
  597. break;
  598. }
  599. INIT_LIST_HEAD(&desc_sw->async_tx.tx_list);
  600. desc_sw->hw = desc;
  601. desc_sw->async_tx.phys = phys;
  602. return desc_sw;
  603. }
  604. static int ioat_initial_desc_count = 256;
  605. module_param(ioat_initial_desc_count, int, 0644);
  606. MODULE_PARM_DESC(ioat_initial_desc_count,
  607. "initial descriptors per channel (default: 256)");
  608. /**
  609. * ioat2_dma_massage_chan_desc - link the descriptors into a circle
  610. * @ioat_chan: the channel to be massaged
  611. */
  612. static void ioat2_dma_massage_chan_desc(struct ioat_dma_chan *ioat_chan)
  613. {
  614. struct ioat_desc_sw *desc, *_desc;
  615. /* setup used_desc */
  616. ioat_chan->used_desc.next = ioat_chan->free_desc.next;
  617. ioat_chan->used_desc.prev = NULL;
  618. /* pull free_desc out of the circle so that every node is a hw
  619. * descriptor, but leave it pointing to the list
  620. */
  621. ioat_chan->free_desc.prev->next = ioat_chan->free_desc.next;
  622. ioat_chan->free_desc.next->prev = ioat_chan->free_desc.prev;
  623. /* circle link the hw descriptors */
  624. desc = to_ioat_desc(ioat_chan->free_desc.next);
  625. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  626. list_for_each_entry_safe(desc, _desc, ioat_chan->free_desc.next, node) {
  627. desc->hw->next = to_ioat_desc(desc->node.next)->async_tx.phys;
  628. }
  629. }
  630. /**
  631. * ioat_dma_alloc_chan_resources - returns the number of allocated descriptors
  632. * @chan: the channel to be filled out
  633. */
  634. static int ioat_dma_alloc_chan_resources(struct dma_chan *chan,
  635. struct dma_client *client)
  636. {
  637. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  638. struct ioat_desc_sw *desc;
  639. u16 chanctrl;
  640. u32 chanerr;
  641. int i;
  642. LIST_HEAD(tmp_list);
  643. /* have we already been set up? */
  644. if (!list_empty(&ioat_chan->free_desc))
  645. return ioat_chan->desccount;
  646. /* Setup register to interrupt and write completion status on error */
  647. chanctrl = IOAT_CHANCTRL_ERR_INT_EN |
  648. IOAT_CHANCTRL_ANY_ERR_ABORT_EN |
  649. IOAT_CHANCTRL_ERR_COMPLETION_EN;
  650. writew(chanctrl, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET);
  651. chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  652. if (chanerr) {
  653. dev_err(&ioat_chan->device->pdev->dev,
  654. "CHANERR = %x, clearing\n", chanerr);
  655. writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET);
  656. }
  657. /* Allocate descriptors */
  658. for (i = 0; i < ioat_initial_desc_count; i++) {
  659. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_KERNEL);
  660. if (!desc) {
  661. dev_err(&ioat_chan->device->pdev->dev,
  662. "Only %d initial descriptors\n", i);
  663. break;
  664. }
  665. list_add_tail(&desc->node, &tmp_list);
  666. }
  667. spin_lock_bh(&ioat_chan->desc_lock);
  668. ioat_chan->desccount = i;
  669. list_splice(&tmp_list, &ioat_chan->free_desc);
  670. if (ioat_chan->device->version != IOAT_VER_1_2)
  671. ioat2_dma_massage_chan_desc(ioat_chan);
  672. spin_unlock_bh(&ioat_chan->desc_lock);
  673. /* allocate a completion writeback area */
  674. /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
  675. ioat_chan->completion_virt =
  676. pci_pool_alloc(ioat_chan->device->completion_pool,
  677. GFP_KERNEL,
  678. &ioat_chan->completion_addr);
  679. memset(ioat_chan->completion_virt, 0,
  680. sizeof(*ioat_chan->completion_virt));
  681. writel(((u64) ioat_chan->completion_addr) & 0x00000000FFFFFFFF,
  682. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
  683. writel(((u64) ioat_chan->completion_addr) >> 32,
  684. ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
  685. tasklet_enable(&ioat_chan->cleanup_task);
  686. ioat_dma_start_null_desc(ioat_chan); /* give chain to dma device */
  687. return ioat_chan->desccount;
  688. }
  689. /**
  690. * ioat_dma_free_chan_resources - release all the descriptors
  691. * @chan: the channel to be cleaned
  692. */
  693. static void ioat_dma_free_chan_resources(struct dma_chan *chan)
  694. {
  695. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  696. struct ioatdma_device *ioatdma_device = to_ioatdma_device(chan->device);
  697. struct ioat_desc_sw *desc, *_desc;
  698. int in_use_descs = 0;
  699. tasklet_disable(&ioat_chan->cleanup_task);
  700. ioat_dma_memcpy_cleanup(ioat_chan);
  701. /* Delay 100ms after reset to allow internal DMA logic to quiesce
  702. * before removing DMA descriptor resources.
  703. */
  704. writeb(IOAT_CHANCMD_RESET,
  705. ioat_chan->reg_base
  706. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  707. mdelay(100);
  708. spin_lock_bh(&ioat_chan->desc_lock);
  709. switch (ioat_chan->device->version) {
  710. case IOAT_VER_1_2:
  711. list_for_each_entry_safe(desc, _desc,
  712. &ioat_chan->used_desc, node) {
  713. in_use_descs++;
  714. list_del(&desc->node);
  715. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  716. desc->async_tx.phys);
  717. kfree(desc);
  718. }
  719. list_for_each_entry_safe(desc, _desc,
  720. &ioat_chan->free_desc, node) {
  721. list_del(&desc->node);
  722. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  723. desc->async_tx.phys);
  724. kfree(desc);
  725. }
  726. break;
  727. case IOAT_VER_2_0:
  728. case IOAT_VER_3_0:
  729. list_for_each_entry_safe(desc, _desc,
  730. ioat_chan->free_desc.next, node) {
  731. list_del(&desc->node);
  732. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  733. desc->async_tx.phys);
  734. kfree(desc);
  735. }
  736. desc = to_ioat_desc(ioat_chan->free_desc.next);
  737. pci_pool_free(ioatdma_device->dma_pool, desc->hw,
  738. desc->async_tx.phys);
  739. kfree(desc);
  740. INIT_LIST_HEAD(&ioat_chan->free_desc);
  741. INIT_LIST_HEAD(&ioat_chan->used_desc);
  742. break;
  743. }
  744. spin_unlock_bh(&ioat_chan->desc_lock);
  745. pci_pool_free(ioatdma_device->completion_pool,
  746. ioat_chan->completion_virt,
  747. ioat_chan->completion_addr);
  748. /* one is ok since we left it on there on purpose */
  749. if (in_use_descs > 1)
  750. dev_err(&ioat_chan->device->pdev->dev,
  751. "Freeing %d in use descriptors!\n",
  752. in_use_descs - 1);
  753. ioat_chan->last_completion = ioat_chan->completion_addr = 0;
  754. ioat_chan->pending = 0;
  755. ioat_chan->dmacount = 0;
  756. ioat_chan->watchdog_completion = 0;
  757. ioat_chan->last_compl_desc_addr_hw = 0;
  758. ioat_chan->watchdog_tcp_cookie =
  759. ioat_chan->watchdog_last_tcp_cookie = 0;
  760. }
  761. /**
  762. * ioat_dma_get_next_descriptor - return the next available descriptor
  763. * @ioat_chan: IOAT DMA channel handle
  764. *
  765. * Gets the next descriptor from the chain, and must be called with the
  766. * channel's desc_lock held. Allocates more descriptors if the channel
  767. * has run out.
  768. */
  769. static struct ioat_desc_sw *
  770. ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  771. {
  772. struct ioat_desc_sw *new;
  773. if (!list_empty(&ioat_chan->free_desc)) {
  774. new = to_ioat_desc(ioat_chan->free_desc.next);
  775. list_del(&new->node);
  776. } else {
  777. /* try to get another desc */
  778. new = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  779. if (!new) {
  780. dev_err(&ioat_chan->device->pdev->dev,
  781. "alloc failed\n");
  782. return NULL;
  783. }
  784. }
  785. prefetch(new->hw);
  786. return new;
  787. }
  788. static struct ioat_desc_sw *
  789. ioat2_dma_get_next_descriptor(struct ioat_dma_chan *ioat_chan)
  790. {
  791. struct ioat_desc_sw *new;
  792. /*
  793. * used.prev points to where to start processing
  794. * used.next points to next free descriptor
  795. * if used.prev == NULL, there are none waiting to be processed
  796. * if used.next == used.prev.prev, there is only one free descriptor,
  797. * and we need to use it to as a noop descriptor before
  798. * linking in a new set of descriptors, since the device
  799. * has probably already read the pointer to it
  800. */
  801. if (ioat_chan->used_desc.prev &&
  802. ioat_chan->used_desc.next == ioat_chan->used_desc.prev->prev) {
  803. struct ioat_desc_sw *desc;
  804. struct ioat_desc_sw *noop_desc;
  805. int i;
  806. /* set up the noop descriptor */
  807. noop_desc = to_ioat_desc(ioat_chan->used_desc.next);
  808. /* set size to non-zero value (channel returns error when size is 0) */
  809. noop_desc->hw->size = NULL_DESC_BUFFER_SIZE;
  810. noop_desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL;
  811. noop_desc->hw->src_addr = 0;
  812. noop_desc->hw->dst_addr = 0;
  813. ioat_chan->used_desc.next = ioat_chan->used_desc.next->next;
  814. ioat_chan->pending++;
  815. ioat_chan->dmacount++;
  816. /* try to get a few more descriptors */
  817. for (i = 16; i; i--) {
  818. desc = ioat_dma_alloc_descriptor(ioat_chan, GFP_ATOMIC);
  819. if (!desc) {
  820. dev_err(&ioat_chan->device->pdev->dev,
  821. "alloc failed\n");
  822. break;
  823. }
  824. list_add_tail(&desc->node, ioat_chan->used_desc.next);
  825. desc->hw->next
  826. = to_ioat_desc(desc->node.next)->async_tx.phys;
  827. to_ioat_desc(desc->node.prev)->hw->next
  828. = desc->async_tx.phys;
  829. ioat_chan->desccount++;
  830. }
  831. ioat_chan->used_desc.next = noop_desc->node.next;
  832. }
  833. new = to_ioat_desc(ioat_chan->used_desc.next);
  834. prefetch(new);
  835. ioat_chan->used_desc.next = new->node.next;
  836. if (ioat_chan->used_desc.prev == NULL)
  837. ioat_chan->used_desc.prev = &new->node;
  838. prefetch(new->hw);
  839. return new;
  840. }
  841. static struct ioat_desc_sw *ioat_dma_get_next_descriptor(
  842. struct ioat_dma_chan *ioat_chan)
  843. {
  844. if (!ioat_chan)
  845. return NULL;
  846. switch (ioat_chan->device->version) {
  847. case IOAT_VER_1_2:
  848. return ioat1_dma_get_next_descriptor(ioat_chan);
  849. case IOAT_VER_2_0:
  850. case IOAT_VER_3_0:
  851. return ioat2_dma_get_next_descriptor(ioat_chan);
  852. }
  853. return NULL;
  854. }
  855. static struct dma_async_tx_descriptor *ioat1_dma_prep_memcpy(
  856. struct dma_chan *chan,
  857. dma_addr_t dma_dest,
  858. dma_addr_t dma_src,
  859. size_t len,
  860. unsigned long flags)
  861. {
  862. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  863. struct ioat_desc_sw *new;
  864. spin_lock_bh(&ioat_chan->desc_lock);
  865. new = ioat_dma_get_next_descriptor(ioat_chan);
  866. spin_unlock_bh(&ioat_chan->desc_lock);
  867. if (new) {
  868. new->len = len;
  869. new->dst = dma_dest;
  870. new->src = dma_src;
  871. new->async_tx.flags = flags;
  872. return &new->async_tx;
  873. } else {
  874. dev_err(&ioat_chan->device->pdev->dev,
  875. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  876. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  877. return NULL;
  878. }
  879. }
  880. static struct dma_async_tx_descriptor *ioat2_dma_prep_memcpy(
  881. struct dma_chan *chan,
  882. dma_addr_t dma_dest,
  883. dma_addr_t dma_src,
  884. size_t len,
  885. unsigned long flags)
  886. {
  887. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  888. struct ioat_desc_sw *new;
  889. spin_lock_bh(&ioat_chan->desc_lock);
  890. new = ioat2_dma_get_next_descriptor(ioat_chan);
  891. /*
  892. * leave ioat_chan->desc_lock set in ioat 2 path
  893. * it will get unlocked at end of tx_submit
  894. */
  895. if (new) {
  896. new->len = len;
  897. new->dst = dma_dest;
  898. new->src = dma_src;
  899. new->async_tx.flags = flags;
  900. return &new->async_tx;
  901. } else {
  902. spin_unlock_bh(&ioat_chan->desc_lock);
  903. dev_err(&ioat_chan->device->pdev->dev,
  904. "chan%d - get_next_desc failed: %d descs waiting, %d total desc\n",
  905. chan_num(ioat_chan), ioat_chan->dmacount, ioat_chan->desccount);
  906. return NULL;
  907. }
  908. }
  909. static void ioat_dma_cleanup_tasklet(unsigned long data)
  910. {
  911. struct ioat_dma_chan *chan = (void *)data;
  912. ioat_dma_memcpy_cleanup(chan);
  913. writew(IOAT_CHANCTRL_INT_DISABLE,
  914. chan->reg_base + IOAT_CHANCTRL_OFFSET);
  915. }
  916. static void
  917. ioat_dma_unmap(struct ioat_dma_chan *ioat_chan, struct ioat_desc_sw *desc)
  918. {
  919. /*
  920. * yes we are unmapping both _page and _single
  921. * alloc'd regions with unmap_page. Is this
  922. * *really* that bad?
  923. */
  924. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_DEST_UNMAP))
  925. pci_unmap_page(ioat_chan->device->pdev,
  926. pci_unmap_addr(desc, dst),
  927. pci_unmap_len(desc, len),
  928. PCI_DMA_FROMDEVICE);
  929. if (!(desc->async_tx.flags & DMA_COMPL_SKIP_SRC_UNMAP))
  930. pci_unmap_page(ioat_chan->device->pdev,
  931. pci_unmap_addr(desc, src),
  932. pci_unmap_len(desc, len),
  933. PCI_DMA_TODEVICE);
  934. }
  935. /**
  936. * ioat_dma_memcpy_cleanup - cleanup up finished descriptors
  937. * @chan: ioat channel to be cleaned up
  938. */
  939. static void ioat_dma_memcpy_cleanup(struct ioat_dma_chan *ioat_chan)
  940. {
  941. unsigned long phys_complete;
  942. struct ioat_desc_sw *desc, *_desc;
  943. dma_cookie_t cookie = 0;
  944. unsigned long desc_phys;
  945. struct ioat_desc_sw *latest_desc;
  946. prefetch(ioat_chan->completion_virt);
  947. if (!spin_trylock_bh(&ioat_chan->cleanup_lock))
  948. return;
  949. /* The completion writeback can happen at any time,
  950. so reads by the driver need to be atomic operations
  951. The descriptor physical addresses are limited to 32-bits
  952. when the CPU can only do a 32-bit mov */
  953. #if (BITS_PER_LONG == 64)
  954. phys_complete =
  955. ioat_chan->completion_virt->full
  956. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  957. #else
  958. phys_complete =
  959. ioat_chan->completion_virt->low & IOAT_LOW_COMPLETION_MASK;
  960. #endif
  961. if ((ioat_chan->completion_virt->full
  962. & IOAT_CHANSTS_DMA_TRANSFER_STATUS) ==
  963. IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED) {
  964. dev_err(&ioat_chan->device->pdev->dev,
  965. "Channel halted, chanerr = %x\n",
  966. readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET));
  967. /* TODO do something to salvage the situation */
  968. }
  969. if (phys_complete == ioat_chan->last_completion) {
  970. spin_unlock_bh(&ioat_chan->cleanup_lock);
  971. /*
  972. * perhaps we're stuck so hard that the watchdog can't go off?
  973. * try to catch it after 2 seconds
  974. */
  975. if (ioat_chan->device->version != IOAT_VER_3_0) {
  976. if (time_after(jiffies,
  977. ioat_chan->last_completion_time + HZ*WATCHDOG_DELAY)) {
  978. ioat_dma_chan_watchdog(&(ioat_chan->device->work.work));
  979. ioat_chan->last_completion_time = jiffies;
  980. }
  981. }
  982. return;
  983. }
  984. ioat_chan->last_completion_time = jiffies;
  985. cookie = 0;
  986. if (!spin_trylock_bh(&ioat_chan->desc_lock)) {
  987. spin_unlock_bh(&ioat_chan->cleanup_lock);
  988. return;
  989. }
  990. switch (ioat_chan->device->version) {
  991. case IOAT_VER_1_2:
  992. list_for_each_entry_safe(desc, _desc,
  993. &ioat_chan->used_desc, node) {
  994. /*
  995. * Incoming DMA requests may use multiple descriptors,
  996. * due to exceeding xfercap, perhaps. If so, only the
  997. * last one will have a cookie, and require unmapping.
  998. */
  999. if (desc->async_tx.cookie) {
  1000. cookie = desc->async_tx.cookie;
  1001. ioat_dma_unmap(ioat_chan, desc);
  1002. if (desc->async_tx.callback) {
  1003. desc->async_tx.callback(desc->async_tx.callback_param);
  1004. desc->async_tx.callback = NULL;
  1005. }
  1006. }
  1007. if (desc->async_tx.phys != phys_complete) {
  1008. /*
  1009. * a completed entry, but not the last, so clean
  1010. * up if the client is done with the descriptor
  1011. */
  1012. if (async_tx_test_ack(&desc->async_tx)) {
  1013. list_del(&desc->node);
  1014. list_add_tail(&desc->node,
  1015. &ioat_chan->free_desc);
  1016. } else
  1017. desc->async_tx.cookie = 0;
  1018. } else {
  1019. /*
  1020. * last used desc. Do not remove, so we can
  1021. * append from it, but don't look at it next
  1022. * time, either
  1023. */
  1024. desc->async_tx.cookie = 0;
  1025. /* TODO check status bits? */
  1026. break;
  1027. }
  1028. }
  1029. break;
  1030. case IOAT_VER_2_0:
  1031. case IOAT_VER_3_0:
  1032. /* has some other thread has already cleaned up? */
  1033. if (ioat_chan->used_desc.prev == NULL)
  1034. break;
  1035. /* work backwards to find latest finished desc */
  1036. desc = to_ioat_desc(ioat_chan->used_desc.next);
  1037. latest_desc = NULL;
  1038. do {
  1039. desc = to_ioat_desc(desc->node.prev);
  1040. desc_phys = (unsigned long)desc->async_tx.phys
  1041. & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  1042. if (desc_phys == phys_complete) {
  1043. latest_desc = desc;
  1044. break;
  1045. }
  1046. } while (&desc->node != ioat_chan->used_desc.prev);
  1047. if (latest_desc != NULL) {
  1048. /* work forwards to clear finished descriptors */
  1049. for (desc = to_ioat_desc(ioat_chan->used_desc.prev);
  1050. &desc->node != latest_desc->node.next &&
  1051. &desc->node != ioat_chan->used_desc.next;
  1052. desc = to_ioat_desc(desc->node.next)) {
  1053. if (desc->async_tx.cookie) {
  1054. cookie = desc->async_tx.cookie;
  1055. desc->async_tx.cookie = 0;
  1056. ioat_dma_unmap(ioat_chan, desc);
  1057. if (desc->async_tx.callback) {
  1058. desc->async_tx.callback(desc->async_tx.callback_param);
  1059. desc->async_tx.callback = NULL;
  1060. }
  1061. }
  1062. }
  1063. /* move used.prev up beyond those that are finished */
  1064. if (&desc->node == ioat_chan->used_desc.next)
  1065. ioat_chan->used_desc.prev = NULL;
  1066. else
  1067. ioat_chan->used_desc.prev = &desc->node;
  1068. }
  1069. break;
  1070. }
  1071. spin_unlock_bh(&ioat_chan->desc_lock);
  1072. ioat_chan->last_completion = phys_complete;
  1073. if (cookie != 0)
  1074. ioat_chan->completed_cookie = cookie;
  1075. spin_unlock_bh(&ioat_chan->cleanup_lock);
  1076. }
  1077. /**
  1078. * ioat_dma_is_complete - poll the status of a IOAT DMA transaction
  1079. * @chan: IOAT DMA channel handle
  1080. * @cookie: DMA transaction identifier
  1081. * @done: if not %NULL, updated with last completed transaction
  1082. * @used: if not %NULL, updated with last used transaction
  1083. */
  1084. static enum dma_status ioat_dma_is_complete(struct dma_chan *chan,
  1085. dma_cookie_t cookie,
  1086. dma_cookie_t *done,
  1087. dma_cookie_t *used)
  1088. {
  1089. struct ioat_dma_chan *ioat_chan = to_ioat_chan(chan);
  1090. dma_cookie_t last_used;
  1091. dma_cookie_t last_complete;
  1092. enum dma_status ret;
  1093. last_used = chan->cookie;
  1094. last_complete = ioat_chan->completed_cookie;
  1095. ioat_chan->watchdog_tcp_cookie = cookie;
  1096. if (done)
  1097. *done = last_complete;
  1098. if (used)
  1099. *used = last_used;
  1100. ret = dma_async_is_complete(cookie, last_complete, last_used);
  1101. if (ret == DMA_SUCCESS)
  1102. return ret;
  1103. ioat_dma_memcpy_cleanup(ioat_chan);
  1104. last_used = chan->cookie;
  1105. last_complete = ioat_chan->completed_cookie;
  1106. if (done)
  1107. *done = last_complete;
  1108. if (used)
  1109. *used = last_used;
  1110. return dma_async_is_complete(cookie, last_complete, last_used);
  1111. }
  1112. static void ioat_dma_start_null_desc(struct ioat_dma_chan *ioat_chan)
  1113. {
  1114. struct ioat_desc_sw *desc;
  1115. spin_lock_bh(&ioat_chan->desc_lock);
  1116. desc = ioat_dma_get_next_descriptor(ioat_chan);
  1117. if (!desc) {
  1118. dev_err(&ioat_chan->device->pdev->dev,
  1119. "Unable to start null desc - get next desc failed\n");
  1120. spin_unlock_bh(&ioat_chan->desc_lock);
  1121. return;
  1122. }
  1123. desc->hw->ctl = IOAT_DMA_DESCRIPTOR_NUL
  1124. | IOAT_DMA_DESCRIPTOR_CTL_INT_GN
  1125. | IOAT_DMA_DESCRIPTOR_CTL_CP_STS;
  1126. /* set size to non-zero value (channel returns error when size is 0) */
  1127. desc->hw->size = NULL_DESC_BUFFER_SIZE;
  1128. desc->hw->src_addr = 0;
  1129. desc->hw->dst_addr = 0;
  1130. async_tx_ack(&desc->async_tx);
  1131. switch (ioat_chan->device->version) {
  1132. case IOAT_VER_1_2:
  1133. desc->hw->next = 0;
  1134. list_add_tail(&desc->node, &ioat_chan->used_desc);
  1135. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1136. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  1137. writel(((u64) desc->async_tx.phys) >> 32,
  1138. ioat_chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  1139. writeb(IOAT_CHANCMD_START, ioat_chan->reg_base
  1140. + IOAT_CHANCMD_OFFSET(ioat_chan->device->version));
  1141. break;
  1142. case IOAT_VER_2_0:
  1143. case IOAT_VER_3_0:
  1144. writel(((u64) desc->async_tx.phys) & 0x00000000FFFFFFFF,
  1145. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_LOW);
  1146. writel(((u64) desc->async_tx.phys) >> 32,
  1147. ioat_chan->reg_base + IOAT2_CHAINADDR_OFFSET_HIGH);
  1148. ioat_chan->dmacount++;
  1149. __ioat2_dma_memcpy_issue_pending(ioat_chan);
  1150. break;
  1151. }
  1152. spin_unlock_bh(&ioat_chan->desc_lock);
  1153. }
  1154. /*
  1155. * Perform a IOAT transaction to verify the HW works.
  1156. */
  1157. #define IOAT_TEST_SIZE 2000
  1158. static void ioat_dma_test_callback(void *dma_async_param)
  1159. {
  1160. printk(KERN_ERR "ioatdma: ioat_dma_test_callback(%p)\n",
  1161. dma_async_param);
  1162. }
  1163. /**
  1164. * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
  1165. * @device: device to be tested
  1166. */
  1167. static int ioat_dma_self_test(struct ioatdma_device *device)
  1168. {
  1169. int i;
  1170. u8 *src;
  1171. u8 *dest;
  1172. struct dma_chan *dma_chan;
  1173. struct dma_async_tx_descriptor *tx;
  1174. dma_addr_t dma_dest, dma_src;
  1175. dma_cookie_t cookie;
  1176. int err = 0;
  1177. src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1178. if (!src)
  1179. return -ENOMEM;
  1180. dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
  1181. if (!dest) {
  1182. kfree(src);
  1183. return -ENOMEM;
  1184. }
  1185. /* Fill in src buffer */
  1186. for (i = 0; i < IOAT_TEST_SIZE; i++)
  1187. src[i] = (u8)i;
  1188. /* Start copy, using first DMA channel */
  1189. dma_chan = container_of(device->common.channels.next,
  1190. struct dma_chan,
  1191. device_node);
  1192. if (device->common.device_alloc_chan_resources(dma_chan, NULL) < 1) {
  1193. dev_err(&device->pdev->dev,
  1194. "selftest cannot allocate chan resource\n");
  1195. err = -ENODEV;
  1196. goto out;
  1197. }
  1198. dma_src = dma_map_single(dma_chan->device->dev, src, IOAT_TEST_SIZE,
  1199. DMA_TO_DEVICE);
  1200. dma_dest = dma_map_single(dma_chan->device->dev, dest, IOAT_TEST_SIZE,
  1201. DMA_FROM_DEVICE);
  1202. tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
  1203. IOAT_TEST_SIZE, 0);
  1204. if (!tx) {
  1205. dev_err(&device->pdev->dev,
  1206. "Self-test prep failed, disabling\n");
  1207. err = -ENODEV;
  1208. goto free_resources;
  1209. }
  1210. async_tx_ack(tx);
  1211. tx->callback = ioat_dma_test_callback;
  1212. tx->callback_param = (void *)0x8086;
  1213. cookie = tx->tx_submit(tx);
  1214. if (cookie < 0) {
  1215. dev_err(&device->pdev->dev,
  1216. "Self-test setup failed, disabling\n");
  1217. err = -ENODEV;
  1218. goto free_resources;
  1219. }
  1220. device->common.device_issue_pending(dma_chan);
  1221. msleep(1);
  1222. if (device->common.device_is_tx_complete(dma_chan, cookie, NULL, NULL)
  1223. != DMA_SUCCESS) {
  1224. dev_err(&device->pdev->dev,
  1225. "Self-test copy timed out, disabling\n");
  1226. err = -ENODEV;
  1227. goto free_resources;
  1228. }
  1229. if (memcmp(src, dest, IOAT_TEST_SIZE)) {
  1230. dev_err(&device->pdev->dev,
  1231. "Self-test copy failed compare, disabling\n");
  1232. err = -ENODEV;
  1233. goto free_resources;
  1234. }
  1235. free_resources:
  1236. device->common.device_free_chan_resources(dma_chan);
  1237. out:
  1238. kfree(src);
  1239. kfree(dest);
  1240. return err;
  1241. }
  1242. static char ioat_interrupt_style[32] = "msix";
  1243. module_param_string(ioat_interrupt_style, ioat_interrupt_style,
  1244. sizeof(ioat_interrupt_style), 0644);
  1245. MODULE_PARM_DESC(ioat_interrupt_style,
  1246. "set ioat interrupt style: msix (default), "
  1247. "msix-single-vector, msi, intx)");
  1248. /**
  1249. * ioat_dma_setup_interrupts - setup interrupt handler
  1250. * @device: ioat device
  1251. */
  1252. static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
  1253. {
  1254. struct ioat_dma_chan *ioat_chan;
  1255. int err, i, j, msixcnt;
  1256. u8 intrctrl = 0;
  1257. if (!strcmp(ioat_interrupt_style, "msix"))
  1258. goto msix;
  1259. if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
  1260. goto msix_single_vector;
  1261. if (!strcmp(ioat_interrupt_style, "msi"))
  1262. goto msi;
  1263. if (!strcmp(ioat_interrupt_style, "intx"))
  1264. goto intx;
  1265. dev_err(&device->pdev->dev, "invalid ioat_interrupt_style %s\n",
  1266. ioat_interrupt_style);
  1267. goto err_no_irq;
  1268. msix:
  1269. /* The number of MSI-X vectors should equal the number of channels */
  1270. msixcnt = device->common.chancnt;
  1271. for (i = 0; i < msixcnt; i++)
  1272. device->msix_entries[i].entry = i;
  1273. err = pci_enable_msix(device->pdev, device->msix_entries, msixcnt);
  1274. if (err < 0)
  1275. goto msi;
  1276. if (err > 0)
  1277. goto msix_single_vector;
  1278. for (i = 0; i < msixcnt; i++) {
  1279. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1280. err = request_irq(device->msix_entries[i].vector,
  1281. ioat_dma_do_interrupt_msix,
  1282. 0, "ioat-msix", ioat_chan);
  1283. if (err) {
  1284. for (j = 0; j < i; j++) {
  1285. ioat_chan =
  1286. ioat_lookup_chan_by_index(device, j);
  1287. free_irq(device->msix_entries[j].vector,
  1288. ioat_chan);
  1289. }
  1290. goto msix_single_vector;
  1291. }
  1292. }
  1293. intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
  1294. device->irq_mode = msix_multi_vector;
  1295. goto done;
  1296. msix_single_vector:
  1297. device->msix_entries[0].entry = 0;
  1298. err = pci_enable_msix(device->pdev, device->msix_entries, 1);
  1299. if (err)
  1300. goto msi;
  1301. err = request_irq(device->msix_entries[0].vector, ioat_dma_do_interrupt,
  1302. 0, "ioat-msix", device);
  1303. if (err) {
  1304. pci_disable_msix(device->pdev);
  1305. goto msi;
  1306. }
  1307. device->irq_mode = msix_single_vector;
  1308. goto done;
  1309. msi:
  1310. err = pci_enable_msi(device->pdev);
  1311. if (err)
  1312. goto intx;
  1313. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1314. 0, "ioat-msi", device);
  1315. if (err) {
  1316. pci_disable_msi(device->pdev);
  1317. goto intx;
  1318. }
  1319. /*
  1320. * CB 1.2 devices need a bit set in configuration space to enable MSI
  1321. */
  1322. if (device->version == IOAT_VER_1_2) {
  1323. u32 dmactrl;
  1324. pci_read_config_dword(device->pdev,
  1325. IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
  1326. dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
  1327. pci_write_config_dword(device->pdev,
  1328. IOAT_PCI_DMACTRL_OFFSET, dmactrl);
  1329. }
  1330. device->irq_mode = msi;
  1331. goto done;
  1332. intx:
  1333. err = request_irq(device->pdev->irq, ioat_dma_do_interrupt,
  1334. IRQF_SHARED, "ioat-intx", device);
  1335. if (err)
  1336. goto err_no_irq;
  1337. device->irq_mode = intx;
  1338. done:
  1339. intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
  1340. writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1341. return 0;
  1342. err_no_irq:
  1343. /* Disable all interrupt generation */
  1344. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1345. dev_err(&device->pdev->dev, "no usable interrupts\n");
  1346. device->irq_mode = none;
  1347. return -1;
  1348. }
  1349. /**
  1350. * ioat_dma_remove_interrupts - remove whatever interrupts were set
  1351. * @device: ioat device
  1352. */
  1353. static void ioat_dma_remove_interrupts(struct ioatdma_device *device)
  1354. {
  1355. struct ioat_dma_chan *ioat_chan;
  1356. int i;
  1357. /* Disable all interrupt generation */
  1358. writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
  1359. switch (device->irq_mode) {
  1360. case msix_multi_vector:
  1361. for (i = 0; i < device->common.chancnt; i++) {
  1362. ioat_chan = ioat_lookup_chan_by_index(device, i);
  1363. free_irq(device->msix_entries[i].vector, ioat_chan);
  1364. }
  1365. pci_disable_msix(device->pdev);
  1366. break;
  1367. case msix_single_vector:
  1368. free_irq(device->msix_entries[0].vector, device);
  1369. pci_disable_msix(device->pdev);
  1370. break;
  1371. case msi:
  1372. free_irq(device->pdev->irq, device);
  1373. pci_disable_msi(device->pdev);
  1374. break;
  1375. case intx:
  1376. free_irq(device->pdev->irq, device);
  1377. break;
  1378. case none:
  1379. dev_warn(&device->pdev->dev,
  1380. "call to %s without interrupts setup\n", __func__);
  1381. }
  1382. device->irq_mode = none;
  1383. }
  1384. struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev,
  1385. void __iomem *iobase)
  1386. {
  1387. int err;
  1388. struct ioatdma_device *device;
  1389. device = kzalloc(sizeof(*device), GFP_KERNEL);
  1390. if (!device) {
  1391. err = -ENOMEM;
  1392. goto err_kzalloc;
  1393. }
  1394. device->pdev = pdev;
  1395. device->reg_base = iobase;
  1396. device->version = readb(device->reg_base + IOAT_VER_OFFSET);
  1397. /* DMA coherent memory pool for DMA descriptor allocations */
  1398. device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
  1399. sizeof(struct ioat_dma_descriptor),
  1400. 64, 0);
  1401. if (!device->dma_pool) {
  1402. err = -ENOMEM;
  1403. goto err_dma_pool;
  1404. }
  1405. device->completion_pool = pci_pool_create("completion_pool", pdev,
  1406. sizeof(u64), SMP_CACHE_BYTES,
  1407. SMP_CACHE_BYTES);
  1408. if (!device->completion_pool) {
  1409. err = -ENOMEM;
  1410. goto err_completion_pool;
  1411. }
  1412. INIT_LIST_HEAD(&device->common.channels);
  1413. ioat_dma_enumerate_channels(device);
  1414. device->common.device_alloc_chan_resources =
  1415. ioat_dma_alloc_chan_resources;
  1416. device->common.device_free_chan_resources =
  1417. ioat_dma_free_chan_resources;
  1418. device->common.dev = &pdev->dev;
  1419. dma_cap_set(DMA_MEMCPY, device->common.cap_mask);
  1420. device->common.device_is_tx_complete = ioat_dma_is_complete;
  1421. switch (device->version) {
  1422. case IOAT_VER_1_2:
  1423. device->common.device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
  1424. device->common.device_issue_pending =
  1425. ioat1_dma_memcpy_issue_pending;
  1426. break;
  1427. case IOAT_VER_2_0:
  1428. case IOAT_VER_3_0:
  1429. device->common.device_prep_dma_memcpy = ioat2_dma_prep_memcpy;
  1430. device->common.device_issue_pending =
  1431. ioat2_dma_memcpy_issue_pending;
  1432. break;
  1433. }
  1434. dev_err(&device->pdev->dev,
  1435. "Intel(R) I/OAT DMA Engine found,"
  1436. " %d channels, device version 0x%02x, driver version %s\n",
  1437. device->common.chancnt, device->version, IOAT_DMA_VERSION);
  1438. err = ioat_dma_setup_interrupts(device);
  1439. if (err)
  1440. goto err_setup_interrupts;
  1441. err = ioat_dma_self_test(device);
  1442. if (err)
  1443. goto err_self_test;
  1444. ioat_set_tcp_copy_break(device);
  1445. dma_async_device_register(&device->common);
  1446. if (device->version != IOAT_VER_3_0) {
  1447. INIT_DELAYED_WORK(&device->work, ioat_dma_chan_watchdog);
  1448. schedule_delayed_work(&device->work,
  1449. WATCHDOG_DELAY);
  1450. }
  1451. return device;
  1452. err_self_test:
  1453. ioat_dma_remove_interrupts(device);
  1454. err_setup_interrupts:
  1455. pci_pool_destroy(device->completion_pool);
  1456. err_completion_pool:
  1457. pci_pool_destroy(device->dma_pool);
  1458. err_dma_pool:
  1459. kfree(device);
  1460. err_kzalloc:
  1461. dev_err(&pdev->dev,
  1462. "Intel(R) I/OAT DMA Engine initialization failed\n");
  1463. return NULL;
  1464. }
  1465. void ioat_dma_remove(struct ioatdma_device *device)
  1466. {
  1467. struct dma_chan *chan, *_chan;
  1468. struct ioat_dma_chan *ioat_chan;
  1469. ioat_dma_remove_interrupts(device);
  1470. dma_async_device_unregister(&device->common);
  1471. pci_pool_destroy(device->dma_pool);
  1472. pci_pool_destroy(device->completion_pool);
  1473. iounmap(device->reg_base);
  1474. pci_release_regions(device->pdev);
  1475. pci_disable_device(device->pdev);
  1476. if (device->version != IOAT_VER_3_0) {
  1477. cancel_delayed_work(&device->work);
  1478. }
  1479. list_for_each_entry_safe(chan, _chan,
  1480. &device->common.channels, device_node) {
  1481. ioat_chan = to_ioat_chan(chan);
  1482. list_del(&chan->device_node);
  1483. kfree(ioat_chan);
  1484. }
  1485. kfree(device);
  1486. }