setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /***********************************************************************
  2. *
  3. * Copyright 2001 MontaVista Software Inc.
  4. * Author: MontaVista Software, Inc.
  5. * ahennessy@mvista.com
  6. *
  7. * Based on arch/mips/ddb5xxx/ddb5477/setup.c
  8. *
  9. * Setup file for JMR3927.
  10. *
  11. * Copyright (C) 2000-2001 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  24. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  25. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. * You should have received a copy of the GNU General Public License along
  30. * with this program; if not, write to the Free Software Foundation, Inc.,
  31. * 675 Mass Ave, Cambridge, MA 02139, USA.
  32. *
  33. ***********************************************************************
  34. */
  35. #include <linux/config.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/kdev_t.h>
  39. #include <linux/types.h>
  40. #include <linux/sched.h>
  41. #include <linux/pci.h>
  42. #include <linux/ide.h>
  43. #include <linux/ioport.h>
  44. #include <linux/param.h> /* for HZ */
  45. #include <linux/delay.h>
  46. #ifdef CONFIG_SERIAL_TXX9
  47. #include <linux/tty.h>
  48. #include <linux/serial.h>
  49. #include <linux/serial_core.h>
  50. #endif
  51. #include <asm/addrspace.h>
  52. #include <asm/time.h>
  53. #include <asm/bcache.h>
  54. #include <asm/irq.h>
  55. #include <asm/reboot.h>
  56. #include <asm/gdb-stub.h>
  57. #include <asm/jmr3927/jmr3927.h>
  58. #include <asm/mipsregs.h>
  59. #include <asm/traps.h>
  60. /* Tick Timer divider */
  61. #define JMR3927_TIMER_CCD 0 /* 1/2 */
  62. #define JMR3927_TIMER_CLK (JMR3927_IMCLK / (2 << JMR3927_TIMER_CCD))
  63. unsigned char led_state = 0xf;
  64. struct {
  65. struct resource ram0;
  66. struct resource ram1;
  67. struct resource pcimem;
  68. struct resource iob;
  69. struct resource ioc;
  70. struct resource pciio;
  71. struct resource jmy1394;
  72. struct resource rom1;
  73. struct resource rom0;
  74. struct resource sio0;
  75. struct resource sio1;
  76. } jmr3927_resources = {
  77. { "RAM0", 0, 0x01FFFFFF, IORESOURCE_MEM },
  78. { "RAM1", 0x02000000, 0x03FFFFFF, IORESOURCE_MEM },
  79. { "PCIMEM", 0x08000000, 0x07FFFFFF, IORESOURCE_MEM },
  80. { "IOB", 0x10000000, 0x13FFFFFF },
  81. { "IOC", 0x14000000, 0x14FFFFFF },
  82. { "PCIIO", 0x15000000, 0x15FFFFFF },
  83. { "JMY1394", 0x1D000000, 0x1D3FFFFF },
  84. { "ROM1", 0x1E000000, 0x1E3FFFFF },
  85. { "ROM0", 0x1FC00000, 0x1FFFFFFF },
  86. { "SIO0", 0xFFFEF300, 0xFFFEF3FF },
  87. { "SIO1", 0xFFFEF400, 0xFFFEF4FF },
  88. };
  89. /* don't enable - see errata */
  90. int jmr3927_ccfg_toeon = 0;
  91. static inline void do_reset(void)
  92. {
  93. #ifdef CONFIG_TC35815
  94. extern void tc35815_killall(void);
  95. tc35815_killall();
  96. #endif
  97. #if 1 /* Resetting PCI bus */
  98. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  99. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI, JMR3927_IOC_RESET_ADDR);
  100. (void)jmr3927_ioc_reg_in(JMR3927_IOC_RESET_ADDR); /* flush WB */
  101. mdelay(1);
  102. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  103. #endif
  104. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_CPU, JMR3927_IOC_RESET_ADDR);
  105. }
  106. static void jmr3927_machine_restart(char *command)
  107. {
  108. local_irq_disable();
  109. puts("Rebooting...");
  110. do_reset();
  111. }
  112. static void jmr3927_machine_halt(void)
  113. {
  114. puts("JMR-TX3927 halted.\n");
  115. while (1);
  116. }
  117. static void jmr3927_machine_power_off(void)
  118. {
  119. puts("JMR-TX3927 halted. Please turn off the power.\n");
  120. while (1);
  121. }
  122. #define USE_RTC_DS1742
  123. #ifdef USE_RTC_DS1742
  124. extern void rtc_ds1742_init(unsigned long base);
  125. #endif
  126. static void __init jmr3927_time_init(void)
  127. {
  128. #ifdef USE_RTC_DS1742
  129. if (jmr3927_have_nvram()) {
  130. rtc_ds1742_init(JMR3927_IOC_NVRAMB_ADDR);
  131. }
  132. #endif
  133. }
  134. unsigned long jmr3927_do_gettimeoffset(void);
  135. extern int setup_irq(unsigned int irq, struct irqaction *irqaction);
  136. static void __init jmr3927_timer_setup(struct irqaction *irq)
  137. {
  138. do_gettimeoffset = jmr3927_do_gettimeoffset;
  139. jmr3927_tmrptr->cpra = JMR3927_TIMER_CLK / HZ;
  140. jmr3927_tmrptr->itmr = TXx927_TMTITMR_TIIE | TXx927_TMTITMR_TZCE;
  141. jmr3927_tmrptr->ccdr = JMR3927_TIMER_CCD;
  142. jmr3927_tmrptr->tcr =
  143. TXx927_TMTCR_TCE | TXx927_TMTCR_CCDE | TXx927_TMTCR_TMODE_ITVL;
  144. setup_irq(JMR3927_IRQ_TICK, irq);
  145. }
  146. #define USECS_PER_JIFFY (1000000/HZ)
  147. unsigned long jmr3927_do_gettimeoffset(void)
  148. {
  149. unsigned long count;
  150. unsigned long res = 0;
  151. /* MUST read TRR before TISR. */
  152. count = jmr3927_tmrptr->trr;
  153. if (jmr3927_tmrptr->tisr & TXx927_TMTISR_TIIS) {
  154. /* timer interrupt is pending. use Max value. */
  155. res = USECS_PER_JIFFY - 1;
  156. } else {
  157. /* convert to usec */
  158. /* res = count / (JMR3927_TIMER_CLK / 1000000); */
  159. res = (count << 7) / ((JMR3927_TIMER_CLK << 7) / 1000000);
  160. /*
  161. * Due to possible jiffies inconsistencies, we need to check
  162. * the result so that we'll get a timer that is monotonic.
  163. */
  164. if (res >= USECS_PER_JIFFY)
  165. res = USECS_PER_JIFFY-1;
  166. }
  167. return res;
  168. }
  169. //#undef DO_WRITE_THROUGH
  170. #define DO_WRITE_THROUGH
  171. #define DO_ENABLE_CACHE
  172. extern char * __init prom_getcmdline(void);
  173. static void jmr3927_board_init(void);
  174. extern struct resource pci_io_resource;
  175. extern struct resource pci_mem_resource;
  176. void __init plat_setup(void)
  177. {
  178. char *argptr;
  179. set_io_port_base(JMR3927_PORT_BASE + JMR3927_PCIIO);
  180. board_time_init = jmr3927_time_init;
  181. board_timer_setup = jmr3927_timer_setup;
  182. _machine_restart = jmr3927_machine_restart;
  183. _machine_halt = jmr3927_machine_halt;
  184. _machine_power_off = jmr3927_machine_power_off;
  185. /*
  186. * IO/MEM resources.
  187. */
  188. ioport_resource.start = pci_io_resource.start;
  189. ioport_resource.end = pci_io_resource.end;
  190. iomem_resource.start = 0;
  191. iomem_resource.end = 0xffffffff;
  192. /* Reboot on panic */
  193. panic_timeout = 180;
  194. {
  195. unsigned int conf;
  196. conf = read_c0_conf();
  197. }
  198. #if 1
  199. /* cache setup */
  200. {
  201. unsigned int conf;
  202. #ifdef DO_ENABLE_CACHE
  203. int mips_ic_disable = 0, mips_dc_disable = 0;
  204. #else
  205. int mips_ic_disable = 1, mips_dc_disable = 1;
  206. #endif
  207. #ifdef DO_WRITE_THROUGH
  208. int mips_config_cwfon = 0;
  209. int mips_config_wbon = 0;
  210. #else
  211. int mips_config_cwfon = 1;
  212. int mips_config_wbon = 1;
  213. #endif
  214. conf = read_c0_conf();
  215. conf &= ~(TX39_CONF_ICE | TX39_CONF_DCE | TX39_CONF_WBON | TX39_CONF_CWFON);
  216. conf |= mips_ic_disable ? 0 : TX39_CONF_ICE;
  217. conf |= mips_dc_disable ? 0 : TX39_CONF_DCE;
  218. conf |= mips_config_wbon ? TX39_CONF_WBON : 0;
  219. conf |= mips_config_cwfon ? TX39_CONF_CWFON : 0;
  220. write_c0_conf(conf);
  221. write_c0_cache(0);
  222. }
  223. #endif
  224. /* initialize board */
  225. jmr3927_board_init();
  226. argptr = prom_getcmdline();
  227. if ((argptr = strstr(argptr, "toeon")) != NULL) {
  228. jmr3927_ccfg_toeon = 1;
  229. }
  230. argptr = prom_getcmdline();
  231. if ((argptr = strstr(argptr, "ip=")) == NULL) {
  232. argptr = prom_getcmdline();
  233. strcat(argptr, " ip=bootp");
  234. }
  235. #ifdef CONFIG_SERIAL_TXX9
  236. {
  237. extern int early_serial_txx9_setup(struct uart_port *port);
  238. int i;
  239. struct uart_port req;
  240. for(i = 0; i < 2; i++) {
  241. memset(&req, 0, sizeof(req));
  242. req.line = i;
  243. req.iotype = UPIO_MEM;
  244. req.membase = (char *)TX3927_SIO_REG(i);
  245. req.mapbase = TX3927_SIO_REG(i);
  246. req.irq = i == 0 ?
  247. JMR3927_IRQ_IRC_SIO0 : JMR3927_IRQ_IRC_SIO1;
  248. if (i == 0)
  249. req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
  250. req.uartclk = JMR3927_IMCLK;
  251. early_serial_txx9_setup(&req);
  252. }
  253. }
  254. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  255. argptr = prom_getcmdline();
  256. if ((argptr = strstr(argptr, "console=")) == NULL) {
  257. argptr = prom_getcmdline();
  258. strcat(argptr, " console=ttyS1,115200");
  259. }
  260. #endif
  261. #endif
  262. }
  263. static void tx3927_setup(void);
  264. #ifdef CONFIG_PCI
  265. unsigned long mips_pci_io_base;
  266. unsigned long mips_pci_io_size;
  267. unsigned long mips_pci_mem_base;
  268. unsigned long mips_pci_mem_size;
  269. /* for legacy I/O, PCI I/O PCI Bus address must be 0 */
  270. unsigned long mips_pci_io_pciaddr = 0;
  271. #endif
  272. static void __init jmr3927_board_init(void)
  273. {
  274. char *argptr;
  275. #ifdef CONFIG_PCI
  276. mips_pci_io_base = JMR3927_PCIIO;
  277. mips_pci_io_size = JMR3927_PCIIO_SIZE;
  278. mips_pci_mem_base = JMR3927_PCIMEM;
  279. mips_pci_mem_size = JMR3927_PCIMEM_SIZE;
  280. #endif
  281. tx3927_setup();
  282. if (jmr3927_have_isac()) {
  283. #ifdef CONFIG_FB_E1355
  284. argptr = prom_getcmdline();
  285. if ((argptr = strstr(argptr, "video=")) == NULL) {
  286. argptr = prom_getcmdline();
  287. strcat(argptr, " video=e1355fb:crt16h");
  288. }
  289. #endif
  290. #ifdef CONFIG_BLK_DEV_IDE
  291. /* overrides PCI-IDE */
  292. #endif
  293. }
  294. /* SIO0 DTR on */
  295. jmr3927_ioc_reg_out(0, JMR3927_IOC_DTR_ADDR);
  296. jmr3927_led_set(0);
  297. if (jmr3927_have_isac())
  298. jmr3927_io_led_set(0);
  299. printk("JMR-TX3927 (Rev %d) --- IOC(Rev %d) DIPSW:%d,%d,%d,%d\n",
  300. jmr3927_ioc_reg_in(JMR3927_IOC_BREV_ADDR) & JMR3927_REV_MASK,
  301. jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR) & JMR3927_REV_MASK,
  302. jmr3927_dipsw1(), jmr3927_dipsw2(),
  303. jmr3927_dipsw3(), jmr3927_dipsw4());
  304. if (jmr3927_have_isac())
  305. printk("JMI-3927IO2 --- ISAC(Rev %d) DIPSW:%01x\n",
  306. jmr3927_isac_reg_in(JMR3927_ISAC_REV_ADDR) & JMR3927_REV_MASK,
  307. jmr3927_io_dipsw());
  308. }
  309. void __init tx3927_setup(void)
  310. {
  311. int i;
  312. /* SDRAMC are configured by PROM */
  313. /* ROMC */
  314. tx3927_romcptr->cr[1] = JMR3927_ROMCE1 | 0x00030048;
  315. tx3927_romcptr->cr[2] = JMR3927_ROMCE2 | 0x000064c8;
  316. tx3927_romcptr->cr[3] = JMR3927_ROMCE3 | 0x0003f698;
  317. tx3927_romcptr->cr[5] = JMR3927_ROMCE5 | 0x0000f218;
  318. /* CCFG */
  319. /* enable Timeout BusError */
  320. if (jmr3927_ccfg_toeon)
  321. tx3927_ccfgptr->ccfg |= TX3927_CCFG_TOE;
  322. /* clear BusErrorOnWrite flag */
  323. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_BEOW;
  324. /* Disable PCI snoop */
  325. tx3927_ccfgptr->ccfg &= ~TX3927_CCFG_PSNP;
  326. #ifdef DO_WRITE_THROUGH
  327. /* Enable PCI SNOOP - with write through only */
  328. tx3927_ccfgptr->ccfg |= TX3927_CCFG_PSNP;
  329. #endif
  330. /* Pin selection */
  331. tx3927_ccfgptr->pcfg &= ~TX3927_PCFG_SELALL;
  332. tx3927_ccfgptr->pcfg |=
  333. TX3927_PCFG_SELSIOC(0) | TX3927_PCFG_SELSIO_ALL |
  334. (TX3927_PCFG_SELDMA_ALL & ~TX3927_PCFG_SELDMA(1));
  335. printk("TX3927 -- CRIR:%08lx CCFG:%08lx PCFG:%08lx\n",
  336. tx3927_ccfgptr->crir,
  337. tx3927_ccfgptr->ccfg, tx3927_ccfgptr->pcfg);
  338. /* IRC */
  339. /* disable interrupt control */
  340. tx3927_ircptr->cer = 0;
  341. /* mask all IRC interrupts */
  342. tx3927_ircptr->imr = 0;
  343. for (i = 0; i < TX3927_NUM_IR / 2; i++) {
  344. tx3927_ircptr->ilr[i] = 0;
  345. }
  346. /* setup IRC interrupt mode (Low Active) */
  347. for (i = 0; i < TX3927_NUM_IR / 8; i++) {
  348. tx3927_ircptr->cr[i] = 0;
  349. }
  350. /* TMR */
  351. /* disable all timers */
  352. for (i = 0; i < TX3927_NR_TMR; i++) {
  353. tx3927_tmrptr(i)->tcr = TXx927_TMTCR_CRE;
  354. tx3927_tmrptr(i)->tisr = 0;
  355. tx3927_tmrptr(i)->cpra = 0xffffffff;
  356. tx3927_tmrptr(i)->itmr = 0;
  357. tx3927_tmrptr(i)->ccdr = 0;
  358. tx3927_tmrptr(i)->pgmr = 0;
  359. }
  360. /* DMA */
  361. tx3927_dmaptr->mcr = 0;
  362. for (i = 0; i < sizeof(tx3927_dmaptr->ch) / sizeof(tx3927_dmaptr->ch[0]); i++) {
  363. /* reset channel */
  364. tx3927_dmaptr->ch[i].ccr = TX3927_DMA_CCR_CHRST;
  365. tx3927_dmaptr->ch[i].ccr = 0;
  366. }
  367. /* enable DMA */
  368. #ifdef __BIG_ENDIAN
  369. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN;
  370. #else
  371. tx3927_dmaptr->mcr = TX3927_DMA_MCR_MSTEN | TX3927_DMA_MCR_LE;
  372. #endif
  373. #ifdef CONFIG_PCI
  374. /* PCIC */
  375. printk("TX3927 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:",
  376. tx3927_pcicptr->did, tx3927_pcicptr->vid,
  377. tx3927_pcicptr->rid);
  378. if (!(tx3927_ccfgptr->ccfg & TX3927_CCFG_PCIXARB)) {
  379. printk("External\n");
  380. /* XXX */
  381. } else {
  382. printk("Internal\n");
  383. /* Reset PCI Bus */
  384. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  385. udelay(100);
  386. jmr3927_ioc_reg_out(JMR3927_IOC_RESET_PCI,
  387. JMR3927_IOC_RESET_ADDR);
  388. udelay(100);
  389. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  390. /* Disable External PCI Config. Access */
  391. tx3927_pcicptr->lbc = TX3927_PCIC_LBC_EPCAD;
  392. #ifdef __BIG_ENDIAN
  393. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_IBSE |
  394. TX3927_PCIC_LBC_TIBSE |
  395. TX3927_PCIC_LBC_TMFBSE | TX3927_PCIC_LBC_MSDSE;
  396. #endif
  397. /* LB->PCI mappings */
  398. tx3927_pcicptr->iomas = ~(mips_pci_io_size - 1);
  399. tx3927_pcicptr->ilbioma = mips_pci_io_base;
  400. tx3927_pcicptr->ipbioma = mips_pci_io_pciaddr;
  401. tx3927_pcicptr->mmas = ~(mips_pci_mem_size - 1);
  402. tx3927_pcicptr->ilbmma = mips_pci_mem_base;
  403. tx3927_pcicptr->ipbmma = mips_pci_mem_base;
  404. /* PCI->LB mappings */
  405. tx3927_pcicptr->iobas = 0xffffffff;
  406. tx3927_pcicptr->ioba = 0;
  407. tx3927_pcicptr->tlbioma = 0;
  408. tx3927_pcicptr->mbas = ~(mips_pci_mem_size - 1);
  409. tx3927_pcicptr->mba = 0;
  410. tx3927_pcicptr->tlbmma = 0;
  411. #ifndef JMR3927_INIT_INDIRECT_PCI
  412. /* Enable Direct mapping Address Space Decoder */
  413. tx3927_pcicptr->lbc |= TX3927_PCIC_LBC_ILMDE | TX3927_PCIC_LBC_ILIDE;
  414. #endif
  415. /* Clear All Local Bus Status */
  416. tx3927_pcicptr->lbstat = TX3927_PCIC_LBIM_ALL;
  417. /* Enable All Local Bus Interrupts */
  418. tx3927_pcicptr->lbim = TX3927_PCIC_LBIM_ALL;
  419. /* Clear All PCI Status Error */
  420. tx3927_pcicptr->pcistat = TX3927_PCIC_PCISTATIM_ALL;
  421. /* Enable All PCI Status Error Interrupts */
  422. tx3927_pcicptr->pcistatim = TX3927_PCIC_PCISTATIM_ALL;
  423. /* PCIC Int => IRC IRQ10 */
  424. tx3927_pcicptr->il = TX3927_IR_PCI;
  425. #if 1
  426. /* Target Control (per errata) */
  427. tx3927_pcicptr->tc = TX3927_PCIC_TC_OF8E | TX3927_PCIC_TC_IF8E;
  428. #endif
  429. /* Enable Bus Arbiter */
  430. #if 0
  431. tx3927_pcicptr->req_trace = 0x73737373;
  432. #endif
  433. tx3927_pcicptr->pbapmc = TX3927_PCIC_PBAPMC_PBAEN;
  434. tx3927_pcicptr->pcicmd = PCI_COMMAND_MASTER |
  435. PCI_COMMAND_MEMORY |
  436. #if 1
  437. PCI_COMMAND_IO |
  438. #endif
  439. PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  440. }
  441. #endif /* CONFIG_PCI */
  442. /* PIO */
  443. /* PIO[15:12] connected to LEDs */
  444. tx3927_pioptr->dir = 0x0000f000;
  445. tx3927_pioptr->maskcpu = 0;
  446. tx3927_pioptr->maskext = 0;
  447. {
  448. unsigned int conf;
  449. conf = read_c0_conf();
  450. if (!(conf & TX39_CONF_ICE))
  451. printk("TX3927 I-Cache disabled.\n");
  452. if (!(conf & TX39_CONF_DCE))
  453. printk("TX3927 D-Cache disabled.\n");
  454. else if (!(conf & TX39_CONF_WBON))
  455. printk("TX3927 D-Cache WriteThrough.\n");
  456. else if (!(conf & TX39_CONF_CWFON))
  457. printk("TX3927 D-Cache WriteBack.\n");
  458. else
  459. printk("TX3927 D-Cache WriteBack (CWF) .\n");
  460. }
  461. }