clock.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Copyright (C) 2009 ST-Ericsson
  3. * Copyright (C) 2009 STMicroelectronics
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/list.h>
  12. #include <linux/errno.h>
  13. #include <linux/err.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <plat/mtu.h>
  18. #include <mach/hardware.h>
  19. #include "clock.h"
  20. #ifdef CONFIG_DEBUG_FS
  21. #include <linux/debugfs.h>
  22. #include <linux/uaccess.h> /* for copy_from_user */
  23. static LIST_HEAD(clk_list);
  24. #endif
  25. #define PRCC_PCKEN 0x00
  26. #define PRCC_PCKDIS 0x04
  27. #define PRCC_KCKEN 0x08
  28. #define PRCC_KCKDIS 0x0C
  29. #define PRCM_YYCLKEN0_MGT_SET 0x510
  30. #define PRCM_YYCLKEN1_MGT_SET 0x514
  31. #define PRCM_YYCLKEN0_MGT_CLR 0x518
  32. #define PRCM_YYCLKEN1_MGT_CLR 0x51C
  33. #define PRCM_YYCLKEN0_MGT_VAL 0x520
  34. #define PRCM_YYCLKEN1_MGT_VAL 0x524
  35. #define PRCM_SVAMMDSPCLK_MGT 0x008
  36. #define PRCM_SIAMMDSPCLK_MGT 0x00C
  37. #define PRCM_SGACLK_MGT 0x014
  38. #define PRCM_UARTCLK_MGT 0x018
  39. #define PRCM_MSP02CLK_MGT 0x01C
  40. #define PRCM_MSP1CLK_MGT 0x288
  41. #define PRCM_I2CCLK_MGT 0x020
  42. #define PRCM_SDMMCCLK_MGT 0x024
  43. #define PRCM_SLIMCLK_MGT 0x028
  44. #define PRCM_PER1CLK_MGT 0x02C
  45. #define PRCM_PER2CLK_MGT 0x030
  46. #define PRCM_PER3CLK_MGT 0x034
  47. #define PRCM_PER5CLK_MGT 0x038
  48. #define PRCM_PER6CLK_MGT 0x03C
  49. #define PRCM_PER7CLK_MGT 0x040
  50. #define PRCM_LCDCLK_MGT 0x044
  51. #define PRCM_BMLCLK_MGT 0x04C
  52. #define PRCM_HSITXCLK_MGT 0x050
  53. #define PRCM_HSIRXCLK_MGT 0x054
  54. #define PRCM_HDMICLK_MGT 0x058
  55. #define PRCM_APEATCLK_MGT 0x05C
  56. #define PRCM_APETRACECLK_MGT 0x060
  57. #define PRCM_MCDECLK_MGT 0x064
  58. #define PRCM_IPI2CCLK_MGT 0x068
  59. #define PRCM_DSIALTCLK_MGT 0x06C
  60. #define PRCM_DMACLK_MGT 0x074
  61. #define PRCM_B2R2CLK_MGT 0x078
  62. #define PRCM_TVCLK_MGT 0x07C
  63. #define PRCM_TCR 0x1C8
  64. #define PRCM_TCR_STOPPED (1 << 16)
  65. #define PRCM_TCR_DOZE_MODE (1 << 17)
  66. #define PRCM_UNIPROCLK_MGT 0x278
  67. #define PRCM_SSPCLK_MGT 0x280
  68. #define PRCM_RNGCLK_MGT 0x284
  69. #define PRCM_UICCCLK_MGT 0x27C
  70. #define PRCM_MGT_ENABLE (1 << 8)
  71. static DEFINE_SPINLOCK(clocks_lock);
  72. static void __clk_enable(struct clk *clk)
  73. {
  74. if (clk->enabled++ == 0) {
  75. if (clk->parent_cluster)
  76. __clk_enable(clk->parent_cluster);
  77. if (clk->parent_periph)
  78. __clk_enable(clk->parent_periph);
  79. if (clk->ops && clk->ops->enable)
  80. clk->ops->enable(clk);
  81. }
  82. }
  83. int clk_enable(struct clk *clk)
  84. {
  85. unsigned long flags;
  86. spin_lock_irqsave(&clocks_lock, flags);
  87. __clk_enable(clk);
  88. spin_unlock_irqrestore(&clocks_lock, flags);
  89. return 0;
  90. }
  91. EXPORT_SYMBOL(clk_enable);
  92. static void __clk_disable(struct clk *clk)
  93. {
  94. if (--clk->enabled == 0) {
  95. if (clk->ops && clk->ops->disable)
  96. clk->ops->disable(clk);
  97. if (clk->parent_periph)
  98. __clk_disable(clk->parent_periph);
  99. if (clk->parent_cluster)
  100. __clk_disable(clk->parent_cluster);
  101. }
  102. }
  103. void clk_disable(struct clk *clk)
  104. {
  105. unsigned long flags;
  106. WARN_ON(!clk->enabled);
  107. spin_lock_irqsave(&clocks_lock, flags);
  108. __clk_disable(clk);
  109. spin_unlock_irqrestore(&clocks_lock, flags);
  110. }
  111. EXPORT_SYMBOL(clk_disable);
  112. /*
  113. * The MTU has a separate, rather complex muxing setup
  114. * with alternative parents (peripheral cluster or
  115. * ULP or fixed 32768 Hz) depending on settings
  116. */
  117. static unsigned long clk_mtu_get_rate(struct clk *clk)
  118. {
  119. void __iomem *addr = __io_address(UX500_PRCMU_BASE)
  120. + PRCM_TCR;
  121. u32 tcr;
  122. int mtu = (int) clk->data;
  123. /*
  124. * One of these is selected eventually
  125. * TODO: Replace the constant with a reference
  126. * to the ULP source once this is modeled.
  127. */
  128. unsigned long clk32k = 32768;
  129. unsigned long mturate;
  130. unsigned long retclk;
  131. /*
  132. * On a startup, always conifgure the TCR to the doze mode;
  133. * bootloaders do it for us. Do this in the kernel too.
  134. */
  135. writel(PRCM_TCR_DOZE_MODE, addr);
  136. tcr = readl(addr);
  137. /* Get the rate from the parent as a default */
  138. if (clk->parent_periph)
  139. mturate = clk_get_rate(clk->parent_periph);
  140. else if (clk->parent_cluster)
  141. mturate = clk_get_rate(clk->parent_cluster);
  142. else
  143. /* We need to be connected SOMEWHERE */
  144. BUG();
  145. /* Return the clock selected for this MTU */
  146. if (tcr & (1 << mtu))
  147. retclk = clk32k;
  148. else
  149. retclk = mturate;
  150. pr_info("MTU%d clock rate: %lu Hz\n", mtu, retclk);
  151. return retclk;
  152. }
  153. unsigned long clk_get_rate(struct clk *clk)
  154. {
  155. unsigned long rate;
  156. /*
  157. * If there is a custom getrate callback for this clock,
  158. * it will take precedence.
  159. */
  160. if (clk->get_rate)
  161. return clk->get_rate(clk);
  162. if (clk->ops && clk->ops->get_rate)
  163. return clk->ops->get_rate(clk);
  164. rate = clk->rate;
  165. if (!rate) {
  166. if (clk->parent_periph)
  167. rate = clk_get_rate(clk->parent_periph);
  168. else if (clk->parent_cluster)
  169. rate = clk_get_rate(clk->parent_cluster);
  170. }
  171. return rate;
  172. }
  173. EXPORT_SYMBOL(clk_get_rate);
  174. long clk_round_rate(struct clk *clk, unsigned long rate)
  175. {
  176. /*TODO*/
  177. return rate;
  178. }
  179. EXPORT_SYMBOL(clk_round_rate);
  180. int clk_set_rate(struct clk *clk, unsigned long rate)
  181. {
  182. clk->rate = rate;
  183. return 0;
  184. }
  185. EXPORT_SYMBOL(clk_set_rate);
  186. static void clk_prcmu_enable(struct clk *clk)
  187. {
  188. void __iomem *cg_set_reg = __io_address(U8500_PRCMU_BASE)
  189. + PRCM_YYCLKEN0_MGT_SET + clk->prcmu_cg_off;
  190. writel(1 << clk->prcmu_cg_bit, cg_set_reg);
  191. }
  192. static void clk_prcmu_disable(struct clk *clk)
  193. {
  194. void __iomem *cg_clr_reg = __io_address(U8500_PRCMU_BASE)
  195. + PRCM_YYCLKEN0_MGT_CLR + clk->prcmu_cg_off;
  196. writel(1 << clk->prcmu_cg_bit, cg_clr_reg);
  197. }
  198. /* ED doesn't have the combined set/clr registers */
  199. static void clk_prcmu_ed_enable(struct clk *clk)
  200. {
  201. void __iomem *addr = __io_address(U8500_PRCMU_BASE)
  202. + clk->prcmu_cg_mgt;
  203. writel(readl(addr) | PRCM_MGT_ENABLE, addr);
  204. }
  205. static void clk_prcmu_ed_disable(struct clk *clk)
  206. {
  207. void __iomem *addr = __io_address(U8500_PRCMU_BASE)
  208. + clk->prcmu_cg_mgt;
  209. writel(readl(addr) & ~PRCM_MGT_ENABLE, addr);
  210. }
  211. static struct clkops clk_prcmu_ops = {
  212. .enable = clk_prcmu_enable,
  213. .disable = clk_prcmu_disable,
  214. };
  215. static unsigned int clkrst_base[] = {
  216. [1] = U8500_CLKRST1_BASE,
  217. [2] = U8500_CLKRST2_BASE,
  218. [3] = U8500_CLKRST3_BASE,
  219. [5] = U8500_CLKRST5_BASE,
  220. [6] = U8500_CLKRST6_BASE,
  221. [7] = U8500_CLKRST7_BASE_ED,
  222. };
  223. static void clk_prcc_enable(struct clk *clk)
  224. {
  225. void __iomem *addr = __io_address(clkrst_base[clk->cluster]);
  226. if (clk->prcc_kernel != -1)
  227. writel(1 << clk->prcc_kernel, addr + PRCC_KCKEN);
  228. if (clk->prcc_bus != -1)
  229. writel(1 << clk->prcc_bus, addr + PRCC_PCKEN);
  230. }
  231. static void clk_prcc_disable(struct clk *clk)
  232. {
  233. void __iomem *addr = __io_address(clkrst_base[clk->cluster]);
  234. if (clk->prcc_bus != -1)
  235. writel(1 << clk->prcc_bus, addr + PRCC_PCKDIS);
  236. if (clk->prcc_kernel != -1)
  237. writel(1 << clk->prcc_kernel, addr + PRCC_KCKDIS);
  238. }
  239. static struct clkops clk_prcc_ops = {
  240. .enable = clk_prcc_enable,
  241. .disable = clk_prcc_disable,
  242. };
  243. static struct clk clk_32khz = {
  244. .name = "clk_32khz",
  245. .rate = 32000,
  246. };
  247. /*
  248. * PRCMU level clock gating
  249. */
  250. /* Bank 0 */
  251. static DEFINE_PRCMU_CLK(svaclk, 0x0, 2, SVAMMDSPCLK);
  252. static DEFINE_PRCMU_CLK(siaclk, 0x0, 3, SIAMMDSPCLK);
  253. static DEFINE_PRCMU_CLK(sgaclk, 0x0, 4, SGACLK);
  254. static DEFINE_PRCMU_CLK_RATE(uartclk, 0x0, 5, UARTCLK, 38400000);
  255. static DEFINE_PRCMU_CLK(msp02clk, 0x0, 6, MSP02CLK);
  256. static DEFINE_PRCMU_CLK(msp1clk, 0x0, 7, MSP1CLK); /* v1 */
  257. static DEFINE_PRCMU_CLK_RATE(i2cclk, 0x0, 8, I2CCLK, 48000000);
  258. static DEFINE_PRCMU_CLK_RATE(sdmmcclk, 0x0, 9, SDMMCCLK, 50000000);
  259. static DEFINE_PRCMU_CLK(slimclk, 0x0, 10, SLIMCLK);
  260. static DEFINE_PRCMU_CLK(per1clk, 0x0, 11, PER1CLK);
  261. static DEFINE_PRCMU_CLK(per2clk, 0x0, 12, PER2CLK);
  262. static DEFINE_PRCMU_CLK(per3clk, 0x0, 13, PER3CLK);
  263. static DEFINE_PRCMU_CLK(per5clk, 0x0, 14, PER5CLK);
  264. static DEFINE_PRCMU_CLK_RATE(per6clk, 0x0, 15, PER6CLK, 133330000);
  265. static DEFINE_PRCMU_CLK_RATE(per7clk, 0x0, 16, PER7CLK, 100000000);
  266. static DEFINE_PRCMU_CLK(lcdclk, 0x0, 17, LCDCLK);
  267. static DEFINE_PRCMU_CLK(bmlclk, 0x0, 18, BMLCLK);
  268. static DEFINE_PRCMU_CLK(hsitxclk, 0x0, 19, HSITXCLK);
  269. static DEFINE_PRCMU_CLK(hsirxclk, 0x0, 20, HSIRXCLK);
  270. static DEFINE_PRCMU_CLK(hdmiclk, 0x0, 21, HDMICLK);
  271. static DEFINE_PRCMU_CLK(apeatclk, 0x0, 22, APEATCLK);
  272. static DEFINE_PRCMU_CLK(apetraceclk, 0x0, 23, APETRACECLK);
  273. static DEFINE_PRCMU_CLK(mcdeclk, 0x0, 24, MCDECLK);
  274. static DEFINE_PRCMU_CLK(ipi2clk, 0x0, 25, IPI2CCLK);
  275. static DEFINE_PRCMU_CLK(dsialtclk, 0x0, 26, DSIALTCLK); /* v1 */
  276. static DEFINE_PRCMU_CLK(dmaclk, 0x0, 27, DMACLK);
  277. static DEFINE_PRCMU_CLK(b2r2clk, 0x0, 28, B2R2CLK);
  278. static DEFINE_PRCMU_CLK(tvclk, 0x0, 29, TVCLK);
  279. static DEFINE_PRCMU_CLK(uniproclk, 0x0, 30, UNIPROCLK); /* v1 */
  280. static DEFINE_PRCMU_CLK_RATE(sspclk, 0x0, 31, SSPCLK, 48000000); /* v1 */
  281. /* Bank 1 */
  282. static DEFINE_PRCMU_CLK(rngclk, 0x4, 0, RNGCLK); /* v1 */
  283. static DEFINE_PRCMU_CLK(uiccclk, 0x4, 1, UICCCLK); /* v1 */
  284. /*
  285. * PRCC level clock gating
  286. * Format: per#, clk, PCKEN bit, KCKEN bit, parent
  287. */
  288. /* Peripheral Cluster #1 */
  289. static DEFINE_PRCC_CLK(1, i2c4, 10, 9, &clk_i2cclk);
  290. static DEFINE_PRCC_CLK(1, gpio0, 9, -1, NULL);
  291. static DEFINE_PRCC_CLK(1, slimbus0, 8, 8, &clk_slimclk);
  292. static DEFINE_PRCC_CLK(1, spi3_ed, 7, 7, NULL);
  293. static DEFINE_PRCC_CLK(1, spi3_v1, 7, -1, NULL);
  294. static DEFINE_PRCC_CLK(1, i2c2, 6, 6, &clk_i2cclk);
  295. static DEFINE_PRCC_CLK(1, sdi0, 5, 5, &clk_sdmmcclk);
  296. static DEFINE_PRCC_CLK(1, msp1_ed, 4, 4, &clk_msp02clk);
  297. static DEFINE_PRCC_CLK(1, msp1_v1, 4, 4, &clk_msp1clk);
  298. static DEFINE_PRCC_CLK(1, msp0, 3, 3, &clk_msp02clk);
  299. static DEFINE_PRCC_CLK(1, i2c1, 2, 2, &clk_i2cclk);
  300. static DEFINE_PRCC_CLK(1, uart1, 1, 1, &clk_uartclk);
  301. static DEFINE_PRCC_CLK(1, uart0, 0, 0, &clk_uartclk);
  302. /* Peripheral Cluster #2 */
  303. static DEFINE_PRCC_CLK(2, gpio1_ed, 12, -1, NULL);
  304. static DEFINE_PRCC_CLK(2, ssitx_ed, 11, -1, NULL);
  305. static DEFINE_PRCC_CLK(2, ssirx_ed, 10, -1, NULL);
  306. static DEFINE_PRCC_CLK(2, spi0_ed, 9, -1, NULL);
  307. static DEFINE_PRCC_CLK(2, sdi3_ed, 8, 6, &clk_sdmmcclk);
  308. static DEFINE_PRCC_CLK(2, sdi1_ed, 7, 5, &clk_sdmmcclk);
  309. static DEFINE_PRCC_CLK(2, msp2_ed, 6, 4, &clk_msp02clk);
  310. static DEFINE_PRCC_CLK(2, sdi4_ed, 4, 2, &clk_sdmmcclk);
  311. static DEFINE_PRCC_CLK(2, pwl_ed, 3, 1, NULL);
  312. static DEFINE_PRCC_CLK(2, spi1_ed, 2, -1, NULL);
  313. static DEFINE_PRCC_CLK(2, spi2_ed, 1, -1, NULL);
  314. static DEFINE_PRCC_CLK(2, i2c3_ed, 0, 0, &clk_i2cclk);
  315. static DEFINE_PRCC_CLK(2, gpio1_v1, 11, -1, NULL);
  316. static DEFINE_PRCC_CLK(2, ssitx_v1, 10, 7, NULL);
  317. static DEFINE_PRCC_CLK(2, ssirx_v1, 9, 6, NULL);
  318. static DEFINE_PRCC_CLK(2, spi0_v1, 8, -1, NULL);
  319. static DEFINE_PRCC_CLK(2, sdi3_v1, 7, 5, &clk_sdmmcclk);
  320. static DEFINE_PRCC_CLK(2, sdi1_v1, 6, 4, &clk_sdmmcclk);
  321. static DEFINE_PRCC_CLK(2, msp2_v1, 5, 3, &clk_msp02clk);
  322. static DEFINE_PRCC_CLK(2, sdi4_v1, 4, 2, &clk_sdmmcclk);
  323. static DEFINE_PRCC_CLK(2, pwl_v1, 3, 1, NULL);
  324. static DEFINE_PRCC_CLK(2, spi1_v1, 2, -1, NULL);
  325. static DEFINE_PRCC_CLK(2, spi2_v1, 1, -1, NULL);
  326. static DEFINE_PRCC_CLK(2, i2c3_v1, 0, 0, &clk_i2cclk);
  327. /* Peripheral Cluster #3 */
  328. static DEFINE_PRCC_CLK(3, gpio2, 8, -1, NULL);
  329. static DEFINE_PRCC_CLK(3, sdi5, 7, 7, &clk_sdmmcclk);
  330. static DEFINE_PRCC_CLK(3, uart2, 6, 6, &clk_uartclk);
  331. static DEFINE_PRCC_CLK(3, ske, 5, 5, &clk_32khz);
  332. static DEFINE_PRCC_CLK(3, sdi2, 4, 4, &clk_sdmmcclk);
  333. static DEFINE_PRCC_CLK(3, i2c0, 3, 3, &clk_i2cclk);
  334. static DEFINE_PRCC_CLK(3, ssp1_ed, 2, 2, &clk_i2cclk);
  335. static DEFINE_PRCC_CLK(3, ssp0_ed, 1, 1, &clk_i2cclk);
  336. static DEFINE_PRCC_CLK(3, ssp1_v1, 2, 2, &clk_sspclk);
  337. static DEFINE_PRCC_CLK(3, ssp0_v1, 1, 1, &clk_sspclk);
  338. static DEFINE_PRCC_CLK(3, fsmc, 0, -1, NULL);
  339. /* Peripheral Cluster #4 is in the always on domain */
  340. /* Peripheral Cluster #5 */
  341. static DEFINE_PRCC_CLK(5, gpio3, 1, -1, NULL);
  342. static DEFINE_PRCC_CLK(5, usb_ed, 0, 0, &clk_i2cclk);
  343. static DEFINE_PRCC_CLK(5, usb_v1, 0, 0, NULL);
  344. /* Peripheral Cluster #6 */
  345. /* MTU ID in data */
  346. static DEFINE_PRCC_CLK_CUSTOM(6, mtu1_v1, 8, -1, NULL, clk_mtu_get_rate, 1);
  347. static DEFINE_PRCC_CLK_CUSTOM(6, mtu0_v1, 7, -1, NULL, clk_mtu_get_rate, 0);
  348. static DEFINE_PRCC_CLK(6, cfgreg_v1, 6, 6, NULL);
  349. static DEFINE_PRCC_CLK(6, dmc_ed, 6, 6, NULL);
  350. static DEFINE_PRCC_CLK(6, hash1, 5, -1, NULL);
  351. static DEFINE_PRCC_CLK(6, unipro_v1, 4, 1, &clk_uniproclk);
  352. static DEFINE_PRCC_CLK(6, cryp1_ed, 4, -1, NULL);
  353. static DEFINE_PRCC_CLK(6, pka, 3, -1, NULL);
  354. static DEFINE_PRCC_CLK(6, hash0, 2, -1, NULL);
  355. static DEFINE_PRCC_CLK(6, cryp0, 1, -1, NULL);
  356. static DEFINE_PRCC_CLK(6, rng_ed, 0, 0, &clk_i2cclk);
  357. static DEFINE_PRCC_CLK(6, rng_v1, 0, 0, &clk_rngclk);
  358. /* Peripheral Cluster #7 */
  359. static DEFINE_PRCC_CLK(7, tzpc0_ed, 4, -1, NULL);
  360. /* MTU ID in data */
  361. static DEFINE_PRCC_CLK_CUSTOM(7, mtu1_ed, 3, -1, NULL, clk_mtu_get_rate, 1);
  362. static DEFINE_PRCC_CLK_CUSTOM(7, mtu0_ed, 2, -1, NULL, clk_mtu_get_rate, 0);
  363. static DEFINE_PRCC_CLK(7, wdg_ed, 1, -1, NULL);
  364. static DEFINE_PRCC_CLK(7, cfgreg_ed, 0, -1, NULL);
  365. static struct clk clk_dummy_apb_pclk = {
  366. .name = "apb_pclk",
  367. };
  368. static struct clk_lookup u8500_common_clks[] = {
  369. CLK(dummy_apb_pclk, NULL, "apb_pclk"),
  370. /* Peripheral Cluster #1 */
  371. CLK(gpio0, "gpio.0", NULL),
  372. CLK(gpio0, "gpio.1", NULL),
  373. CLK(slimbus0, "slimbus0", NULL),
  374. CLK(i2c2, "nmk-i2c.2", NULL),
  375. CLK(sdi0, "sdi0", NULL),
  376. CLK(msp0, "msp0", NULL),
  377. CLK(i2c1, "nmk-i2c.1", NULL),
  378. CLK(uart1, "uart1", NULL),
  379. CLK(uart0, "uart0", NULL),
  380. /* Peripheral Cluster #3 */
  381. CLK(gpio2, "gpio.2", NULL),
  382. CLK(gpio2, "gpio.3", NULL),
  383. CLK(gpio2, "gpio.4", NULL),
  384. CLK(gpio2, "gpio.5", NULL),
  385. CLK(sdi5, "sdi5", NULL),
  386. CLK(uart2, "uart2", NULL),
  387. CLK(ske, "ske", NULL),
  388. CLK(ske, "nmk-ske-keypad", NULL),
  389. CLK(sdi2, "sdi2", NULL),
  390. CLK(i2c0, "nmk-i2c.0", NULL),
  391. CLK(fsmc, "fsmc", NULL),
  392. /* Peripheral Cluster #5 */
  393. CLK(gpio3, "gpio.8", NULL),
  394. /* Peripheral Cluster #6 */
  395. CLK(hash1, "hash1", NULL),
  396. CLK(pka, "pka", NULL),
  397. CLK(hash0, "hash0", NULL),
  398. CLK(cryp0, "cryp0", NULL),
  399. /* PRCMU level clock gating */
  400. /* Bank 0 */
  401. CLK(svaclk, "sva", NULL),
  402. CLK(siaclk, "sia", NULL),
  403. CLK(sgaclk, "sga", NULL),
  404. CLK(slimclk, "slim", NULL),
  405. CLK(lcdclk, "lcd", NULL),
  406. CLK(bmlclk, "bml", NULL),
  407. CLK(hsitxclk, "stm-hsi.0", NULL),
  408. CLK(hsirxclk, "stm-hsi.1", NULL),
  409. CLK(hdmiclk, "hdmi", NULL),
  410. CLK(apeatclk, "apeat", NULL),
  411. CLK(apetraceclk, "apetrace", NULL),
  412. CLK(mcdeclk, "mcde", NULL),
  413. CLK(ipi2clk, "ipi2", NULL),
  414. CLK(dmaclk, "dma40.0", NULL),
  415. CLK(b2r2clk, "b2r2", NULL),
  416. CLK(tvclk, "tv", NULL),
  417. };
  418. static struct clk_lookup u8500_ed_clks[] = {
  419. /* Peripheral Cluster #1 */
  420. CLK(spi3_ed, "spi3", NULL),
  421. CLK(msp1_ed, "msp1", NULL),
  422. /* Peripheral Cluster #2 */
  423. CLK(gpio1_ed, "gpio.6", NULL),
  424. CLK(gpio1_ed, "gpio.7", NULL),
  425. CLK(ssitx_ed, "ssitx", NULL),
  426. CLK(ssirx_ed, "ssirx", NULL),
  427. CLK(spi0_ed, "spi0", NULL),
  428. CLK(sdi3_ed, "sdi3", NULL),
  429. CLK(sdi1_ed, "sdi1", NULL),
  430. CLK(msp2_ed, "msp2", NULL),
  431. CLK(sdi4_ed, "sdi4", NULL),
  432. CLK(pwl_ed, "pwl", NULL),
  433. CLK(spi1_ed, "spi1", NULL),
  434. CLK(spi2_ed, "spi2", NULL),
  435. CLK(i2c3_ed, "nmk-i2c.3", NULL),
  436. /* Peripheral Cluster #3 */
  437. CLK(ssp1_ed, "ssp1", NULL),
  438. CLK(ssp0_ed, "ssp0", NULL),
  439. /* Peripheral Cluster #5 */
  440. CLK(usb_ed, "musb_hdrc.0", "usb"),
  441. /* Peripheral Cluster #6 */
  442. CLK(dmc_ed, "dmc", NULL),
  443. CLK(cryp1_ed, "cryp1", NULL),
  444. CLK(rng_ed, "rng", NULL),
  445. /* Peripheral Cluster #7 */
  446. CLK(tzpc0_ed, "tzpc0", NULL),
  447. CLK(mtu1_ed, "mtu1", NULL),
  448. CLK(mtu0_ed, "mtu0", NULL),
  449. CLK(wdg_ed, "wdg", NULL),
  450. CLK(cfgreg_ed, "cfgreg", NULL),
  451. };
  452. static struct clk_lookup u8500_v1_clks[] = {
  453. /* Peripheral Cluster #1 */
  454. CLK(i2c4, "nmk-i2c.4", NULL),
  455. CLK(spi3_v1, "spi3", NULL),
  456. CLK(msp1_v1, "msp1", NULL),
  457. /* Peripheral Cluster #2 */
  458. CLK(gpio1_v1, "gpio.6", NULL),
  459. CLK(gpio1_v1, "gpio.7", NULL),
  460. CLK(ssitx_v1, "ssitx", NULL),
  461. CLK(ssirx_v1, "ssirx", NULL),
  462. CLK(spi0_v1, "spi0", NULL),
  463. CLK(sdi3_v1, "sdi3", NULL),
  464. CLK(sdi1_v1, "sdi1", NULL),
  465. CLK(msp2_v1, "msp2", NULL),
  466. CLK(sdi4_v1, "sdi4", NULL),
  467. CLK(pwl_v1, "pwl", NULL),
  468. CLK(spi1_v1, "spi1", NULL),
  469. CLK(spi2_v1, "spi2", NULL),
  470. CLK(i2c3_v1, "nmk-i2c.3", NULL),
  471. /* Peripheral Cluster #3 */
  472. CLK(ssp1_v1, "ssp1", NULL),
  473. CLK(ssp0_v1, "ssp0", NULL),
  474. /* Peripheral Cluster #5 */
  475. CLK(usb_v1, "musb_hdrc.0", "usb"),
  476. /* Peripheral Cluster #6 */
  477. CLK(mtu1_v1, "mtu1", NULL),
  478. CLK(mtu0_v1, "mtu0", NULL),
  479. CLK(cfgreg_v1, "cfgreg", NULL),
  480. CLK(hash1, "hash1", NULL),
  481. CLK(unipro_v1, "unipro", NULL),
  482. CLK(rng_v1, "rng", NULL),
  483. /* PRCMU level clock gating */
  484. /* Bank 0 */
  485. CLK(uniproclk, "uniproclk", NULL),
  486. CLK(dsialtclk, "dsialt", NULL),
  487. /* Bank 1 */
  488. CLK(rngclk, "rng", NULL),
  489. CLK(uiccclk, "uicc", NULL),
  490. };
  491. #ifdef CONFIG_DEBUG_FS
  492. /*
  493. * debugfs support to trace clock tree hierarchy and attributes with
  494. * powerdebug
  495. */
  496. static struct dentry *clk_debugfs_root;
  497. void __init clk_debugfs_add_table(struct clk_lookup *cl, size_t num)
  498. {
  499. while (num--) {
  500. /* Check that the clock has not been already registered */
  501. if (!(cl->clk->list.prev != cl->clk->list.next))
  502. list_add_tail(&cl->clk->list, &clk_list);
  503. cl++;
  504. }
  505. }
  506. static ssize_t usecount_dbg_read(struct file *file, char __user *buf,
  507. size_t size, loff_t *off)
  508. {
  509. struct clk *clk = file->f_dentry->d_inode->i_private;
  510. char cusecount[128];
  511. unsigned int len;
  512. len = sprintf(cusecount, "%u\n", clk->enabled);
  513. return simple_read_from_buffer(buf, size, off, cusecount, len);
  514. }
  515. static ssize_t rate_dbg_read(struct file *file, char __user *buf,
  516. size_t size, loff_t *off)
  517. {
  518. struct clk *clk = file->f_dentry->d_inode->i_private;
  519. char crate[128];
  520. unsigned int rate;
  521. unsigned int len;
  522. rate = clk_get_rate(clk);
  523. len = sprintf(crate, "%u\n", rate);
  524. return simple_read_from_buffer(buf, size, off, crate, len);
  525. }
  526. static const struct file_operations usecount_fops = {
  527. .read = usecount_dbg_read,
  528. };
  529. static const struct file_operations set_rate_fops = {
  530. .read = rate_dbg_read,
  531. };
  532. static struct dentry *clk_debugfs_register_dir(struct clk *c,
  533. struct dentry *p_dentry)
  534. {
  535. struct dentry *d, *clk_d, *child, *child_tmp;
  536. char s[255];
  537. char *p = s;
  538. if (c->name == NULL)
  539. p += sprintf(p, "BUG");
  540. else
  541. p += sprintf(p, "%s", c->name);
  542. clk_d = debugfs_create_dir(s, p_dentry);
  543. if (!clk_d)
  544. return NULL;
  545. d = debugfs_create_file("usecount", S_IRUGO,
  546. clk_d, c, &usecount_fops);
  547. if (!d)
  548. goto err_out;
  549. d = debugfs_create_file("rate", S_IRUGO,
  550. clk_d, c, &set_rate_fops);
  551. if (!d)
  552. goto err_out;
  553. /*
  554. * TODO : not currently available in ux500
  555. * d = debugfs_create_x32("flags", S_IRUGO, clk_d, (u32 *)&c->flags);
  556. * if (!d)
  557. * goto err_out;
  558. */
  559. return clk_d;
  560. err_out:
  561. d = clk_d;
  562. list_for_each_entry_safe(child, child_tmp, &d->d_subdirs, d_u.d_child)
  563. debugfs_remove(child);
  564. debugfs_remove(clk_d);
  565. return NULL;
  566. }
  567. static void clk_debugfs_remove_dir(struct dentry *cdentry)
  568. {
  569. struct dentry *d, *child, *child_tmp;
  570. d = cdentry;
  571. list_for_each_entry_safe(child, child_tmp, &d->d_subdirs, d_u.d_child)
  572. debugfs_remove(child);
  573. debugfs_remove(cdentry);
  574. return ;
  575. }
  576. static int clk_debugfs_register_one(struct clk *c)
  577. {
  578. struct clk *pa = c->parent_periph;
  579. struct clk *bpa = c->parent_cluster;
  580. if (!(bpa && !pa)) {
  581. c->dent = clk_debugfs_register_dir(c,
  582. pa ? pa->dent : clk_debugfs_root);
  583. if (!c->dent)
  584. return -ENOMEM;
  585. }
  586. if (bpa) {
  587. c->dent_bus = clk_debugfs_register_dir(c,
  588. bpa->dent_bus ? bpa->dent_bus : bpa->dent);
  589. if ((!c->dent_bus) && (c->dent)) {
  590. clk_debugfs_remove_dir(c->dent);
  591. c->dent = NULL;
  592. return -ENOMEM;
  593. }
  594. }
  595. return 0;
  596. }
  597. static int clk_debugfs_register(struct clk *c)
  598. {
  599. int err;
  600. struct clk *pa = c->parent_periph;
  601. struct clk *bpa = c->parent_cluster;
  602. if (pa && (!pa->dent && !pa->dent_bus)) {
  603. err = clk_debugfs_register(pa);
  604. if (err)
  605. return err;
  606. }
  607. if (bpa && (!bpa->dent && !bpa->dent_bus)) {
  608. err = clk_debugfs_register(bpa);
  609. if (err)
  610. return err;
  611. }
  612. if ((!c->dent) && (!c->dent_bus)) {
  613. err = clk_debugfs_register_one(c);
  614. if (err)
  615. return err;
  616. }
  617. return 0;
  618. }
  619. static int __init clk_debugfs_init(void)
  620. {
  621. struct clk *c;
  622. struct dentry *d;
  623. int err;
  624. d = debugfs_create_dir("clock", NULL);
  625. if (!d)
  626. return -ENOMEM;
  627. clk_debugfs_root = d;
  628. list_for_each_entry(c, &clk_list, list) {
  629. err = clk_debugfs_register(c);
  630. if (err)
  631. goto err_out;
  632. }
  633. return 0;
  634. err_out:
  635. debugfs_remove_recursive(clk_debugfs_root);
  636. return err;
  637. }
  638. late_initcall(clk_debugfs_init);
  639. #endif /* defined(CONFIG_DEBUG_FS) */
  640. int __init clk_init(void)
  641. {
  642. if (cpu_is_u8500ed()) {
  643. clk_prcmu_ops.enable = clk_prcmu_ed_enable;
  644. clk_prcmu_ops.disable = clk_prcmu_ed_disable;
  645. clk_per6clk.rate = 100000000;
  646. } else if (cpu_is_u5500()) {
  647. /* Clock tree for U5500 not implemented yet */
  648. clk_prcc_ops.enable = clk_prcc_ops.disable = NULL;
  649. clk_prcmu_ops.enable = clk_prcmu_ops.disable = NULL;
  650. clk_uartclk.rate = 36360000;
  651. clk_sdmmcclk.rate = 99900000;
  652. }
  653. clkdev_add_table(u8500_common_clks, ARRAY_SIZE(u8500_common_clks));
  654. if (cpu_is_u8500ed())
  655. clkdev_add_table(u8500_ed_clks, ARRAY_SIZE(u8500_ed_clks));
  656. else
  657. clkdev_add_table(u8500_v1_clks, ARRAY_SIZE(u8500_v1_clks));
  658. #ifdef CONFIG_DEBUG_FS
  659. clk_debugfs_add_table(u8500_common_clks, ARRAY_SIZE(u8500_common_clks));
  660. if (cpu_is_u8500ed())
  661. clk_debugfs_add_table(u8500_ed_clks, ARRAY_SIZE(u8500_ed_clks));
  662. else
  663. clk_debugfs_add_table(u8500_v1_clks, ARRAY_SIZE(u8500_v1_clks));
  664. #endif
  665. return 0;
  666. }