i915_drv.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. static struct drm_driver driver;
  105. extern int intel_agp_enabled;
  106. #define INTEL_VGA_DEVICE(id, info) { \
  107. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  108. .class_mask = 0xff0000, \
  109. .vendor = 0x8086, \
  110. .device = id, \
  111. .subvendor = PCI_ANY_ID, \
  112. .subdevice = PCI_ANY_ID, \
  113. .driver_data = (unsigned long) info }
  114. static const struct intel_device_info intel_i830_info = {
  115. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_845g_info = {
  119. .gen = 2,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i85x_info = {
  123. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  124. .cursor_needs_physical = 1,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i865g_info = {
  128. .gen = 2,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915g_info = {
  132. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. };
  135. static const struct intel_device_info intel_i915gm_info = {
  136. .gen = 3, .is_mobile = 1,
  137. .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. .supports_tv = 1,
  140. };
  141. static const struct intel_device_info intel_i945g_info = {
  142. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i945gm_info = {
  146. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  147. .has_hotplug = 1, .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i965g_info = {
  152. .gen = 4, .is_broadwater = 1,
  153. .has_hotplug = 1,
  154. .has_overlay = 1,
  155. };
  156. static const struct intel_device_info intel_i965gm_info = {
  157. .gen = 4, .is_crestline = 1,
  158. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  159. .has_overlay = 1,
  160. .supports_tv = 1,
  161. };
  162. static const struct intel_device_info intel_g33_info = {
  163. .gen = 3, .is_g33 = 1,
  164. .need_gfx_hws = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. };
  167. static const struct intel_device_info intel_g45_info = {
  168. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  169. .has_pipe_cxsr = 1, .has_hotplug = 1,
  170. .has_bsd_ring = 1,
  171. };
  172. static const struct intel_device_info intel_gm45_info = {
  173. .gen = 4, .is_g4x = 1,
  174. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .supports_tv = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_pineview_info = {
  180. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_overlay = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_d_info = {
  185. .gen = 5,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_bsd_ring = 1,
  188. };
  189. static const struct intel_device_info intel_ironlake_m_info = {
  190. .gen = 5, .is_mobile = 1,
  191. .need_gfx_hws = 1, .has_hotplug = 1,
  192. .has_fbc = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_sandybridge_d_info = {
  196. .gen = 6,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_bsd_ring = 1,
  199. .has_blt_ring = 1,
  200. .has_llc = 1,
  201. .has_force_wake = 1,
  202. };
  203. static const struct intel_device_info intel_sandybridge_m_info = {
  204. .gen = 6, .is_mobile = 1,
  205. .need_gfx_hws = 1, .has_hotplug = 1,
  206. .has_fbc = 1,
  207. .has_bsd_ring = 1,
  208. .has_blt_ring = 1,
  209. .has_llc = 1,
  210. .has_force_wake = 1,
  211. };
  212. static const struct intel_device_info intel_ivybridge_d_info = {
  213. .is_ivybridge = 1, .gen = 7,
  214. .need_gfx_hws = 1, .has_hotplug = 1,
  215. .has_bsd_ring = 1,
  216. .has_blt_ring = 1,
  217. .has_llc = 1,
  218. .has_force_wake = 1,
  219. };
  220. static const struct intel_device_info intel_ivybridge_m_info = {
  221. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  222. .need_gfx_hws = 1, .has_hotplug = 1,
  223. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  224. .has_bsd_ring = 1,
  225. .has_blt_ring = 1,
  226. .has_llc = 1,
  227. .has_force_wake = 1,
  228. };
  229. static const struct intel_device_info intel_valleyview_m_info = {
  230. .gen = 7, .is_mobile = 1,
  231. .need_gfx_hws = 1, .has_hotplug = 1,
  232. .has_fbc = 0,
  233. .has_bsd_ring = 1,
  234. .has_blt_ring = 1,
  235. .is_valleyview = 1,
  236. };
  237. static const struct intel_device_info intel_valleyview_d_info = {
  238. .gen = 7,
  239. .need_gfx_hws = 1, .has_hotplug = 1,
  240. .has_fbc = 0,
  241. .has_bsd_ring = 1,
  242. .has_blt_ring = 1,
  243. .is_valleyview = 1,
  244. };
  245. static const struct intel_device_info intel_haswell_d_info = {
  246. .is_haswell = 1, .gen = 7,
  247. .need_gfx_hws = 1, .has_hotplug = 1,
  248. .has_bsd_ring = 1,
  249. .has_blt_ring = 1,
  250. .has_llc = 1,
  251. .has_force_wake = 1,
  252. };
  253. static const struct intel_device_info intel_haswell_m_info = {
  254. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  255. .need_gfx_hws = 1, .has_hotplug = 1,
  256. .has_bsd_ring = 1,
  257. .has_blt_ring = 1,
  258. .has_llc = 1,
  259. .has_force_wake = 1,
  260. };
  261. static const struct pci_device_id pciidlist[] = { /* aka */
  262. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  263. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  264. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  265. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  266. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  267. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  268. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  269. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  270. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  271. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  272. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  273. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  274. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  275. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  276. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  277. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  278. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  279. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  280. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  281. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  282. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  283. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  284. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  285. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  286. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  287. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  288. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  289. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  290. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  291. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  292. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  293. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  294. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  295. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  297. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  298. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  300. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  301. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  302. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  303. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  304. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  305. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  306. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  307. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  308. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  309. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  310. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  311. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  313. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  314. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  315. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  316. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  317. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  318. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  319. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  320. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  321. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  322. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  323. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  324. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  325. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  326. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  327. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  328. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  329. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  330. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  331. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  332. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  333. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  334. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  335. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  336. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  337. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  338. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  339. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  340. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  341. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  343. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  344. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  345. {0, 0, 0}
  346. };
  347. #if defined(CONFIG_DRM_I915_KMS)
  348. MODULE_DEVICE_TABLE(pci, pciidlist);
  349. #endif
  350. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  351. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  352. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  353. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  354. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  355. void intel_detect_pch(struct drm_device *dev)
  356. {
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. struct pci_dev *pch;
  359. /*
  360. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  361. * make graphics device passthrough work easy for VMM, that only
  362. * need to expose ISA bridge to let driver know the real hardware
  363. * underneath. This is a requirement from virtualization team.
  364. */
  365. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  366. if (pch) {
  367. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  368. int id;
  369. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  370. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  371. dev_priv->pch_type = PCH_IBX;
  372. dev_priv->num_pch_pll = 2;
  373. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  374. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  375. dev_priv->pch_type = PCH_CPT;
  376. dev_priv->num_pch_pll = 2;
  377. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  378. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  379. /* PantherPoint is CPT compatible */
  380. dev_priv->pch_type = PCH_CPT;
  381. dev_priv->num_pch_pll = 2;
  382. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  383. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  384. dev_priv->pch_type = PCH_LPT;
  385. dev_priv->num_pch_pll = 0;
  386. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  387. }
  388. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  389. }
  390. pci_dev_put(pch);
  391. }
  392. }
  393. bool i915_semaphore_is_enabled(struct drm_device *dev)
  394. {
  395. if (INTEL_INFO(dev)->gen < 6)
  396. return 0;
  397. if (i915_semaphores >= 0)
  398. return i915_semaphores;
  399. #ifdef CONFIG_INTEL_IOMMU
  400. /* Enable semaphores on SNB when IO remapping is off */
  401. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  402. return false;
  403. #endif
  404. return 1;
  405. }
  406. static int i915_drm_freeze(struct drm_device *dev)
  407. {
  408. struct drm_i915_private *dev_priv = dev->dev_private;
  409. drm_kms_helper_poll_disable(dev);
  410. pci_save_state(dev->pdev);
  411. /* If KMS is active, we do the leavevt stuff here */
  412. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  413. int error = i915_gem_idle(dev);
  414. if (error) {
  415. dev_err(&dev->pdev->dev,
  416. "GEM idle failed, resume might fail\n");
  417. return error;
  418. }
  419. drm_irq_uninstall(dev);
  420. }
  421. i915_save_state(dev);
  422. intel_opregion_fini(dev);
  423. /* Modeset on resume, not lid events */
  424. dev_priv->modeset_on_lid = 0;
  425. console_lock();
  426. intel_fbdev_set_suspend(dev, 1);
  427. console_unlock();
  428. return 0;
  429. }
  430. int i915_suspend(struct drm_device *dev, pm_message_t state)
  431. {
  432. int error;
  433. if (!dev || !dev->dev_private) {
  434. DRM_ERROR("dev: %p\n", dev);
  435. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  436. return -ENODEV;
  437. }
  438. if (state.event == PM_EVENT_PRETHAW)
  439. return 0;
  440. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  441. return 0;
  442. error = i915_drm_freeze(dev);
  443. if (error)
  444. return error;
  445. if (state.event == PM_EVENT_SUSPEND) {
  446. /* Shut down the device */
  447. pci_disable_device(dev->pdev);
  448. pci_set_power_state(dev->pdev, PCI_D3hot);
  449. }
  450. return 0;
  451. }
  452. static int i915_drm_thaw(struct drm_device *dev)
  453. {
  454. struct drm_i915_private *dev_priv = dev->dev_private;
  455. int error = 0;
  456. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  457. mutex_lock(&dev->struct_mutex);
  458. i915_gem_restore_gtt_mappings(dev);
  459. mutex_unlock(&dev->struct_mutex);
  460. }
  461. i915_restore_state(dev);
  462. intel_opregion_setup(dev);
  463. /* KMS EnterVT equivalent */
  464. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  465. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  466. ironlake_init_pch_refclk(dev);
  467. mutex_lock(&dev->struct_mutex);
  468. dev_priv->mm.suspended = 0;
  469. error = i915_gem_init_hw(dev);
  470. mutex_unlock(&dev->struct_mutex);
  471. intel_modeset_init_hw(dev);
  472. drm_mode_config_reset(dev);
  473. drm_irq_install(dev);
  474. /* Resume the modeset for every activated CRTC */
  475. mutex_lock(&dev->mode_config.mutex);
  476. drm_helper_resume_force_mode(dev);
  477. mutex_unlock(&dev->mode_config.mutex);
  478. }
  479. intel_opregion_init(dev);
  480. dev_priv->modeset_on_lid = 0;
  481. console_lock();
  482. intel_fbdev_set_suspend(dev, 0);
  483. console_unlock();
  484. return error;
  485. }
  486. int i915_resume(struct drm_device *dev)
  487. {
  488. int ret;
  489. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  490. return 0;
  491. if (pci_enable_device(dev->pdev))
  492. return -EIO;
  493. pci_set_master(dev->pdev);
  494. ret = i915_drm_thaw(dev);
  495. if (ret)
  496. return ret;
  497. drm_kms_helper_poll_enable(dev);
  498. return 0;
  499. }
  500. static int i8xx_do_reset(struct drm_device *dev)
  501. {
  502. struct drm_i915_private *dev_priv = dev->dev_private;
  503. if (IS_I85X(dev))
  504. return -ENODEV;
  505. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  506. POSTING_READ(D_STATE);
  507. if (IS_I830(dev) || IS_845G(dev)) {
  508. I915_WRITE(DEBUG_RESET_I830,
  509. DEBUG_RESET_DISPLAY |
  510. DEBUG_RESET_RENDER |
  511. DEBUG_RESET_FULL);
  512. POSTING_READ(DEBUG_RESET_I830);
  513. msleep(1);
  514. I915_WRITE(DEBUG_RESET_I830, 0);
  515. POSTING_READ(DEBUG_RESET_I830);
  516. }
  517. msleep(1);
  518. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  519. POSTING_READ(D_STATE);
  520. return 0;
  521. }
  522. static int i965_reset_complete(struct drm_device *dev)
  523. {
  524. u8 gdrst;
  525. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  526. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  527. }
  528. static int i965_do_reset(struct drm_device *dev)
  529. {
  530. int ret;
  531. u8 gdrst;
  532. /*
  533. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  534. * well as the reset bit (GR/bit 0). Setting the GR bit
  535. * triggers the reset; when done, the hardware will clear it.
  536. */
  537. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  538. pci_write_config_byte(dev->pdev, I965_GDRST,
  539. gdrst | GRDOM_RENDER |
  540. GRDOM_RESET_ENABLE);
  541. ret = wait_for(i965_reset_complete(dev), 500);
  542. if (ret)
  543. return ret;
  544. /* We can't reset render&media without also resetting display ... */
  545. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  546. pci_write_config_byte(dev->pdev, I965_GDRST,
  547. gdrst | GRDOM_MEDIA |
  548. GRDOM_RESET_ENABLE);
  549. return wait_for(i965_reset_complete(dev), 500);
  550. }
  551. static int ironlake_do_reset(struct drm_device *dev)
  552. {
  553. struct drm_i915_private *dev_priv = dev->dev_private;
  554. u32 gdrst;
  555. int ret;
  556. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  557. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  558. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  559. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  560. if (ret)
  561. return ret;
  562. /* We can't reset render&media without also resetting display ... */
  563. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  564. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  565. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  566. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  567. }
  568. static int gen6_do_reset(struct drm_device *dev)
  569. {
  570. struct drm_i915_private *dev_priv = dev->dev_private;
  571. int ret;
  572. unsigned long irqflags;
  573. /* Hold gt_lock across reset to prevent any register access
  574. * with forcewake not set correctly
  575. */
  576. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  577. /* Reset the chip */
  578. /* GEN6_GDRST is not in the gt power well, no need to check
  579. * for fifo space for the write or forcewake the chip for
  580. * the read
  581. */
  582. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  583. /* Spin waiting for the device to ack the reset request */
  584. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  585. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  586. if (dev_priv->forcewake_count)
  587. dev_priv->gt.force_wake_get(dev_priv);
  588. else
  589. dev_priv->gt.force_wake_put(dev_priv);
  590. /* Restore fifo count */
  591. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  592. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  593. return ret;
  594. }
  595. int intel_gpu_reset(struct drm_device *dev)
  596. {
  597. struct drm_i915_private *dev_priv = dev->dev_private;
  598. int ret = -ENODEV;
  599. switch (INTEL_INFO(dev)->gen) {
  600. case 7:
  601. case 6:
  602. ret = gen6_do_reset(dev);
  603. break;
  604. case 5:
  605. ret = ironlake_do_reset(dev);
  606. break;
  607. case 4:
  608. ret = i965_do_reset(dev);
  609. break;
  610. case 2:
  611. ret = i8xx_do_reset(dev);
  612. break;
  613. }
  614. /* Also reset the gpu hangman. */
  615. if (dev_priv->stop_rings) {
  616. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  617. dev_priv->stop_rings = 0;
  618. if (ret == -ENODEV) {
  619. DRM_ERROR("Reset not implemented, but ignoring "
  620. "error for simulated gpu hangs\n");
  621. ret = 0;
  622. }
  623. }
  624. return ret;
  625. }
  626. /**
  627. * i915_reset - reset chip after a hang
  628. * @dev: drm device to reset
  629. *
  630. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  631. * reset or otherwise an error code.
  632. *
  633. * Procedure is fairly simple:
  634. * - reset the chip using the reset reg
  635. * - re-init context state
  636. * - re-init hardware status page
  637. * - re-init ring buffer
  638. * - re-init interrupt state
  639. * - re-init display
  640. */
  641. int i915_reset(struct drm_device *dev)
  642. {
  643. drm_i915_private_t *dev_priv = dev->dev_private;
  644. int ret;
  645. if (!i915_try_reset)
  646. return 0;
  647. mutex_lock(&dev->struct_mutex);
  648. i915_gem_reset(dev);
  649. ret = -ENODEV;
  650. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  651. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  652. else
  653. ret = intel_gpu_reset(dev);
  654. dev_priv->last_gpu_reset = get_seconds();
  655. if (ret) {
  656. DRM_ERROR("Failed to reset chip.\n");
  657. mutex_unlock(&dev->struct_mutex);
  658. return ret;
  659. }
  660. /* Ok, now get things going again... */
  661. /*
  662. * Everything depends on having the GTT running, so we need to start
  663. * there. Fortunately we don't need to do this unless we reset the
  664. * chip at a PCI level.
  665. *
  666. * Next we need to restore the context, but we don't use those
  667. * yet either...
  668. *
  669. * Ring buffer needs to be re-initialized in the KMS case, or if X
  670. * was running at the time of the reset (i.e. we weren't VT
  671. * switched away).
  672. */
  673. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  674. !dev_priv->mm.suspended) {
  675. struct intel_ring_buffer *ring;
  676. int i;
  677. dev_priv->mm.suspended = 0;
  678. i915_gem_init_swizzling(dev);
  679. for_each_ring(ring, dev_priv, i)
  680. ring->init(ring);
  681. i915_gem_context_init(dev);
  682. i915_gem_init_ppgtt(dev);
  683. /*
  684. * It would make sense to re-init all the other hw state, at
  685. * least the rps/rc6/emon init done within modeset_init_hw. For
  686. * some unknown reason, this blows up my ilk, so don't.
  687. */
  688. mutex_unlock(&dev->struct_mutex);
  689. drm_irq_uninstall(dev);
  690. drm_irq_install(dev);
  691. } else {
  692. mutex_unlock(&dev->struct_mutex);
  693. }
  694. return 0;
  695. }
  696. static int __devinit
  697. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  698. {
  699. struct intel_device_info *intel_info =
  700. (struct intel_device_info *) ent->driver_data;
  701. /* Only bind to function 0 of the device. Early generations
  702. * used function 1 as a placeholder for multi-head. This causes
  703. * us confusion instead, especially on the systems where both
  704. * functions have the same PCI-ID!
  705. */
  706. if (PCI_FUNC(pdev->devfn))
  707. return -ENODEV;
  708. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  709. * implementation for gen3 (and only gen3) that used legacy drm maps
  710. * (gasp!) to share buffers between X and the client. Hence we need to
  711. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  712. if (intel_info->gen != 3) {
  713. driver.driver_features &=
  714. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  715. } else if (!intel_agp_enabled) {
  716. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  717. return -ENODEV;
  718. }
  719. return drm_get_pci_dev(pdev, ent, &driver);
  720. }
  721. static void
  722. i915_pci_remove(struct pci_dev *pdev)
  723. {
  724. struct drm_device *dev = pci_get_drvdata(pdev);
  725. drm_put_dev(dev);
  726. }
  727. static int i915_pm_suspend(struct device *dev)
  728. {
  729. struct pci_dev *pdev = to_pci_dev(dev);
  730. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  731. int error;
  732. if (!drm_dev || !drm_dev->dev_private) {
  733. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  734. return -ENODEV;
  735. }
  736. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  737. return 0;
  738. error = i915_drm_freeze(drm_dev);
  739. if (error)
  740. return error;
  741. pci_disable_device(pdev);
  742. pci_set_power_state(pdev, PCI_D3hot);
  743. return 0;
  744. }
  745. static int i915_pm_resume(struct device *dev)
  746. {
  747. struct pci_dev *pdev = to_pci_dev(dev);
  748. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  749. return i915_resume(drm_dev);
  750. }
  751. static int i915_pm_freeze(struct device *dev)
  752. {
  753. struct pci_dev *pdev = to_pci_dev(dev);
  754. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  755. if (!drm_dev || !drm_dev->dev_private) {
  756. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  757. return -ENODEV;
  758. }
  759. return i915_drm_freeze(drm_dev);
  760. }
  761. static int i915_pm_thaw(struct device *dev)
  762. {
  763. struct pci_dev *pdev = to_pci_dev(dev);
  764. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  765. return i915_drm_thaw(drm_dev);
  766. }
  767. static int i915_pm_poweroff(struct device *dev)
  768. {
  769. struct pci_dev *pdev = to_pci_dev(dev);
  770. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  771. return i915_drm_freeze(drm_dev);
  772. }
  773. static const struct dev_pm_ops i915_pm_ops = {
  774. .suspend = i915_pm_suspend,
  775. .resume = i915_pm_resume,
  776. .freeze = i915_pm_freeze,
  777. .thaw = i915_pm_thaw,
  778. .poweroff = i915_pm_poweroff,
  779. .restore = i915_pm_resume,
  780. };
  781. static const struct vm_operations_struct i915_gem_vm_ops = {
  782. .fault = i915_gem_fault,
  783. .open = drm_gem_vm_open,
  784. .close = drm_gem_vm_close,
  785. };
  786. static const struct file_operations i915_driver_fops = {
  787. .owner = THIS_MODULE,
  788. .open = drm_open,
  789. .release = drm_release,
  790. .unlocked_ioctl = drm_ioctl,
  791. .mmap = drm_gem_mmap,
  792. .poll = drm_poll,
  793. .fasync = drm_fasync,
  794. .read = drm_read,
  795. #ifdef CONFIG_COMPAT
  796. .compat_ioctl = i915_compat_ioctl,
  797. #endif
  798. .llseek = noop_llseek,
  799. };
  800. static struct drm_driver driver = {
  801. /* Don't use MTRRs here; the Xserver or userspace app should
  802. * deal with them for Intel hardware.
  803. */
  804. .driver_features =
  805. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  806. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  807. .load = i915_driver_load,
  808. .unload = i915_driver_unload,
  809. .open = i915_driver_open,
  810. .lastclose = i915_driver_lastclose,
  811. .preclose = i915_driver_preclose,
  812. .postclose = i915_driver_postclose,
  813. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  814. .suspend = i915_suspend,
  815. .resume = i915_resume,
  816. .device_is_agp = i915_driver_device_is_agp,
  817. .master_create = i915_master_create,
  818. .master_destroy = i915_master_destroy,
  819. #if defined(CONFIG_DEBUG_FS)
  820. .debugfs_init = i915_debugfs_init,
  821. .debugfs_cleanup = i915_debugfs_cleanup,
  822. #endif
  823. .gem_init_object = i915_gem_init_object,
  824. .gem_free_object = i915_gem_free_object,
  825. .gem_vm_ops = &i915_gem_vm_ops,
  826. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  827. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  828. .gem_prime_export = i915_gem_prime_export,
  829. .gem_prime_import = i915_gem_prime_import,
  830. .dumb_create = i915_gem_dumb_create,
  831. .dumb_map_offset = i915_gem_mmap_gtt,
  832. .dumb_destroy = i915_gem_dumb_destroy,
  833. .ioctls = i915_ioctls,
  834. .fops = &i915_driver_fops,
  835. .name = DRIVER_NAME,
  836. .desc = DRIVER_DESC,
  837. .date = DRIVER_DATE,
  838. .major = DRIVER_MAJOR,
  839. .minor = DRIVER_MINOR,
  840. .patchlevel = DRIVER_PATCHLEVEL,
  841. };
  842. static struct pci_driver i915_pci_driver = {
  843. .name = DRIVER_NAME,
  844. .id_table = pciidlist,
  845. .probe = i915_pci_probe,
  846. .remove = i915_pci_remove,
  847. .driver.pm = &i915_pm_ops,
  848. };
  849. static int __init i915_init(void)
  850. {
  851. driver.num_ioctls = i915_max_ioctl;
  852. /*
  853. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  854. * explicitly disabled with the module pararmeter.
  855. *
  856. * Otherwise, just follow the parameter (defaulting to off).
  857. *
  858. * Allow optional vga_text_mode_force boot option to override
  859. * the default behavior.
  860. */
  861. #if defined(CONFIG_DRM_I915_KMS)
  862. if (i915_modeset != 0)
  863. driver.driver_features |= DRIVER_MODESET;
  864. #endif
  865. if (i915_modeset == 1)
  866. driver.driver_features |= DRIVER_MODESET;
  867. #ifdef CONFIG_VGA_CONSOLE
  868. if (vgacon_text_force() && i915_modeset == -1)
  869. driver.driver_features &= ~DRIVER_MODESET;
  870. #endif
  871. if (!(driver.driver_features & DRIVER_MODESET))
  872. driver.get_vblank_timestamp = NULL;
  873. return drm_pci_init(&driver, &i915_pci_driver);
  874. }
  875. static void __exit i915_exit(void)
  876. {
  877. drm_pci_exit(&driver, &i915_pci_driver);
  878. }
  879. module_init(i915_init);
  880. module_exit(i915_exit);
  881. MODULE_AUTHOR(DRIVER_AUTHOR);
  882. MODULE_DESCRIPTION(DRIVER_DESC);
  883. MODULE_LICENSE("GPL and additional rights");
  884. /* We give fast paths for the really cool registers */
  885. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  886. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  887. ((reg) < 0x40000) && \
  888. ((reg) != FORCEWAKE))
  889. static bool IS_DISPLAYREG(u32 reg)
  890. {
  891. /*
  892. * This should make it easier to transition modules over to the
  893. * new register block scheme, since we can do it incrementally.
  894. */
  895. if (reg >= 0x180000)
  896. return false;
  897. if (reg >= RENDER_RING_BASE &&
  898. reg < RENDER_RING_BASE + 0xff)
  899. return false;
  900. if (reg >= GEN6_BSD_RING_BASE &&
  901. reg < GEN6_BSD_RING_BASE + 0xff)
  902. return false;
  903. if (reg >= BLT_RING_BASE &&
  904. reg < BLT_RING_BASE + 0xff)
  905. return false;
  906. if (reg == PGTBL_ER)
  907. return false;
  908. if (reg >= IPEIR_I965 &&
  909. reg < HWSTAM)
  910. return false;
  911. if (reg == MI_MODE)
  912. return false;
  913. if (reg == GFX_MODE_GEN7)
  914. return false;
  915. if (reg == RENDER_HWS_PGA_GEN7 ||
  916. reg == BSD_HWS_PGA_GEN7 ||
  917. reg == BLT_HWS_PGA_GEN7)
  918. return false;
  919. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  920. reg == GEN6_BSD_RNCID)
  921. return false;
  922. if (reg == GEN6_BLITTER_ECOSKPD)
  923. return false;
  924. if (reg >= 0x4000c &&
  925. reg <= 0x4002c)
  926. return false;
  927. if (reg >= 0x4f000 &&
  928. reg <= 0x4f08f)
  929. return false;
  930. if (reg >= 0x4f100 &&
  931. reg <= 0x4f11f)
  932. return false;
  933. if (reg >= VLV_MASTER_IER &&
  934. reg <= GEN6_PMIER)
  935. return false;
  936. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  937. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  938. return false;
  939. if (reg >= VLV_IIR_RW &&
  940. reg <= VLV_ISR)
  941. return false;
  942. if (reg == FORCEWAKE_VLV ||
  943. reg == FORCEWAKE_ACK_VLV)
  944. return false;
  945. if (reg == GEN6_GDRST)
  946. return false;
  947. return true;
  948. }
  949. #define __i915_read(x, y) \
  950. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  951. u##x val = 0; \
  952. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  953. unsigned long irqflags; \
  954. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  955. if (dev_priv->forcewake_count == 0) \
  956. dev_priv->gt.force_wake_get(dev_priv); \
  957. val = read##y(dev_priv->regs + reg); \
  958. if (dev_priv->forcewake_count == 0) \
  959. dev_priv->gt.force_wake_put(dev_priv); \
  960. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  961. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  962. val = read##y(dev_priv->regs + reg + 0x180000); \
  963. } else { \
  964. val = read##y(dev_priv->regs + reg); \
  965. } \
  966. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  967. return val; \
  968. }
  969. __i915_read(8, b)
  970. __i915_read(16, w)
  971. __i915_read(32, l)
  972. __i915_read(64, q)
  973. #undef __i915_read
  974. #define __i915_write(x, y) \
  975. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  976. u32 __fifo_ret = 0; \
  977. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  978. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  979. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  980. } \
  981. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  982. write##y(val, dev_priv->regs + reg + 0x180000); \
  983. } else { \
  984. write##y(val, dev_priv->regs + reg); \
  985. } \
  986. if (unlikely(__fifo_ret)) { \
  987. gen6_gt_check_fifodbg(dev_priv); \
  988. } \
  989. }
  990. __i915_write(8, b)
  991. __i915_write(16, w)
  992. __i915_write(32, l)
  993. __i915_write(64, q)
  994. #undef __i915_write