io_apic.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/syscore_ops.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <linux/slab.h>
  39. #ifdef CONFIG_ACPI
  40. #include <acpi/acpi_bus.h>
  41. #endif
  42. #include <linux/bootmem.h>
  43. #include <linux/dmar.h>
  44. #include <linux/hpet.h>
  45. #include <asm/idle.h>
  46. #include <asm/io.h>
  47. #include <asm/smp.h>
  48. #include <asm/cpu.h>
  49. #include <asm/desc.h>
  50. #include <asm/proto.h>
  51. #include <asm/acpi.h>
  52. #include <asm/dma.h>
  53. #include <asm/timer.h>
  54. #include <asm/i8259.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/hw_irq.h>
  61. #include <asm/apic.h>
  62. #define __apicdebuginit(type) static type __init
  63. #define for_each_irq_pin(entry, head) \
  64. for (entry = head; entry; entry = entry->next)
  65. /*
  66. * Is the SiS APIC rmw bug present ?
  67. * -1 = don't know, 0 = no, 1 = yes
  68. */
  69. int sis_apic_bug = -1;
  70. static DEFINE_RAW_SPINLOCK(ioapic_lock);
  71. static DEFINE_RAW_SPINLOCK(vector_lock);
  72. static struct ioapic {
  73. /*
  74. * # of IRQ routing registers
  75. */
  76. int nr_registers;
  77. /*
  78. * Saved state during suspend/resume, or while enabling intr-remap.
  79. */
  80. struct IO_APIC_route_entry *saved_registers;
  81. /* I/O APIC config */
  82. struct mpc_ioapic mp_config;
  83. /* IO APIC gsi routing info */
  84. struct mp_ioapic_gsi gsi_config;
  85. DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
  86. } ioapics[MAX_IO_APICS];
  87. #define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
  88. int mpc_ioapic_id(int ioapic_idx)
  89. {
  90. return ioapics[ioapic_idx].mp_config.apicid;
  91. }
  92. unsigned int mpc_ioapic_addr(int ioapic_idx)
  93. {
  94. return ioapics[ioapic_idx].mp_config.apicaddr;
  95. }
  96. struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
  97. {
  98. return &ioapics[ioapic_idx].gsi_config;
  99. }
  100. int nr_ioapics;
  101. /* The one past the highest gsi number used */
  102. u32 gsi_top;
  103. /* MP IRQ source entries */
  104. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  105. /* # of MP IRQ source entries */
  106. int mp_irq_entries;
  107. /* GSI interrupts */
  108. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  109. #ifdef CONFIG_EISA
  110. int mp_bus_id_to_type[MAX_MP_BUSSES];
  111. #endif
  112. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  113. int skip_ioapic_setup;
  114. /**
  115. * disable_ioapic_support() - disables ioapic support at runtime
  116. */
  117. void disable_ioapic_support(void)
  118. {
  119. #ifdef CONFIG_PCI
  120. noioapicquirk = 1;
  121. noioapicreroute = -1;
  122. #endif
  123. skip_ioapic_setup = 1;
  124. }
  125. static int __init parse_noapic(char *str)
  126. {
  127. /* disable IO-APIC */
  128. disable_ioapic_support();
  129. return 0;
  130. }
  131. early_param("noapic", parse_noapic);
  132. static int io_apic_setup_irq_pin(unsigned int irq, int node,
  133. struct io_apic_irq_attr *attr);
  134. /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
  135. void mp_save_irq(struct mpc_intsrc *m)
  136. {
  137. int i;
  138. apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
  139. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  140. m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
  141. m->srcbusirq, m->dstapic, m->dstirq);
  142. for (i = 0; i < mp_irq_entries; i++) {
  143. if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
  144. return;
  145. }
  146. memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
  147. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  148. panic("Max # of irq sources exceeded!!\n");
  149. }
  150. struct irq_pin_list {
  151. int apic, pin;
  152. struct irq_pin_list *next;
  153. };
  154. static struct irq_pin_list *alloc_irq_pin_list(int node)
  155. {
  156. return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
  157. }
  158. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  159. static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
  160. int __init arch_early_irq_init(void)
  161. {
  162. struct irq_cfg *cfg;
  163. int count, node, i;
  164. if (!legacy_pic->nr_legacy_irqs)
  165. io_apic_irqs = ~0UL;
  166. for (i = 0; i < nr_ioapics; i++) {
  167. ioapics[i].saved_registers =
  168. kzalloc(sizeof(struct IO_APIC_route_entry) *
  169. ioapics[i].nr_registers, GFP_KERNEL);
  170. if (!ioapics[i].saved_registers)
  171. pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
  172. }
  173. cfg = irq_cfgx;
  174. count = ARRAY_SIZE(irq_cfgx);
  175. node = cpu_to_node(0);
  176. /* Make sure the legacy interrupts are marked in the bitmap */
  177. irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
  178. for (i = 0; i < count; i++) {
  179. irq_set_chip_data(i, &cfg[i]);
  180. zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
  181. zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
  182. /*
  183. * For legacy IRQ's, start with assigning irq0 to irq15 to
  184. * IRQ0_VECTOR to IRQ15_VECTOR for all cpu's.
  185. */
  186. if (i < legacy_pic->nr_legacy_irqs) {
  187. cfg[i].vector = IRQ0_VECTOR + i;
  188. cpumask_setall(cfg[i].domain);
  189. }
  190. }
  191. return 0;
  192. }
  193. static struct irq_cfg *irq_cfg(unsigned int irq)
  194. {
  195. return irq_get_chip_data(irq);
  196. }
  197. static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
  198. {
  199. struct irq_cfg *cfg;
  200. cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
  201. if (!cfg)
  202. return NULL;
  203. if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
  204. goto out_cfg;
  205. if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
  206. goto out_domain;
  207. return cfg;
  208. out_domain:
  209. free_cpumask_var(cfg->domain);
  210. out_cfg:
  211. kfree(cfg);
  212. return NULL;
  213. }
  214. static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
  215. {
  216. if (!cfg)
  217. return;
  218. irq_set_chip_data(at, NULL);
  219. free_cpumask_var(cfg->domain);
  220. free_cpumask_var(cfg->old_domain);
  221. kfree(cfg);
  222. }
  223. static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
  224. {
  225. int res = irq_alloc_desc_at(at, node);
  226. struct irq_cfg *cfg;
  227. if (res < 0) {
  228. if (res != -EEXIST)
  229. return NULL;
  230. cfg = irq_get_chip_data(at);
  231. if (cfg)
  232. return cfg;
  233. }
  234. cfg = alloc_irq_cfg(at, node);
  235. if (cfg)
  236. irq_set_chip_data(at, cfg);
  237. else
  238. irq_free_desc(at);
  239. return cfg;
  240. }
  241. static int alloc_irqs_from(unsigned int from, unsigned int count, int node)
  242. {
  243. return irq_alloc_descs_from(from, count, node);
  244. }
  245. static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
  246. {
  247. free_irq_cfg(at, cfg);
  248. irq_free_desc(at);
  249. }
  250. struct io_apic {
  251. unsigned int index;
  252. unsigned int unused[3];
  253. unsigned int data;
  254. unsigned int unused2[11];
  255. unsigned int eoi;
  256. };
  257. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  258. {
  259. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  260. + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
  261. }
  262. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  263. {
  264. struct io_apic __iomem *io_apic = io_apic_base(apic);
  265. writel(vector, &io_apic->eoi);
  266. }
  267. unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
  268. {
  269. struct io_apic __iomem *io_apic = io_apic_base(apic);
  270. writel(reg, &io_apic->index);
  271. return readl(&io_apic->data);
  272. }
  273. void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  274. {
  275. struct io_apic __iomem *io_apic = io_apic_base(apic);
  276. writel(reg, &io_apic->index);
  277. writel(value, &io_apic->data);
  278. }
  279. /*
  280. * Re-write a value: to be used for read-modify-write
  281. * cycles where the read already set up the index register.
  282. *
  283. * Older SiS APIC requires we rewrite the index register
  284. */
  285. void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  286. {
  287. struct io_apic __iomem *io_apic = io_apic_base(apic);
  288. if (sis_apic_bug)
  289. writel(reg, &io_apic->index);
  290. writel(value, &io_apic->data);
  291. }
  292. union entry_union {
  293. struct { u32 w1, w2; };
  294. struct IO_APIC_route_entry entry;
  295. };
  296. static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
  297. {
  298. union entry_union eu;
  299. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  300. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  301. return eu.entry;
  302. }
  303. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  304. {
  305. union entry_union eu;
  306. unsigned long flags;
  307. raw_spin_lock_irqsave(&ioapic_lock, flags);
  308. eu.entry = __ioapic_read_entry(apic, pin);
  309. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  310. return eu.entry;
  311. }
  312. /*
  313. * When we write a new IO APIC routing entry, we need to write the high
  314. * word first! If the mask bit in the low word is clear, we will enable
  315. * the interrupt, and we need to make sure the entry is fully populated
  316. * before that happens.
  317. */
  318. static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  319. {
  320. union entry_union eu = {{0, 0}};
  321. eu.entry = e;
  322. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  323. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  324. }
  325. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  326. {
  327. unsigned long flags;
  328. raw_spin_lock_irqsave(&ioapic_lock, flags);
  329. __ioapic_write_entry(apic, pin, e);
  330. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  331. }
  332. /*
  333. * When we mask an IO APIC routing entry, we need to write the low
  334. * word first, in order to set the mask bit before we change the
  335. * high bits!
  336. */
  337. static void ioapic_mask_entry(int apic, int pin)
  338. {
  339. unsigned long flags;
  340. union entry_union eu = { .entry.mask = 1 };
  341. raw_spin_lock_irqsave(&ioapic_lock, flags);
  342. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  343. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  344. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  345. }
  346. /*
  347. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  348. * shared ISA-space IRQs, so we have to support them. We are super
  349. * fast in the common case, and fast for shared ISA-space IRQs.
  350. */
  351. static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  352. {
  353. struct irq_pin_list **last, *entry;
  354. /* don't allow duplicates */
  355. last = &cfg->irq_2_pin;
  356. for_each_irq_pin(entry, cfg->irq_2_pin) {
  357. if (entry->apic == apic && entry->pin == pin)
  358. return 0;
  359. last = &entry->next;
  360. }
  361. entry = alloc_irq_pin_list(node);
  362. if (!entry) {
  363. pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
  364. node, apic, pin);
  365. return -ENOMEM;
  366. }
  367. entry->apic = apic;
  368. entry->pin = pin;
  369. *last = entry;
  370. return 0;
  371. }
  372. static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
  373. {
  374. if (__add_pin_to_irq_node(cfg, node, apic, pin))
  375. panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
  376. }
  377. /*
  378. * Reroute an IRQ to a different pin.
  379. */
  380. static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
  381. int oldapic, int oldpin,
  382. int newapic, int newpin)
  383. {
  384. struct irq_pin_list *entry;
  385. for_each_irq_pin(entry, cfg->irq_2_pin) {
  386. if (entry->apic == oldapic && entry->pin == oldpin) {
  387. entry->apic = newapic;
  388. entry->pin = newpin;
  389. /* every one is different, right? */
  390. return;
  391. }
  392. }
  393. /* old apic/pin didn't exist, so just add new ones */
  394. add_pin_to_irq_node(cfg, node, newapic, newpin);
  395. }
  396. static void __io_apic_modify_irq(struct irq_pin_list *entry,
  397. int mask_and, int mask_or,
  398. void (*final)(struct irq_pin_list *entry))
  399. {
  400. unsigned int reg, pin;
  401. pin = entry->pin;
  402. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  403. reg &= mask_and;
  404. reg |= mask_or;
  405. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  406. if (final)
  407. final(entry);
  408. }
  409. static void io_apic_modify_irq(struct irq_cfg *cfg,
  410. int mask_and, int mask_or,
  411. void (*final)(struct irq_pin_list *entry))
  412. {
  413. struct irq_pin_list *entry;
  414. for_each_irq_pin(entry, cfg->irq_2_pin)
  415. __io_apic_modify_irq(entry, mask_and, mask_or, final);
  416. }
  417. static void io_apic_sync(struct irq_pin_list *entry)
  418. {
  419. /*
  420. * Synchronize the IO-APIC and the CPU by doing
  421. * a dummy read from the IO-APIC
  422. */
  423. struct io_apic __iomem *io_apic;
  424. io_apic = io_apic_base(entry->apic);
  425. readl(&io_apic->data);
  426. }
  427. static void mask_ioapic(struct irq_cfg *cfg)
  428. {
  429. unsigned long flags;
  430. raw_spin_lock_irqsave(&ioapic_lock, flags);
  431. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  432. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  433. }
  434. static void mask_ioapic_irq(struct irq_data *data)
  435. {
  436. mask_ioapic(data->chip_data);
  437. }
  438. static void __unmask_ioapic(struct irq_cfg *cfg)
  439. {
  440. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  441. }
  442. static void unmask_ioapic(struct irq_cfg *cfg)
  443. {
  444. unsigned long flags;
  445. raw_spin_lock_irqsave(&ioapic_lock, flags);
  446. __unmask_ioapic(cfg);
  447. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  448. }
  449. static void unmask_ioapic_irq(struct irq_data *data)
  450. {
  451. unmask_ioapic(data->chip_data);
  452. }
  453. /*
  454. * IO-APIC versions below 0x20 don't support EOI register.
  455. * For the record, here is the information about various versions:
  456. * 0Xh 82489DX
  457. * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
  458. * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
  459. * 30h-FFh Reserved
  460. *
  461. * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
  462. * version as 0x2. This is an error with documentation and these ICH chips
  463. * use io-apic's of version 0x20.
  464. *
  465. * For IO-APIC's with EOI register, we use that to do an explicit EOI.
  466. * Otherwise, we simulate the EOI message manually by changing the trigger
  467. * mode to edge and then back to level, with RTE being masked during this.
  468. */
  469. static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
  470. {
  471. if (mpc_ioapic_ver(apic) >= 0x20) {
  472. /*
  473. * Intr-remapping uses pin number as the virtual vector
  474. * in the RTE. Actual vector is programmed in
  475. * intr-remapping table entry. Hence for the io-apic
  476. * EOI we use the pin number.
  477. */
  478. if (cfg && irq_remapped(cfg))
  479. io_apic_eoi(apic, pin);
  480. else
  481. io_apic_eoi(apic, vector);
  482. } else {
  483. struct IO_APIC_route_entry entry, entry1;
  484. entry = entry1 = __ioapic_read_entry(apic, pin);
  485. /*
  486. * Mask the entry and change the trigger mode to edge.
  487. */
  488. entry1.mask = 1;
  489. entry1.trigger = IOAPIC_EDGE;
  490. __ioapic_write_entry(apic, pin, entry1);
  491. /*
  492. * Restore the previous level triggered entry.
  493. */
  494. __ioapic_write_entry(apic, pin, entry);
  495. }
  496. }
  497. void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  498. {
  499. struct irq_pin_list *entry;
  500. unsigned long flags;
  501. raw_spin_lock_irqsave(&ioapic_lock, flags);
  502. for_each_irq_pin(entry, cfg->irq_2_pin)
  503. __eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
  504. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  505. }
  506. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  507. {
  508. struct IO_APIC_route_entry entry;
  509. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  510. entry = ioapic_read_entry(apic, pin);
  511. if (entry.delivery_mode == dest_SMI)
  512. return;
  513. /*
  514. * Make sure the entry is masked and re-read the contents to check
  515. * if it is a level triggered pin and if the remote-IRR is set.
  516. */
  517. if (!entry.mask) {
  518. entry.mask = 1;
  519. ioapic_write_entry(apic, pin, entry);
  520. entry = ioapic_read_entry(apic, pin);
  521. }
  522. if (entry.irr) {
  523. unsigned long flags;
  524. /*
  525. * Make sure the trigger mode is set to level. Explicit EOI
  526. * doesn't clear the remote-IRR if the trigger mode is not
  527. * set to level.
  528. */
  529. if (!entry.trigger) {
  530. entry.trigger = IOAPIC_LEVEL;
  531. ioapic_write_entry(apic, pin, entry);
  532. }
  533. raw_spin_lock_irqsave(&ioapic_lock, flags);
  534. __eoi_ioapic_pin(apic, pin, entry.vector, NULL);
  535. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  536. }
  537. /*
  538. * Clear the rest of the bits in the IO-APIC RTE except for the mask
  539. * bit.
  540. */
  541. ioapic_mask_entry(apic, pin);
  542. entry = ioapic_read_entry(apic, pin);
  543. if (entry.irr)
  544. pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
  545. mpc_ioapic_id(apic), pin);
  546. }
  547. static void clear_IO_APIC (void)
  548. {
  549. int apic, pin;
  550. for (apic = 0; apic < nr_ioapics; apic++)
  551. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  552. clear_IO_APIC_pin(apic, pin);
  553. }
  554. #ifdef CONFIG_X86_32
  555. /*
  556. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  557. * specific CPU-side IRQs.
  558. */
  559. #define MAX_PIRQS 8
  560. static int pirq_entries[MAX_PIRQS] = {
  561. [0 ... MAX_PIRQS - 1] = -1
  562. };
  563. static int __init ioapic_pirq_setup(char *str)
  564. {
  565. int i, max;
  566. int ints[MAX_PIRQS+1];
  567. get_options(str, ARRAY_SIZE(ints), ints);
  568. apic_printk(APIC_VERBOSE, KERN_INFO
  569. "PIRQ redirection, working around broken MP-BIOS.\n");
  570. max = MAX_PIRQS;
  571. if (ints[0] < MAX_PIRQS)
  572. max = ints[0];
  573. for (i = 0; i < max; i++) {
  574. apic_printk(APIC_VERBOSE, KERN_DEBUG
  575. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  576. /*
  577. * PIRQs are mapped upside down, usually.
  578. */
  579. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  580. }
  581. return 1;
  582. }
  583. __setup("pirq=", ioapic_pirq_setup);
  584. #endif /* CONFIG_X86_32 */
  585. /*
  586. * Saves all the IO-APIC RTE's
  587. */
  588. int save_ioapic_entries(void)
  589. {
  590. int apic, pin;
  591. int err = 0;
  592. for (apic = 0; apic < nr_ioapics; apic++) {
  593. if (!ioapics[apic].saved_registers) {
  594. err = -ENOMEM;
  595. continue;
  596. }
  597. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  598. ioapics[apic].saved_registers[pin] =
  599. ioapic_read_entry(apic, pin);
  600. }
  601. return err;
  602. }
  603. /*
  604. * Mask all IO APIC entries.
  605. */
  606. void mask_ioapic_entries(void)
  607. {
  608. int apic, pin;
  609. for (apic = 0; apic < nr_ioapics; apic++) {
  610. if (!ioapics[apic].saved_registers)
  611. continue;
  612. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  613. struct IO_APIC_route_entry entry;
  614. entry = ioapics[apic].saved_registers[pin];
  615. if (!entry.mask) {
  616. entry.mask = 1;
  617. ioapic_write_entry(apic, pin, entry);
  618. }
  619. }
  620. }
  621. }
  622. /*
  623. * Restore IO APIC entries which was saved in the ioapic structure.
  624. */
  625. int restore_ioapic_entries(void)
  626. {
  627. int apic, pin;
  628. for (apic = 0; apic < nr_ioapics; apic++) {
  629. if (!ioapics[apic].saved_registers)
  630. continue;
  631. for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
  632. ioapic_write_entry(apic, pin,
  633. ioapics[apic].saved_registers[pin]);
  634. }
  635. return 0;
  636. }
  637. /*
  638. * Find the IRQ entry number of a certain pin.
  639. */
  640. static int find_irq_entry(int ioapic_idx, int pin, int type)
  641. {
  642. int i;
  643. for (i = 0; i < mp_irq_entries; i++)
  644. if (mp_irqs[i].irqtype == type &&
  645. (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
  646. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  647. mp_irqs[i].dstirq == pin)
  648. return i;
  649. return -1;
  650. }
  651. /*
  652. * Find the pin to which IRQ[irq] (ISA) is connected
  653. */
  654. static int __init find_isa_irq_pin(int irq, int type)
  655. {
  656. int i;
  657. for (i = 0; i < mp_irq_entries; i++) {
  658. int lbus = mp_irqs[i].srcbus;
  659. if (test_bit(lbus, mp_bus_not_pci) &&
  660. (mp_irqs[i].irqtype == type) &&
  661. (mp_irqs[i].srcbusirq == irq))
  662. return mp_irqs[i].dstirq;
  663. }
  664. return -1;
  665. }
  666. static int __init find_isa_irq_apic(int irq, int type)
  667. {
  668. int i;
  669. for (i = 0; i < mp_irq_entries; i++) {
  670. int lbus = mp_irqs[i].srcbus;
  671. if (test_bit(lbus, mp_bus_not_pci) &&
  672. (mp_irqs[i].irqtype == type) &&
  673. (mp_irqs[i].srcbusirq == irq))
  674. break;
  675. }
  676. if (i < mp_irq_entries) {
  677. int ioapic_idx;
  678. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  679. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
  680. return ioapic_idx;
  681. }
  682. return -1;
  683. }
  684. #ifdef CONFIG_EISA
  685. /*
  686. * EISA Edge/Level control register, ELCR
  687. */
  688. static int EISA_ELCR(unsigned int irq)
  689. {
  690. if (irq < legacy_pic->nr_legacy_irqs) {
  691. unsigned int port = 0x4d0 + (irq >> 3);
  692. return (inb(port) >> (irq & 7)) & 1;
  693. }
  694. apic_printk(APIC_VERBOSE, KERN_INFO
  695. "Broken MPtable reports ISA irq %d\n", irq);
  696. return 0;
  697. }
  698. #endif
  699. /* ISA interrupts are always polarity zero edge triggered,
  700. * when listed as conforming in the MP table. */
  701. #define default_ISA_trigger(idx) (0)
  702. #define default_ISA_polarity(idx) (0)
  703. /* EISA interrupts are always polarity zero and can be edge or level
  704. * trigger depending on the ELCR value. If an interrupt is listed as
  705. * EISA conforming in the MP table, that means its trigger type must
  706. * be read in from the ELCR */
  707. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  708. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  709. /* PCI interrupts are always polarity one level triggered,
  710. * when listed as conforming in the MP table. */
  711. #define default_PCI_trigger(idx) (1)
  712. #define default_PCI_polarity(idx) (1)
  713. static int irq_polarity(int idx)
  714. {
  715. int bus = mp_irqs[idx].srcbus;
  716. int polarity;
  717. /*
  718. * Determine IRQ line polarity (high active or low active):
  719. */
  720. switch (mp_irqs[idx].irqflag & 3)
  721. {
  722. case 0: /* conforms, ie. bus-type dependent polarity */
  723. if (test_bit(bus, mp_bus_not_pci))
  724. polarity = default_ISA_polarity(idx);
  725. else
  726. polarity = default_PCI_polarity(idx);
  727. break;
  728. case 1: /* high active */
  729. {
  730. polarity = 0;
  731. break;
  732. }
  733. case 2: /* reserved */
  734. {
  735. pr_warn("broken BIOS!!\n");
  736. polarity = 1;
  737. break;
  738. }
  739. case 3: /* low active */
  740. {
  741. polarity = 1;
  742. break;
  743. }
  744. default: /* invalid */
  745. {
  746. pr_warn("broken BIOS!!\n");
  747. polarity = 1;
  748. break;
  749. }
  750. }
  751. return polarity;
  752. }
  753. static int irq_trigger(int idx)
  754. {
  755. int bus = mp_irqs[idx].srcbus;
  756. int trigger;
  757. /*
  758. * Determine IRQ trigger mode (edge or level sensitive):
  759. */
  760. switch ((mp_irqs[idx].irqflag>>2) & 3)
  761. {
  762. case 0: /* conforms, ie. bus-type dependent */
  763. if (test_bit(bus, mp_bus_not_pci))
  764. trigger = default_ISA_trigger(idx);
  765. else
  766. trigger = default_PCI_trigger(idx);
  767. #ifdef CONFIG_EISA
  768. switch (mp_bus_id_to_type[bus]) {
  769. case MP_BUS_ISA: /* ISA pin */
  770. {
  771. /* set before the switch */
  772. break;
  773. }
  774. case MP_BUS_EISA: /* EISA pin */
  775. {
  776. trigger = default_EISA_trigger(idx);
  777. break;
  778. }
  779. case MP_BUS_PCI: /* PCI pin */
  780. {
  781. /* set before the switch */
  782. break;
  783. }
  784. default:
  785. {
  786. pr_warn("broken BIOS!!\n");
  787. trigger = 1;
  788. break;
  789. }
  790. }
  791. #endif
  792. break;
  793. case 1: /* edge */
  794. {
  795. trigger = 0;
  796. break;
  797. }
  798. case 2: /* reserved */
  799. {
  800. pr_warn("broken BIOS!!\n");
  801. trigger = 1;
  802. break;
  803. }
  804. case 3: /* level */
  805. {
  806. trigger = 1;
  807. break;
  808. }
  809. default: /* invalid */
  810. {
  811. pr_warn("broken BIOS!!\n");
  812. trigger = 0;
  813. break;
  814. }
  815. }
  816. return trigger;
  817. }
  818. static int pin_2_irq(int idx, int apic, int pin)
  819. {
  820. int irq;
  821. int bus = mp_irqs[idx].srcbus;
  822. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
  823. /*
  824. * Debugging check, we are in big trouble if this message pops up!
  825. */
  826. if (mp_irqs[idx].dstirq != pin)
  827. pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
  828. if (test_bit(bus, mp_bus_not_pci)) {
  829. irq = mp_irqs[idx].srcbusirq;
  830. } else {
  831. u32 gsi = gsi_cfg->gsi_base + pin;
  832. if (gsi >= NR_IRQS_LEGACY)
  833. irq = gsi;
  834. else
  835. irq = gsi_top + gsi;
  836. }
  837. #ifdef CONFIG_X86_32
  838. /*
  839. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  840. */
  841. if ((pin >= 16) && (pin <= 23)) {
  842. if (pirq_entries[pin-16] != -1) {
  843. if (!pirq_entries[pin-16]) {
  844. apic_printk(APIC_VERBOSE, KERN_DEBUG
  845. "disabling PIRQ%d\n", pin-16);
  846. } else {
  847. irq = pirq_entries[pin-16];
  848. apic_printk(APIC_VERBOSE, KERN_DEBUG
  849. "using PIRQ%d -> IRQ %d\n",
  850. pin-16, irq);
  851. }
  852. }
  853. }
  854. #endif
  855. return irq;
  856. }
  857. /*
  858. * Find a specific PCI IRQ entry.
  859. * Not an __init, possibly needed by modules
  860. */
  861. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
  862. struct io_apic_irq_attr *irq_attr)
  863. {
  864. int ioapic_idx, i, best_guess = -1;
  865. apic_printk(APIC_DEBUG,
  866. "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  867. bus, slot, pin);
  868. if (test_bit(bus, mp_bus_not_pci)) {
  869. apic_printk(APIC_VERBOSE,
  870. "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  871. return -1;
  872. }
  873. for (i = 0; i < mp_irq_entries; i++) {
  874. int lbus = mp_irqs[i].srcbus;
  875. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  876. if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
  877. mp_irqs[i].dstapic == MP_APIC_ALL)
  878. break;
  879. if (!test_bit(lbus, mp_bus_not_pci) &&
  880. !mp_irqs[i].irqtype &&
  881. (bus == lbus) &&
  882. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  883. int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
  884. if (!(ioapic_idx || IO_APIC_IRQ(irq)))
  885. continue;
  886. if (pin == (mp_irqs[i].srcbusirq & 3)) {
  887. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  888. mp_irqs[i].dstirq,
  889. irq_trigger(i),
  890. irq_polarity(i));
  891. return irq;
  892. }
  893. /*
  894. * Use the first all-but-pin matching entry as a
  895. * best-guess fuzzy result for broken mptables.
  896. */
  897. if (best_guess < 0) {
  898. set_io_apic_irq_attr(irq_attr, ioapic_idx,
  899. mp_irqs[i].dstirq,
  900. irq_trigger(i),
  901. irq_polarity(i));
  902. best_guess = irq;
  903. }
  904. }
  905. }
  906. return best_guess;
  907. }
  908. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  909. void lock_vector_lock(void)
  910. {
  911. /* Used to the online set of cpus does not change
  912. * during assign_irq_vector.
  913. */
  914. raw_spin_lock(&vector_lock);
  915. }
  916. void unlock_vector_lock(void)
  917. {
  918. raw_spin_unlock(&vector_lock);
  919. }
  920. static int
  921. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  922. {
  923. /*
  924. * NOTE! The local APIC isn't very good at handling
  925. * multiple interrupts at the same interrupt level.
  926. * As the interrupt level is determined by taking the
  927. * vector number and shifting that right by 4, we
  928. * want to spread these out a bit so that they don't
  929. * all fall in the same interrupt level.
  930. *
  931. * Also, we've got to be careful not to trash gate
  932. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  933. */
  934. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  935. static int current_offset = VECTOR_OFFSET_START % 16;
  936. int cpu, err;
  937. cpumask_var_t tmp_mask;
  938. if (cfg->move_in_progress)
  939. return -EBUSY;
  940. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  941. return -ENOMEM;
  942. /* Only try and allocate irqs on cpus that are present */
  943. err = -ENOSPC;
  944. cpumask_clear(cfg->old_domain);
  945. cpu = cpumask_first_and(mask, cpu_online_mask);
  946. while (cpu < nr_cpu_ids) {
  947. int new_cpu, vector, offset;
  948. apic->vector_allocation_domain(cpu, tmp_mask, mask);
  949. if (cpumask_subset(tmp_mask, cfg->domain)) {
  950. err = 0;
  951. if (cpumask_equal(tmp_mask, cfg->domain))
  952. break;
  953. /*
  954. * New cpumask using the vector is a proper subset of
  955. * the current in use mask. So cleanup the vector
  956. * allocation for the members that are not used anymore.
  957. */
  958. cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
  959. cfg->move_in_progress =
  960. cpumask_intersects(cfg->old_domain, cpu_online_mask);
  961. cpumask_and(cfg->domain, cfg->domain, tmp_mask);
  962. break;
  963. }
  964. vector = current_vector;
  965. offset = current_offset;
  966. next:
  967. vector += 16;
  968. if (vector >= first_system_vector) {
  969. offset = (offset + 1) % 16;
  970. vector = FIRST_EXTERNAL_VECTOR + offset;
  971. }
  972. if (unlikely(current_vector == vector)) {
  973. cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
  974. cpumask_andnot(tmp_mask, mask, cfg->old_domain);
  975. cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
  976. continue;
  977. }
  978. if (test_bit(vector, used_vectors))
  979. goto next;
  980. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  981. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  982. goto next;
  983. /* Found one! */
  984. current_vector = vector;
  985. current_offset = offset;
  986. if (cfg->vector) {
  987. cpumask_copy(cfg->old_domain, cfg->domain);
  988. cfg->move_in_progress =
  989. cpumask_intersects(cfg->old_domain, cpu_online_mask);
  990. }
  991. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  992. per_cpu(vector_irq, new_cpu)[vector] = irq;
  993. cfg->vector = vector;
  994. cpumask_copy(cfg->domain, tmp_mask);
  995. err = 0;
  996. break;
  997. }
  998. free_cpumask_var(tmp_mask);
  999. return err;
  1000. }
  1001. int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1002. {
  1003. int err;
  1004. unsigned long flags;
  1005. raw_spin_lock_irqsave(&vector_lock, flags);
  1006. err = __assign_irq_vector(irq, cfg, mask);
  1007. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1008. return err;
  1009. }
  1010. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1011. {
  1012. int cpu, vector;
  1013. BUG_ON(!cfg->vector);
  1014. vector = cfg->vector;
  1015. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1016. per_cpu(vector_irq, cpu)[vector] = -1;
  1017. cfg->vector = 0;
  1018. cpumask_clear(cfg->domain);
  1019. if (likely(!cfg->move_in_progress))
  1020. return;
  1021. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1022. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1023. vector++) {
  1024. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1025. continue;
  1026. per_cpu(vector_irq, cpu)[vector] = -1;
  1027. break;
  1028. }
  1029. }
  1030. cfg->move_in_progress = 0;
  1031. }
  1032. void __setup_vector_irq(int cpu)
  1033. {
  1034. /* Initialize vector_irq on a new cpu */
  1035. int irq, vector;
  1036. struct irq_cfg *cfg;
  1037. /*
  1038. * vector_lock will make sure that we don't run into irq vector
  1039. * assignments that might be happening on another cpu in parallel,
  1040. * while we setup our initial vector to irq mappings.
  1041. */
  1042. raw_spin_lock(&vector_lock);
  1043. /* Mark the inuse vectors */
  1044. for_each_active_irq(irq) {
  1045. cfg = irq_get_chip_data(irq);
  1046. if (!cfg)
  1047. continue;
  1048. if (!cpumask_test_cpu(cpu, cfg->domain))
  1049. continue;
  1050. vector = cfg->vector;
  1051. per_cpu(vector_irq, cpu)[vector] = irq;
  1052. }
  1053. /* Mark the free vectors */
  1054. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1055. irq = per_cpu(vector_irq, cpu)[vector];
  1056. if (irq < 0)
  1057. continue;
  1058. cfg = irq_cfg(irq);
  1059. if (!cpumask_test_cpu(cpu, cfg->domain))
  1060. per_cpu(vector_irq, cpu)[vector] = -1;
  1061. }
  1062. raw_spin_unlock(&vector_lock);
  1063. }
  1064. static struct irq_chip ioapic_chip;
  1065. #ifdef CONFIG_X86_32
  1066. static inline int IO_APIC_irq_trigger(int irq)
  1067. {
  1068. int apic, idx, pin;
  1069. for (apic = 0; apic < nr_ioapics; apic++) {
  1070. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1071. idx = find_irq_entry(apic, pin, mp_INT);
  1072. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1073. return irq_trigger(idx);
  1074. }
  1075. }
  1076. /*
  1077. * nonexistent IRQs are edge default
  1078. */
  1079. return 0;
  1080. }
  1081. #else
  1082. static inline int IO_APIC_irq_trigger(int irq)
  1083. {
  1084. return 1;
  1085. }
  1086. #endif
  1087. static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
  1088. unsigned long trigger)
  1089. {
  1090. struct irq_chip *chip = &ioapic_chip;
  1091. irq_flow_handler_t hdl;
  1092. bool fasteoi;
  1093. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1094. trigger == IOAPIC_LEVEL) {
  1095. irq_set_status_flags(irq, IRQ_LEVEL);
  1096. fasteoi = true;
  1097. } else {
  1098. irq_clear_status_flags(irq, IRQ_LEVEL);
  1099. fasteoi = false;
  1100. }
  1101. if (setup_remapped_irq(irq, cfg, chip))
  1102. fasteoi = trigger != 0;
  1103. hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
  1104. irq_set_chip_and_handler_name(irq, chip, hdl,
  1105. fasteoi ? "fasteoi" : "edge");
  1106. }
  1107. int native_setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
  1108. unsigned int destination, int vector,
  1109. struct io_apic_irq_attr *attr)
  1110. {
  1111. memset(entry, 0, sizeof(*entry));
  1112. entry->delivery_mode = apic->irq_delivery_mode;
  1113. entry->dest_mode = apic->irq_dest_mode;
  1114. entry->dest = destination;
  1115. entry->vector = vector;
  1116. entry->mask = 0; /* enable IRQ */
  1117. entry->trigger = attr->trigger;
  1118. entry->polarity = attr->polarity;
  1119. /*
  1120. * Mask level triggered irqs.
  1121. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1122. */
  1123. if (attr->trigger)
  1124. entry->mask = 1;
  1125. return 0;
  1126. }
  1127. static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
  1128. struct io_apic_irq_attr *attr)
  1129. {
  1130. struct IO_APIC_route_entry entry;
  1131. unsigned int dest;
  1132. if (!IO_APIC_IRQ(irq))
  1133. return;
  1134. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1135. return;
  1136. if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
  1137. &dest)) {
  1138. pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
  1139. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1140. __clear_irq_vector(irq, cfg);
  1141. return;
  1142. }
  1143. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1144. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1145. "IRQ %d Mode:%i Active:%i Dest:%d)\n",
  1146. attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
  1147. cfg->vector, irq, attr->trigger, attr->polarity, dest);
  1148. if (x86_io_apic_ops.setup_entry(irq, &entry, dest, cfg->vector, attr)) {
  1149. pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1150. mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
  1151. __clear_irq_vector(irq, cfg);
  1152. return;
  1153. }
  1154. ioapic_register_intr(irq, cfg, attr->trigger);
  1155. if (irq < legacy_pic->nr_legacy_irqs)
  1156. legacy_pic->mask(irq);
  1157. ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
  1158. }
  1159. static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
  1160. {
  1161. if (idx != -1)
  1162. return false;
  1163. apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
  1164. mpc_ioapic_id(ioapic_idx), pin);
  1165. return true;
  1166. }
  1167. static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
  1168. {
  1169. int idx, node = cpu_to_node(0);
  1170. struct io_apic_irq_attr attr;
  1171. unsigned int pin, irq;
  1172. for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
  1173. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1174. if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
  1175. continue;
  1176. irq = pin_2_irq(idx, ioapic_idx, pin);
  1177. if ((ioapic_idx > 0) && (irq > 16))
  1178. continue;
  1179. /*
  1180. * Skip the timer IRQ if there's a quirk handler
  1181. * installed and if it returns 1:
  1182. */
  1183. if (apic->multi_timer_check &&
  1184. apic->multi_timer_check(ioapic_idx, irq))
  1185. continue;
  1186. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1187. irq_polarity(idx));
  1188. io_apic_setup_irq_pin(irq, node, &attr);
  1189. }
  1190. }
  1191. static void __init setup_IO_APIC_irqs(void)
  1192. {
  1193. unsigned int ioapic_idx;
  1194. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1195. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1196. __io_apic_setup_irqs(ioapic_idx);
  1197. }
  1198. /*
  1199. * for the gsit that is not in first ioapic
  1200. * but could not use acpi_register_gsi()
  1201. * like some special sci in IBM x3330
  1202. */
  1203. void setup_IO_APIC_irq_extra(u32 gsi)
  1204. {
  1205. int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
  1206. struct io_apic_irq_attr attr;
  1207. /*
  1208. * Convert 'gsi' to 'ioapic.pin'.
  1209. */
  1210. ioapic_idx = mp_find_ioapic(gsi);
  1211. if (ioapic_idx < 0)
  1212. return;
  1213. pin = mp_find_ioapic_pin(ioapic_idx, gsi);
  1214. idx = find_irq_entry(ioapic_idx, pin, mp_INT);
  1215. if (idx == -1)
  1216. return;
  1217. irq = pin_2_irq(idx, ioapic_idx, pin);
  1218. /* Only handle the non legacy irqs on secondary ioapics */
  1219. if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
  1220. return;
  1221. set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
  1222. irq_polarity(idx));
  1223. io_apic_setup_irq_pin_once(irq, node, &attr);
  1224. }
  1225. /*
  1226. * Set up the timer pin, possibly with the 8259A-master behind.
  1227. */
  1228. static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
  1229. unsigned int pin, int vector)
  1230. {
  1231. struct IO_APIC_route_entry entry;
  1232. unsigned int dest;
  1233. memset(&entry, 0, sizeof(entry));
  1234. /*
  1235. * We use logical delivery to get the timer IRQ
  1236. * to the first CPU.
  1237. */
  1238. if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
  1239. apic->target_cpus(), &dest)))
  1240. dest = BAD_APICID;
  1241. entry.dest_mode = apic->irq_dest_mode;
  1242. entry.mask = 0; /* don't mask IRQ for edge */
  1243. entry.dest = dest;
  1244. entry.delivery_mode = apic->irq_delivery_mode;
  1245. entry.polarity = 0;
  1246. entry.trigger = 0;
  1247. entry.vector = vector;
  1248. /*
  1249. * The timer IRQ doesn't have to know that behind the
  1250. * scene we may have a 8259A-master in AEOI mode ...
  1251. */
  1252. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  1253. "edge");
  1254. /*
  1255. * Add it to the IO-APIC irq-routing table:
  1256. */
  1257. ioapic_write_entry(ioapic_idx, pin, entry);
  1258. }
  1259. void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries)
  1260. {
  1261. int i;
  1262. pr_debug(" NR Dst Mask Trig IRR Pol Stat Dmod Deli Vect:\n");
  1263. for (i = 0; i <= nr_entries; i++) {
  1264. struct IO_APIC_route_entry entry;
  1265. entry = ioapic_read_entry(apic, i);
  1266. pr_debug(" %02x %02X ", i, entry.dest);
  1267. pr_cont("%1d %1d %1d %1d %1d "
  1268. "%1d %1d %02X\n",
  1269. entry.mask,
  1270. entry.trigger,
  1271. entry.irr,
  1272. entry.polarity,
  1273. entry.delivery_status,
  1274. entry.dest_mode,
  1275. entry.delivery_mode,
  1276. entry.vector);
  1277. }
  1278. }
  1279. void intel_ir_io_apic_print_entries(unsigned int apic,
  1280. unsigned int nr_entries)
  1281. {
  1282. int i;
  1283. pr_debug(" NR Indx Fmt Mask Trig IRR Pol Stat Indx2 Zero Vect:\n");
  1284. for (i = 0; i <= nr_entries; i++) {
  1285. struct IR_IO_APIC_route_entry *ir_entry;
  1286. struct IO_APIC_route_entry entry;
  1287. entry = ioapic_read_entry(apic, i);
  1288. ir_entry = (struct IR_IO_APIC_route_entry *)&entry;
  1289. pr_debug(" %02x %04X ", i, ir_entry->index);
  1290. pr_cont("%1d %1d %1d %1d %1d "
  1291. "%1d %1d %X %02X\n",
  1292. ir_entry->format,
  1293. ir_entry->mask,
  1294. ir_entry->trigger,
  1295. ir_entry->irr,
  1296. ir_entry->polarity,
  1297. ir_entry->delivery_status,
  1298. ir_entry->index2,
  1299. ir_entry->zero,
  1300. ir_entry->vector);
  1301. }
  1302. }
  1303. __apicdebuginit(void) print_IO_APIC(int ioapic_idx)
  1304. {
  1305. union IO_APIC_reg_00 reg_00;
  1306. union IO_APIC_reg_01 reg_01;
  1307. union IO_APIC_reg_02 reg_02;
  1308. union IO_APIC_reg_03 reg_03;
  1309. unsigned long flags;
  1310. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1311. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1312. reg_01.raw = io_apic_read(ioapic_idx, 1);
  1313. if (reg_01.bits.version >= 0x10)
  1314. reg_02.raw = io_apic_read(ioapic_idx, 2);
  1315. if (reg_01.bits.version >= 0x20)
  1316. reg_03.raw = io_apic_read(ioapic_idx, 3);
  1317. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1318. printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
  1319. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1320. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1321. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1322. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1323. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1324. printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
  1325. reg_01.bits.entries);
  1326. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1327. printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
  1328. reg_01.bits.version);
  1329. /*
  1330. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1331. * but the value of reg_02 is read as the previous read register
  1332. * value, so ignore it if reg_02 == reg_01.
  1333. */
  1334. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1335. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1336. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1337. }
  1338. /*
  1339. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1340. * or reg_03, but the value of reg_0[23] is read as the previous read
  1341. * register value, so ignore it if reg_03 == reg_0[12].
  1342. */
  1343. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1344. reg_03.raw != reg_01.raw) {
  1345. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1346. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1347. }
  1348. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1349. x86_io_apic_ops.print_entries(ioapic_idx, reg_01.bits.entries);
  1350. }
  1351. __apicdebuginit(void) print_IO_APICs(void)
  1352. {
  1353. int ioapic_idx;
  1354. struct irq_cfg *cfg;
  1355. unsigned int irq;
  1356. struct irq_chip *chip;
  1357. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1358. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1359. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1360. mpc_ioapic_id(ioapic_idx),
  1361. ioapics[ioapic_idx].nr_registers);
  1362. /*
  1363. * We are a bit conservative about what we expect. We have to
  1364. * know about every hardware change ASAP.
  1365. */
  1366. printk(KERN_INFO "testing the IO APIC.......................\n");
  1367. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
  1368. print_IO_APIC(ioapic_idx);
  1369. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1370. for_each_active_irq(irq) {
  1371. struct irq_pin_list *entry;
  1372. chip = irq_get_chip(irq);
  1373. if (chip != &ioapic_chip)
  1374. continue;
  1375. cfg = irq_get_chip_data(irq);
  1376. if (!cfg)
  1377. continue;
  1378. entry = cfg->irq_2_pin;
  1379. if (!entry)
  1380. continue;
  1381. printk(KERN_DEBUG "IRQ%d ", irq);
  1382. for_each_irq_pin(entry, cfg->irq_2_pin)
  1383. pr_cont("-> %d:%d", entry->apic, entry->pin);
  1384. pr_cont("\n");
  1385. }
  1386. printk(KERN_INFO ".................................... done.\n");
  1387. }
  1388. __apicdebuginit(void) print_APIC_field(int base)
  1389. {
  1390. int i;
  1391. printk(KERN_DEBUG);
  1392. for (i = 0; i < 8; i++)
  1393. pr_cont("%08x", apic_read(base + i*0x10));
  1394. pr_cont("\n");
  1395. }
  1396. __apicdebuginit(void) print_local_APIC(void *dummy)
  1397. {
  1398. unsigned int i, v, ver, maxlvt;
  1399. u64 icr;
  1400. printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1401. smp_processor_id(), hard_smp_processor_id());
  1402. v = apic_read(APIC_ID);
  1403. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1404. v = apic_read(APIC_LVR);
  1405. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1406. ver = GET_APIC_VERSION(v);
  1407. maxlvt = lapic_get_maxlvt();
  1408. v = apic_read(APIC_TASKPRI);
  1409. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1410. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1411. if (!APIC_XAPIC(ver)) {
  1412. v = apic_read(APIC_ARBPRI);
  1413. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1414. v & APIC_ARBPRI_MASK);
  1415. }
  1416. v = apic_read(APIC_PROCPRI);
  1417. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1418. }
  1419. /*
  1420. * Remote read supported only in the 82489DX and local APIC for
  1421. * Pentium processors.
  1422. */
  1423. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1424. v = apic_read(APIC_RRR);
  1425. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1426. }
  1427. v = apic_read(APIC_LDR);
  1428. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1429. if (!x2apic_enabled()) {
  1430. v = apic_read(APIC_DFR);
  1431. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1432. }
  1433. v = apic_read(APIC_SPIV);
  1434. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1435. printk(KERN_DEBUG "... APIC ISR field:\n");
  1436. print_APIC_field(APIC_ISR);
  1437. printk(KERN_DEBUG "... APIC TMR field:\n");
  1438. print_APIC_field(APIC_TMR);
  1439. printk(KERN_DEBUG "... APIC IRR field:\n");
  1440. print_APIC_field(APIC_IRR);
  1441. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1442. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1443. apic_write(APIC_ESR, 0);
  1444. v = apic_read(APIC_ESR);
  1445. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1446. }
  1447. icr = apic_icr_read();
  1448. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1449. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1450. v = apic_read(APIC_LVTT);
  1451. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1452. if (maxlvt > 3) { /* PC is LVT#4. */
  1453. v = apic_read(APIC_LVTPC);
  1454. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1455. }
  1456. v = apic_read(APIC_LVT0);
  1457. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1458. v = apic_read(APIC_LVT1);
  1459. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1460. if (maxlvt > 2) { /* ERR is LVT#3. */
  1461. v = apic_read(APIC_LVTERR);
  1462. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1463. }
  1464. v = apic_read(APIC_TMICT);
  1465. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1466. v = apic_read(APIC_TMCCT);
  1467. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1468. v = apic_read(APIC_TDCR);
  1469. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1470. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  1471. v = apic_read(APIC_EFEAT);
  1472. maxlvt = (v >> 16) & 0xff;
  1473. printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
  1474. v = apic_read(APIC_ECTRL);
  1475. printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
  1476. for (i = 0; i < maxlvt; i++) {
  1477. v = apic_read(APIC_EILVTn(i));
  1478. printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
  1479. }
  1480. }
  1481. pr_cont("\n");
  1482. }
  1483. __apicdebuginit(void) print_local_APICs(int maxcpu)
  1484. {
  1485. int cpu;
  1486. if (!maxcpu)
  1487. return;
  1488. preempt_disable();
  1489. for_each_online_cpu(cpu) {
  1490. if (cpu >= maxcpu)
  1491. break;
  1492. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1493. }
  1494. preempt_enable();
  1495. }
  1496. __apicdebuginit(void) print_PIC(void)
  1497. {
  1498. unsigned int v;
  1499. unsigned long flags;
  1500. if (!legacy_pic->nr_legacy_irqs)
  1501. return;
  1502. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1503. raw_spin_lock_irqsave(&i8259A_lock, flags);
  1504. v = inb(0xa1) << 8 | inb(0x21);
  1505. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1506. v = inb(0xa0) << 8 | inb(0x20);
  1507. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1508. outb(0x0b,0xa0);
  1509. outb(0x0b,0x20);
  1510. v = inb(0xa0) << 8 | inb(0x20);
  1511. outb(0x0a,0xa0);
  1512. outb(0x0a,0x20);
  1513. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  1514. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1515. v = inb(0x4d1) << 8 | inb(0x4d0);
  1516. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1517. }
  1518. static int __initdata show_lapic = 1;
  1519. static __init int setup_show_lapic(char *arg)
  1520. {
  1521. int num = -1;
  1522. if (strcmp(arg, "all") == 0) {
  1523. show_lapic = CONFIG_NR_CPUS;
  1524. } else {
  1525. get_option(&arg, &num);
  1526. if (num >= 0)
  1527. show_lapic = num;
  1528. }
  1529. return 1;
  1530. }
  1531. __setup("show_lapic=", setup_show_lapic);
  1532. __apicdebuginit(int) print_ICs(void)
  1533. {
  1534. if (apic_verbosity == APIC_QUIET)
  1535. return 0;
  1536. print_PIC();
  1537. /* don't print out if apic is not there */
  1538. if (!cpu_has_apic && !apic_from_smp_config())
  1539. return 0;
  1540. print_local_APICs(show_lapic);
  1541. print_IO_APICs();
  1542. return 0;
  1543. }
  1544. late_initcall(print_ICs);
  1545. /* Where if anywhere is the i8259 connect in external int mode */
  1546. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1547. void __init enable_IO_APIC(void)
  1548. {
  1549. int i8259_apic, i8259_pin;
  1550. int apic;
  1551. if (!legacy_pic->nr_legacy_irqs)
  1552. return;
  1553. for(apic = 0; apic < nr_ioapics; apic++) {
  1554. int pin;
  1555. /* See if any of the pins is in ExtINT mode */
  1556. for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
  1557. struct IO_APIC_route_entry entry;
  1558. entry = ioapic_read_entry(apic, pin);
  1559. /* If the interrupt line is enabled and in ExtInt mode
  1560. * I have found the pin where the i8259 is connected.
  1561. */
  1562. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1563. ioapic_i8259.apic = apic;
  1564. ioapic_i8259.pin = pin;
  1565. goto found_i8259;
  1566. }
  1567. }
  1568. }
  1569. found_i8259:
  1570. /* Look to see what if the MP table has reported the ExtINT */
  1571. /* If we could not find the appropriate pin by looking at the ioapic
  1572. * the i8259 probably is not connected the ioapic but give the
  1573. * mptable a chance anyway.
  1574. */
  1575. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1576. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1577. /* Trust the MP table if nothing is setup in the hardware */
  1578. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1579. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1580. ioapic_i8259.pin = i8259_pin;
  1581. ioapic_i8259.apic = i8259_apic;
  1582. }
  1583. /* Complain if the MP table and the hardware disagree */
  1584. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1585. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1586. {
  1587. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1588. }
  1589. /*
  1590. * Do not trust the IO-APIC being empty at bootup
  1591. */
  1592. clear_IO_APIC();
  1593. }
  1594. void native_disable_io_apic(void)
  1595. {
  1596. /*
  1597. * If the i8259 is routed through an IOAPIC
  1598. * Put that IOAPIC in virtual wire mode
  1599. * so legacy interrupts can be delivered.
  1600. */
  1601. if (ioapic_i8259.pin != -1) {
  1602. struct IO_APIC_route_entry entry;
  1603. memset(&entry, 0, sizeof(entry));
  1604. entry.mask = 0; /* Enabled */
  1605. entry.trigger = 0; /* Edge */
  1606. entry.irr = 0;
  1607. entry.polarity = 0; /* High */
  1608. entry.delivery_status = 0;
  1609. entry.dest_mode = 0; /* Physical */
  1610. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1611. entry.vector = 0;
  1612. entry.dest = read_apic_id();
  1613. /*
  1614. * Add it to the IO-APIC irq-routing table:
  1615. */
  1616. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1617. }
  1618. if (cpu_has_apic || apic_from_smp_config())
  1619. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1620. }
  1621. /*
  1622. * Not an __init, needed by the reboot code
  1623. */
  1624. void disable_IO_APIC(void)
  1625. {
  1626. /*
  1627. * Clear the IO-APIC before rebooting:
  1628. */
  1629. clear_IO_APIC();
  1630. if (!legacy_pic->nr_legacy_irqs)
  1631. return;
  1632. x86_io_apic_ops.disable();
  1633. }
  1634. #ifdef CONFIG_X86_32
  1635. /*
  1636. * function to set the IO-APIC physical IDs based on the
  1637. * values stored in the MPC table.
  1638. *
  1639. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1640. */
  1641. void __init setup_ioapic_ids_from_mpc_nocheck(void)
  1642. {
  1643. union IO_APIC_reg_00 reg_00;
  1644. physid_mask_t phys_id_present_map;
  1645. int ioapic_idx;
  1646. int i;
  1647. unsigned char old_id;
  1648. unsigned long flags;
  1649. /*
  1650. * This is broken; anything with a real cpu count has to
  1651. * circumvent this idiocy regardless.
  1652. */
  1653. apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
  1654. /*
  1655. * Set the IOAPIC ID to the value stored in the MPC table.
  1656. */
  1657. for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
  1658. /* Read the register 0 value */
  1659. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1660. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1661. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1662. old_id = mpc_ioapic_id(ioapic_idx);
  1663. if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
  1664. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1665. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1666. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1667. reg_00.bits.ID);
  1668. ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
  1669. }
  1670. /*
  1671. * Sanity check, is the ID really free? Every APIC in a
  1672. * system must have a unique ID or we get lots of nice
  1673. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1674. */
  1675. if (apic->check_apicid_used(&phys_id_present_map,
  1676. mpc_ioapic_id(ioapic_idx))) {
  1677. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1678. ioapic_idx, mpc_ioapic_id(ioapic_idx));
  1679. for (i = 0; i < get_physical_broadcast(); i++)
  1680. if (!physid_isset(i, phys_id_present_map))
  1681. break;
  1682. if (i >= get_physical_broadcast())
  1683. panic("Max APIC ID exceeded!\n");
  1684. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1685. i);
  1686. physid_set(i, phys_id_present_map);
  1687. ioapics[ioapic_idx].mp_config.apicid = i;
  1688. } else {
  1689. physid_mask_t tmp;
  1690. apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
  1691. &tmp);
  1692. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1693. "phys_id_present_map\n",
  1694. mpc_ioapic_id(ioapic_idx));
  1695. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1696. }
  1697. /*
  1698. * We need to adjust the IRQ routing table
  1699. * if the ID changed.
  1700. */
  1701. if (old_id != mpc_ioapic_id(ioapic_idx))
  1702. for (i = 0; i < mp_irq_entries; i++)
  1703. if (mp_irqs[i].dstapic == old_id)
  1704. mp_irqs[i].dstapic
  1705. = mpc_ioapic_id(ioapic_idx);
  1706. /*
  1707. * Update the ID register according to the right value
  1708. * from the MPC table if they are different.
  1709. */
  1710. if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
  1711. continue;
  1712. apic_printk(APIC_VERBOSE, KERN_INFO
  1713. "...changing IO-APIC physical APIC ID to %d ...",
  1714. mpc_ioapic_id(ioapic_idx));
  1715. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  1716. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1717. io_apic_write(ioapic_idx, 0, reg_00.raw);
  1718. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1719. /*
  1720. * Sanity check
  1721. */
  1722. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1723. reg_00.raw = io_apic_read(ioapic_idx, 0);
  1724. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1725. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
  1726. pr_cont("could not set ID!\n");
  1727. else
  1728. apic_printk(APIC_VERBOSE, " ok.\n");
  1729. }
  1730. }
  1731. void __init setup_ioapic_ids_from_mpc(void)
  1732. {
  1733. if (acpi_ioapic)
  1734. return;
  1735. /*
  1736. * Don't check I/O APIC IDs for xAPIC systems. They have
  1737. * no meaning without the serial APIC bus.
  1738. */
  1739. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1740. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1741. return;
  1742. setup_ioapic_ids_from_mpc_nocheck();
  1743. }
  1744. #endif
  1745. int no_timer_check __initdata;
  1746. static int __init notimercheck(char *s)
  1747. {
  1748. no_timer_check = 1;
  1749. return 1;
  1750. }
  1751. __setup("no_timer_check", notimercheck);
  1752. /*
  1753. * There is a nasty bug in some older SMP boards, their mptable lies
  1754. * about the timer IRQ. We do the following to work around the situation:
  1755. *
  1756. * - timer IRQ defaults to IO-APIC IRQ
  1757. * - if this function detects that timer IRQs are defunct, then we fall
  1758. * back to ISA timer IRQs
  1759. */
  1760. static int __init timer_irq_works(void)
  1761. {
  1762. unsigned long t1 = jiffies;
  1763. unsigned long flags;
  1764. if (no_timer_check)
  1765. return 1;
  1766. local_save_flags(flags);
  1767. local_irq_enable();
  1768. /* Let ten ticks pass... */
  1769. mdelay((10 * 1000) / HZ);
  1770. local_irq_restore(flags);
  1771. /*
  1772. * Expect a few ticks at least, to be sure some possible
  1773. * glue logic does not lock up after one or two first
  1774. * ticks in a non-ExtINT mode. Also the local APIC
  1775. * might have cached one ExtINT interrupt. Finally, at
  1776. * least one tick may be lost due to delays.
  1777. */
  1778. /* jiffies wrap? */
  1779. if (time_after(jiffies, t1 + 4))
  1780. return 1;
  1781. return 0;
  1782. }
  1783. /*
  1784. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1785. * number of pending IRQ events unhandled. These cases are very rare,
  1786. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1787. * better to do it this way as thus we do not have to be aware of
  1788. * 'pending' interrupts in the IRQ path, except at this point.
  1789. */
  1790. /*
  1791. * Edge triggered needs to resend any interrupt
  1792. * that was delayed but this is now handled in the device
  1793. * independent code.
  1794. */
  1795. /*
  1796. * Starting up a edge-triggered IO-APIC interrupt is
  1797. * nasty - we need to make sure that we get the edge.
  1798. * If it is already asserted for some reason, we need
  1799. * return 1 to indicate that is was pending.
  1800. *
  1801. * This is not complete - we should be able to fake
  1802. * an edge even if it isn't on the 8259A...
  1803. */
  1804. static unsigned int startup_ioapic_irq(struct irq_data *data)
  1805. {
  1806. int was_pending = 0, irq = data->irq;
  1807. unsigned long flags;
  1808. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1809. if (irq < legacy_pic->nr_legacy_irqs) {
  1810. legacy_pic->mask(irq);
  1811. if (legacy_pic->irq_pending(irq))
  1812. was_pending = 1;
  1813. }
  1814. __unmask_ioapic(data->chip_data);
  1815. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1816. return was_pending;
  1817. }
  1818. static int ioapic_retrigger_irq(struct irq_data *data)
  1819. {
  1820. struct irq_cfg *cfg = data->chip_data;
  1821. unsigned long flags;
  1822. int cpu;
  1823. raw_spin_lock_irqsave(&vector_lock, flags);
  1824. cpu = cpumask_first_and(cfg->domain, cpu_online_mask);
  1825. apic->send_IPI_mask(cpumask_of(cpu), cfg->vector);
  1826. raw_spin_unlock_irqrestore(&vector_lock, flags);
  1827. return 1;
  1828. }
  1829. /*
  1830. * Level and edge triggered IO-APIC interrupts need different handling,
  1831. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1832. * handled with the level-triggered descriptor, but that one has slightly
  1833. * more overhead. Level-triggered interrupts cannot be handled with the
  1834. * edge-triggered handler, without risking IRQ storms and other ugly
  1835. * races.
  1836. */
  1837. #ifdef CONFIG_SMP
  1838. void send_cleanup_vector(struct irq_cfg *cfg)
  1839. {
  1840. cpumask_var_t cleanup_mask;
  1841. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  1842. unsigned int i;
  1843. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  1844. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  1845. } else {
  1846. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  1847. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1848. free_cpumask_var(cleanup_mask);
  1849. }
  1850. cfg->move_in_progress = 0;
  1851. }
  1852. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1853. {
  1854. unsigned vector, me;
  1855. ack_APIC_irq();
  1856. irq_enter();
  1857. exit_idle();
  1858. me = smp_processor_id();
  1859. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1860. unsigned int irq;
  1861. unsigned int irr;
  1862. struct irq_desc *desc;
  1863. struct irq_cfg *cfg;
  1864. irq = __this_cpu_read(vector_irq[vector]);
  1865. if (irq == -1)
  1866. continue;
  1867. desc = irq_to_desc(irq);
  1868. if (!desc)
  1869. continue;
  1870. cfg = irq_cfg(irq);
  1871. if (!cfg)
  1872. continue;
  1873. raw_spin_lock(&desc->lock);
  1874. /*
  1875. * Check if the irq migration is in progress. If so, we
  1876. * haven't received the cleanup request yet for this irq.
  1877. */
  1878. if (cfg->move_in_progress)
  1879. goto unlock;
  1880. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1881. goto unlock;
  1882. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  1883. /*
  1884. * Check if the vector that needs to be cleanedup is
  1885. * registered at the cpu's IRR. If so, then this is not
  1886. * the best time to clean it up. Lets clean it up in the
  1887. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  1888. * to myself.
  1889. */
  1890. if (irr & (1 << (vector % 32))) {
  1891. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  1892. goto unlock;
  1893. }
  1894. __this_cpu_write(vector_irq[vector], -1);
  1895. unlock:
  1896. raw_spin_unlock(&desc->lock);
  1897. }
  1898. irq_exit();
  1899. }
  1900. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  1901. {
  1902. unsigned me;
  1903. if (likely(!cfg->move_in_progress))
  1904. return;
  1905. me = smp_processor_id();
  1906. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  1907. send_cleanup_vector(cfg);
  1908. }
  1909. static void irq_complete_move(struct irq_cfg *cfg)
  1910. {
  1911. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  1912. }
  1913. void irq_force_complete_move(int irq)
  1914. {
  1915. struct irq_cfg *cfg = irq_get_chip_data(irq);
  1916. if (!cfg)
  1917. return;
  1918. __irq_complete_move(cfg, cfg->vector);
  1919. }
  1920. #else
  1921. static inline void irq_complete_move(struct irq_cfg *cfg) { }
  1922. #endif
  1923. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  1924. {
  1925. int apic, pin;
  1926. struct irq_pin_list *entry;
  1927. u8 vector = cfg->vector;
  1928. for_each_irq_pin(entry, cfg->irq_2_pin) {
  1929. unsigned int reg;
  1930. apic = entry->apic;
  1931. pin = entry->pin;
  1932. io_apic_write(apic, 0x11 + pin*2, dest);
  1933. reg = io_apic_read(apic, 0x10 + pin*2);
  1934. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  1935. reg |= vector;
  1936. io_apic_modify(apic, 0x10 + pin*2, reg);
  1937. }
  1938. }
  1939. /*
  1940. * Either sets data->affinity to a valid value, and returns
  1941. * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
  1942. * leaves data->affinity untouched.
  1943. */
  1944. int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
  1945. unsigned int *dest_id)
  1946. {
  1947. struct irq_cfg *cfg = data->chip_data;
  1948. unsigned int irq = data->irq;
  1949. int err;
  1950. if (!config_enabled(CONFIG_SMP))
  1951. return -1;
  1952. if (!cpumask_intersects(mask, cpu_online_mask))
  1953. return -EINVAL;
  1954. err = assign_irq_vector(irq, cfg, mask);
  1955. if (err)
  1956. return err;
  1957. err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
  1958. if (err) {
  1959. if (assign_irq_vector(irq, cfg, data->affinity))
  1960. pr_err("Failed to recover vector for irq %d\n", irq);
  1961. return err;
  1962. }
  1963. cpumask_copy(data->affinity, mask);
  1964. return 0;
  1965. }
  1966. int native_ioapic_set_affinity(struct irq_data *data,
  1967. const struct cpumask *mask,
  1968. bool force)
  1969. {
  1970. unsigned int dest, irq = data->irq;
  1971. unsigned long flags;
  1972. int ret;
  1973. if (!config_enabled(CONFIG_SMP))
  1974. return -1;
  1975. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1976. ret = __ioapic_set_affinity(data, mask, &dest);
  1977. if (!ret) {
  1978. /* Only the high 8 bits are valid. */
  1979. dest = SET_APIC_LOGICAL_ID(dest);
  1980. __target_IO_APIC_irq(irq, dest, data->chip_data);
  1981. ret = IRQ_SET_MASK_OK_NOCOPY;
  1982. }
  1983. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  1984. return ret;
  1985. }
  1986. static void ack_apic_edge(struct irq_data *data)
  1987. {
  1988. irq_complete_move(data->chip_data);
  1989. irq_move_irq(data);
  1990. ack_APIC_irq();
  1991. }
  1992. atomic_t irq_mis_count;
  1993. #ifdef CONFIG_GENERIC_PENDING_IRQ
  1994. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  1995. {
  1996. struct irq_pin_list *entry;
  1997. unsigned long flags;
  1998. raw_spin_lock_irqsave(&ioapic_lock, flags);
  1999. for_each_irq_pin(entry, cfg->irq_2_pin) {
  2000. unsigned int reg;
  2001. int pin;
  2002. pin = entry->pin;
  2003. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  2004. /* Is the remote IRR bit set? */
  2005. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  2006. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2007. return true;
  2008. }
  2009. }
  2010. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2011. return false;
  2012. }
  2013. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2014. {
  2015. /* If we are moving the irq we need to mask it */
  2016. if (unlikely(irqd_is_setaffinity_pending(data))) {
  2017. mask_ioapic(cfg);
  2018. return true;
  2019. }
  2020. return false;
  2021. }
  2022. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2023. struct irq_cfg *cfg, bool masked)
  2024. {
  2025. if (unlikely(masked)) {
  2026. /* Only migrate the irq if the ack has been received.
  2027. *
  2028. * On rare occasions the broadcast level triggered ack gets
  2029. * delayed going to ioapics, and if we reprogram the
  2030. * vector while Remote IRR is still set the irq will never
  2031. * fire again.
  2032. *
  2033. * To prevent this scenario we read the Remote IRR bit
  2034. * of the ioapic. This has two effects.
  2035. * - On any sane system the read of the ioapic will
  2036. * flush writes (and acks) going to the ioapic from
  2037. * this cpu.
  2038. * - We get to see if the ACK has actually been delivered.
  2039. *
  2040. * Based on failed experiments of reprogramming the
  2041. * ioapic entry from outside of irq context starting
  2042. * with masking the ioapic entry and then polling until
  2043. * Remote IRR was clear before reprogramming the
  2044. * ioapic I don't trust the Remote IRR bit to be
  2045. * completey accurate.
  2046. *
  2047. * However there appears to be no other way to plug
  2048. * this race, so if the Remote IRR bit is not
  2049. * accurate and is causing problems then it is a hardware bug
  2050. * and you can go talk to the chipset vendor about it.
  2051. */
  2052. if (!io_apic_level_ack_pending(cfg))
  2053. irq_move_masked_irq(data);
  2054. unmask_ioapic(cfg);
  2055. }
  2056. }
  2057. #else
  2058. static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
  2059. {
  2060. return false;
  2061. }
  2062. static inline void ioapic_irqd_unmask(struct irq_data *data,
  2063. struct irq_cfg *cfg, bool masked)
  2064. {
  2065. }
  2066. #endif
  2067. static void ack_apic_level(struct irq_data *data)
  2068. {
  2069. struct irq_cfg *cfg = data->chip_data;
  2070. int i, irq = data->irq;
  2071. unsigned long v;
  2072. bool masked;
  2073. irq_complete_move(cfg);
  2074. masked = ioapic_irqd_mask(data, cfg);
  2075. /*
  2076. * It appears there is an erratum which affects at least version 0x11
  2077. * of I/O APIC (that's the 82093AA and cores integrated into various
  2078. * chipsets). Under certain conditions a level-triggered interrupt is
  2079. * erroneously delivered as edge-triggered one but the respective IRR
  2080. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2081. * message but it will never arrive and further interrupts are blocked
  2082. * from the source. The exact reason is so far unknown, but the
  2083. * phenomenon was observed when two consecutive interrupt requests
  2084. * from a given source get delivered to the same CPU and the source is
  2085. * temporarily disabled in between.
  2086. *
  2087. * A workaround is to simulate an EOI message manually. We achieve it
  2088. * by setting the trigger mode to edge and then to level when the edge
  2089. * trigger mode gets detected in the TMR of a local APIC for a
  2090. * level-triggered interrupt. We mask the source for the time of the
  2091. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2092. * The idea is from Manfred Spraul. --macro
  2093. *
  2094. * Also in the case when cpu goes offline, fixup_irqs() will forward
  2095. * any unhandled interrupt on the offlined cpu to the new cpu
  2096. * destination that is handling the corresponding interrupt. This
  2097. * interrupt forwarding is done via IPI's. Hence, in this case also
  2098. * level-triggered io-apic interrupt will be seen as an edge
  2099. * interrupt in the IRR. And we can't rely on the cpu's EOI
  2100. * to be broadcasted to the IO-APIC's which will clear the remoteIRR
  2101. * corresponding to the level-triggered interrupt. Hence on IO-APIC's
  2102. * supporting EOI register, we do an explicit EOI to clear the
  2103. * remote IRR and on IO-APIC's which don't have an EOI register,
  2104. * we use the above logic (mask+edge followed by unmask+level) from
  2105. * Manfred Spraul to clear the remote IRR.
  2106. */
  2107. i = cfg->vector;
  2108. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2109. /*
  2110. * We must acknowledge the irq before we move it or the acknowledge will
  2111. * not propagate properly.
  2112. */
  2113. ack_APIC_irq();
  2114. /*
  2115. * Tail end of clearing remote IRR bit (either by delivering the EOI
  2116. * message via io-apic EOI register write or simulating it using
  2117. * mask+edge followed by unnask+level logic) manually when the
  2118. * level triggered interrupt is seen as the edge triggered interrupt
  2119. * at the cpu.
  2120. */
  2121. if (!(v & (1 << (i & 0x1f)))) {
  2122. atomic_inc(&irq_mis_count);
  2123. eoi_ioapic_irq(irq, cfg);
  2124. }
  2125. ioapic_irqd_unmask(data, cfg, masked);
  2126. }
  2127. static struct irq_chip ioapic_chip __read_mostly = {
  2128. .name = "IO-APIC",
  2129. .irq_startup = startup_ioapic_irq,
  2130. .irq_mask = mask_ioapic_irq,
  2131. .irq_unmask = unmask_ioapic_irq,
  2132. .irq_ack = ack_apic_edge,
  2133. .irq_eoi = ack_apic_level,
  2134. .irq_set_affinity = native_ioapic_set_affinity,
  2135. .irq_retrigger = ioapic_retrigger_irq,
  2136. };
  2137. static inline void init_IO_APIC_traps(void)
  2138. {
  2139. struct irq_cfg *cfg;
  2140. unsigned int irq;
  2141. /*
  2142. * NOTE! The local APIC isn't very good at handling
  2143. * multiple interrupts at the same interrupt level.
  2144. * As the interrupt level is determined by taking the
  2145. * vector number and shifting that right by 4, we
  2146. * want to spread these out a bit so that they don't
  2147. * all fall in the same interrupt level.
  2148. *
  2149. * Also, we've got to be careful not to trash gate
  2150. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2151. */
  2152. for_each_active_irq(irq) {
  2153. cfg = irq_get_chip_data(irq);
  2154. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2155. /*
  2156. * Hmm.. We don't have an entry for this,
  2157. * so default to an old-fashioned 8259
  2158. * interrupt if we can..
  2159. */
  2160. if (irq < legacy_pic->nr_legacy_irqs)
  2161. legacy_pic->make_irq(irq);
  2162. else
  2163. /* Strange. Oh, well.. */
  2164. irq_set_chip(irq, &no_irq_chip);
  2165. }
  2166. }
  2167. }
  2168. /*
  2169. * The local APIC irq-chip implementation:
  2170. */
  2171. static void mask_lapic_irq(struct irq_data *data)
  2172. {
  2173. unsigned long v;
  2174. v = apic_read(APIC_LVT0);
  2175. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2176. }
  2177. static void unmask_lapic_irq(struct irq_data *data)
  2178. {
  2179. unsigned long v;
  2180. v = apic_read(APIC_LVT0);
  2181. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2182. }
  2183. static void ack_lapic_irq(struct irq_data *data)
  2184. {
  2185. ack_APIC_irq();
  2186. }
  2187. static struct irq_chip lapic_chip __read_mostly = {
  2188. .name = "local-APIC",
  2189. .irq_mask = mask_lapic_irq,
  2190. .irq_unmask = unmask_lapic_irq,
  2191. .irq_ack = ack_lapic_irq,
  2192. };
  2193. static void lapic_register_intr(int irq)
  2194. {
  2195. irq_clear_status_flags(irq, IRQ_LEVEL);
  2196. irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2197. "edge");
  2198. }
  2199. /*
  2200. * This looks a bit hackish but it's about the only one way of sending
  2201. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2202. * not support the ExtINT mode, unfortunately. We need to send these
  2203. * cycles as some i82489DX-based boards have glue logic that keeps the
  2204. * 8259A interrupt line asserted until INTA. --macro
  2205. */
  2206. static inline void __init unlock_ExtINT_logic(void)
  2207. {
  2208. int apic, pin, i;
  2209. struct IO_APIC_route_entry entry0, entry1;
  2210. unsigned char save_control, save_freq_select;
  2211. pin = find_isa_irq_pin(8, mp_INT);
  2212. if (pin == -1) {
  2213. WARN_ON_ONCE(1);
  2214. return;
  2215. }
  2216. apic = find_isa_irq_apic(8, mp_INT);
  2217. if (apic == -1) {
  2218. WARN_ON_ONCE(1);
  2219. return;
  2220. }
  2221. entry0 = ioapic_read_entry(apic, pin);
  2222. clear_IO_APIC_pin(apic, pin);
  2223. memset(&entry1, 0, sizeof(entry1));
  2224. entry1.dest_mode = 0; /* physical delivery */
  2225. entry1.mask = 0; /* unmask IRQ now */
  2226. entry1.dest = hard_smp_processor_id();
  2227. entry1.delivery_mode = dest_ExtINT;
  2228. entry1.polarity = entry0.polarity;
  2229. entry1.trigger = 0;
  2230. entry1.vector = 0;
  2231. ioapic_write_entry(apic, pin, entry1);
  2232. save_control = CMOS_READ(RTC_CONTROL);
  2233. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2234. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2235. RTC_FREQ_SELECT);
  2236. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2237. i = 100;
  2238. while (i-- > 0) {
  2239. mdelay(10);
  2240. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2241. i -= 10;
  2242. }
  2243. CMOS_WRITE(save_control, RTC_CONTROL);
  2244. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2245. clear_IO_APIC_pin(apic, pin);
  2246. ioapic_write_entry(apic, pin, entry0);
  2247. }
  2248. static int disable_timer_pin_1 __initdata;
  2249. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2250. static int __init disable_timer_pin_setup(char *arg)
  2251. {
  2252. disable_timer_pin_1 = 1;
  2253. return 0;
  2254. }
  2255. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2256. int timer_through_8259 __initdata;
  2257. /*
  2258. * This code may look a bit paranoid, but it's supposed to cooperate with
  2259. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2260. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2261. * fanatically on his truly buggy board.
  2262. *
  2263. * FIXME: really need to revamp this for all platforms.
  2264. */
  2265. static inline void __init check_timer(void)
  2266. {
  2267. struct irq_cfg *cfg = irq_get_chip_data(0);
  2268. int node = cpu_to_node(0);
  2269. int apic1, pin1, apic2, pin2;
  2270. unsigned long flags;
  2271. int no_pin1 = 0;
  2272. local_irq_save(flags);
  2273. /*
  2274. * get/set the timer IRQ vector:
  2275. */
  2276. legacy_pic->mask(0);
  2277. assign_irq_vector(0, cfg, apic->target_cpus());
  2278. /*
  2279. * As IRQ0 is to be enabled in the 8259A, the virtual
  2280. * wire has to be disabled in the local APIC. Also
  2281. * timer interrupts need to be acknowledged manually in
  2282. * the 8259A for the i82489DX when using the NMI
  2283. * watchdog as that APIC treats NMIs as level-triggered.
  2284. * The AEOI mode will finish them in the 8259A
  2285. * automatically.
  2286. */
  2287. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2288. legacy_pic->init(1);
  2289. pin1 = find_isa_irq_pin(0, mp_INT);
  2290. apic1 = find_isa_irq_apic(0, mp_INT);
  2291. pin2 = ioapic_i8259.pin;
  2292. apic2 = ioapic_i8259.apic;
  2293. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2294. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2295. cfg->vector, apic1, pin1, apic2, pin2);
  2296. /*
  2297. * Some BIOS writers are clueless and report the ExtINTA
  2298. * I/O APIC input from the cascaded 8259A as the timer
  2299. * interrupt input. So just in case, if only one pin
  2300. * was found above, try it both directly and through the
  2301. * 8259A.
  2302. */
  2303. if (pin1 == -1) {
  2304. panic_if_irq_remap("BIOS bug: timer not connected to IO-APIC");
  2305. pin1 = pin2;
  2306. apic1 = apic2;
  2307. no_pin1 = 1;
  2308. } else if (pin2 == -1) {
  2309. pin2 = pin1;
  2310. apic2 = apic1;
  2311. }
  2312. if (pin1 != -1) {
  2313. /*
  2314. * Ok, does IRQ0 through the IOAPIC work?
  2315. */
  2316. if (no_pin1) {
  2317. add_pin_to_irq_node(cfg, node, apic1, pin1);
  2318. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2319. } else {
  2320. /* for edge trigger, setup_ioapic_irq already
  2321. * leave it unmasked.
  2322. * so only need to unmask if it is level-trigger
  2323. * do we really have level trigger timer?
  2324. */
  2325. int idx;
  2326. idx = find_irq_entry(apic1, pin1, mp_INT);
  2327. if (idx != -1 && irq_trigger(idx))
  2328. unmask_ioapic(cfg);
  2329. }
  2330. if (timer_irq_works()) {
  2331. if (disable_timer_pin_1 > 0)
  2332. clear_IO_APIC_pin(0, pin1);
  2333. goto out;
  2334. }
  2335. panic_if_irq_remap("timer doesn't work through Interrupt-remapped IO-APIC");
  2336. local_irq_disable();
  2337. clear_IO_APIC_pin(apic1, pin1);
  2338. if (!no_pin1)
  2339. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2340. "8254 timer not connected to IO-APIC\n");
  2341. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2342. "(IRQ0) through the 8259A ...\n");
  2343. apic_printk(APIC_QUIET, KERN_INFO
  2344. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2345. /*
  2346. * legacy devices should be connected to IO APIC #0
  2347. */
  2348. replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
  2349. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2350. legacy_pic->unmask(0);
  2351. if (timer_irq_works()) {
  2352. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2353. timer_through_8259 = 1;
  2354. goto out;
  2355. }
  2356. /*
  2357. * Cleanup, just in case ...
  2358. */
  2359. local_irq_disable();
  2360. legacy_pic->mask(0);
  2361. clear_IO_APIC_pin(apic2, pin2);
  2362. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2363. }
  2364. apic_printk(APIC_QUIET, KERN_INFO
  2365. "...trying to set up timer as Virtual Wire IRQ...\n");
  2366. lapic_register_intr(0);
  2367. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2368. legacy_pic->unmask(0);
  2369. if (timer_irq_works()) {
  2370. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2371. goto out;
  2372. }
  2373. local_irq_disable();
  2374. legacy_pic->mask(0);
  2375. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2376. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2377. apic_printk(APIC_QUIET, KERN_INFO
  2378. "...trying to set up timer as ExtINT IRQ...\n");
  2379. legacy_pic->init(0);
  2380. legacy_pic->make_irq(0);
  2381. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2382. unlock_ExtINT_logic();
  2383. if (timer_irq_works()) {
  2384. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2385. goto out;
  2386. }
  2387. local_irq_disable();
  2388. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2389. if (x2apic_preenabled)
  2390. apic_printk(APIC_QUIET, KERN_INFO
  2391. "Perhaps problem with the pre-enabled x2apic mode\n"
  2392. "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
  2393. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2394. "report. Then try booting with the 'noapic' option.\n");
  2395. out:
  2396. local_irq_restore(flags);
  2397. }
  2398. /*
  2399. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2400. * to devices. However there may be an I/O APIC pin available for
  2401. * this interrupt regardless. The pin may be left unconnected, but
  2402. * typically it will be reused as an ExtINT cascade interrupt for
  2403. * the master 8259A. In the MPS case such a pin will normally be
  2404. * reported as an ExtINT interrupt in the MP table. With ACPI
  2405. * there is no provision for ExtINT interrupts, and in the absence
  2406. * of an override it would be treated as an ordinary ISA I/O APIC
  2407. * interrupt, that is edge-triggered and unmasked by default. We
  2408. * used to do this, but it caused problems on some systems because
  2409. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2410. * the same ExtINT cascade interrupt to drive the local APIC of the
  2411. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2412. * the I/O APIC in all cases now. No actual device should request
  2413. * it anyway. --macro
  2414. */
  2415. #define PIC_IRQS (1UL << PIC_CASCADE_IR)
  2416. void __init setup_IO_APIC(void)
  2417. {
  2418. /*
  2419. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2420. */
  2421. io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
  2422. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2423. /*
  2424. * Set up IO-APIC IRQ routing.
  2425. */
  2426. x86_init.mpparse.setup_ioapic_ids();
  2427. sync_Arb_IDs();
  2428. setup_IO_APIC_irqs();
  2429. init_IO_APIC_traps();
  2430. if (legacy_pic->nr_legacy_irqs)
  2431. check_timer();
  2432. }
  2433. /*
  2434. * Called after all the initialization is done. If we didn't find any
  2435. * APIC bugs then we can allow the modify fast path
  2436. */
  2437. static int __init io_apic_bug_finalize(void)
  2438. {
  2439. if (sis_apic_bug == -1)
  2440. sis_apic_bug = 0;
  2441. return 0;
  2442. }
  2443. late_initcall(io_apic_bug_finalize);
  2444. static void resume_ioapic_id(int ioapic_idx)
  2445. {
  2446. unsigned long flags;
  2447. union IO_APIC_reg_00 reg_00;
  2448. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2449. reg_00.raw = io_apic_read(ioapic_idx, 0);
  2450. if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
  2451. reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
  2452. io_apic_write(ioapic_idx, 0, reg_00.raw);
  2453. }
  2454. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2455. }
  2456. static void ioapic_resume(void)
  2457. {
  2458. int ioapic_idx;
  2459. for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
  2460. resume_ioapic_id(ioapic_idx);
  2461. restore_ioapic_entries();
  2462. }
  2463. static struct syscore_ops ioapic_syscore_ops = {
  2464. .suspend = save_ioapic_entries,
  2465. .resume = ioapic_resume,
  2466. };
  2467. static int __init ioapic_init_ops(void)
  2468. {
  2469. register_syscore_ops(&ioapic_syscore_ops);
  2470. return 0;
  2471. }
  2472. device_initcall(ioapic_init_ops);
  2473. /*
  2474. * Dynamic irq allocate and deallocation
  2475. */
  2476. unsigned int __create_irqs(unsigned int from, unsigned int count, int node)
  2477. {
  2478. struct irq_cfg **cfg;
  2479. unsigned long flags;
  2480. int irq, i;
  2481. if (from < nr_irqs_gsi)
  2482. from = nr_irqs_gsi;
  2483. cfg = kzalloc_node(count * sizeof(cfg[0]), GFP_KERNEL, node);
  2484. if (!cfg)
  2485. return 0;
  2486. irq = alloc_irqs_from(from, count, node);
  2487. if (irq < 0)
  2488. goto out_cfgs;
  2489. for (i = 0; i < count; i++) {
  2490. cfg[i] = alloc_irq_cfg(irq + i, node);
  2491. if (!cfg[i])
  2492. goto out_irqs;
  2493. }
  2494. raw_spin_lock_irqsave(&vector_lock, flags);
  2495. for (i = 0; i < count; i++)
  2496. if (__assign_irq_vector(irq + i, cfg[i], apic->target_cpus()))
  2497. goto out_vecs;
  2498. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2499. for (i = 0; i < count; i++) {
  2500. irq_set_chip_data(irq + i, cfg[i]);
  2501. irq_clear_status_flags(irq + i, IRQ_NOREQUEST);
  2502. }
  2503. kfree(cfg);
  2504. return irq;
  2505. out_vecs:
  2506. for (i--; i >= 0; i--)
  2507. __clear_irq_vector(irq + i, cfg[i]);
  2508. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2509. out_irqs:
  2510. for (i = 0; i < count; i++)
  2511. free_irq_at(irq + i, cfg[i]);
  2512. out_cfgs:
  2513. kfree(cfg);
  2514. return 0;
  2515. }
  2516. unsigned int create_irq_nr(unsigned int from, int node)
  2517. {
  2518. return __create_irqs(from, 1, node);
  2519. }
  2520. int create_irq(void)
  2521. {
  2522. int node = cpu_to_node(0);
  2523. unsigned int irq_want;
  2524. int irq;
  2525. irq_want = nr_irqs_gsi;
  2526. irq = create_irq_nr(irq_want, node);
  2527. if (irq == 0)
  2528. irq = -1;
  2529. return irq;
  2530. }
  2531. void destroy_irq(unsigned int irq)
  2532. {
  2533. struct irq_cfg *cfg = irq_get_chip_data(irq);
  2534. unsigned long flags;
  2535. irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
  2536. free_remapped_irq(irq);
  2537. raw_spin_lock_irqsave(&vector_lock, flags);
  2538. __clear_irq_vector(irq, cfg);
  2539. raw_spin_unlock_irqrestore(&vector_lock, flags);
  2540. free_irq_at(irq, cfg);
  2541. }
  2542. void destroy_irqs(unsigned int irq, unsigned int count)
  2543. {
  2544. unsigned int i;
  2545. for (i = 0; i < count; i++)
  2546. destroy_irq(irq + i);
  2547. }
  2548. /*
  2549. * MSI message composition
  2550. */
  2551. void native_compose_msi_msg(struct pci_dev *pdev,
  2552. unsigned int irq, unsigned int dest,
  2553. struct msi_msg *msg, u8 hpet_id)
  2554. {
  2555. struct irq_cfg *cfg = irq_cfg(irq);
  2556. msg->address_hi = MSI_ADDR_BASE_HI;
  2557. if (x2apic_enabled())
  2558. msg->address_hi |= MSI_ADDR_EXT_DEST_ID(dest);
  2559. msg->address_lo =
  2560. MSI_ADDR_BASE_LO |
  2561. ((apic->irq_dest_mode == 0) ?
  2562. MSI_ADDR_DEST_MODE_PHYSICAL:
  2563. MSI_ADDR_DEST_MODE_LOGICAL) |
  2564. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2565. MSI_ADDR_REDIRECTION_CPU:
  2566. MSI_ADDR_REDIRECTION_LOWPRI) |
  2567. MSI_ADDR_DEST_ID(dest);
  2568. msg->data =
  2569. MSI_DATA_TRIGGER_EDGE |
  2570. MSI_DATA_LEVEL_ASSERT |
  2571. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2572. MSI_DATA_DELIVERY_FIXED:
  2573. MSI_DATA_DELIVERY_LOWPRI) |
  2574. MSI_DATA_VECTOR(cfg->vector);
  2575. }
  2576. #ifdef CONFIG_PCI_MSI
  2577. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
  2578. struct msi_msg *msg, u8 hpet_id)
  2579. {
  2580. struct irq_cfg *cfg;
  2581. int err;
  2582. unsigned dest;
  2583. if (disable_apic)
  2584. return -ENXIO;
  2585. cfg = irq_cfg(irq);
  2586. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2587. if (err)
  2588. return err;
  2589. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2590. apic->target_cpus(), &dest);
  2591. if (err)
  2592. return err;
  2593. x86_msi.compose_msi_msg(pdev, irq, dest, msg, hpet_id);
  2594. return 0;
  2595. }
  2596. static int
  2597. msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2598. {
  2599. struct irq_cfg *cfg = data->chip_data;
  2600. struct msi_msg msg;
  2601. unsigned int dest;
  2602. if (__ioapic_set_affinity(data, mask, &dest))
  2603. return -1;
  2604. __get_cached_msi_msg(data->msi_desc, &msg);
  2605. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2606. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2607. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2608. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2609. __write_msi_msg(data->msi_desc, &msg);
  2610. return IRQ_SET_MASK_OK_NOCOPY;
  2611. }
  2612. /*
  2613. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2614. * which implement the MSI or MSI-X Capability Structure.
  2615. */
  2616. static struct irq_chip msi_chip = {
  2617. .name = "PCI-MSI",
  2618. .irq_unmask = unmask_msi_irq,
  2619. .irq_mask = mask_msi_irq,
  2620. .irq_ack = ack_apic_edge,
  2621. .irq_set_affinity = msi_set_affinity,
  2622. .irq_retrigger = ioapic_retrigger_irq,
  2623. };
  2624. int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc,
  2625. unsigned int irq_base, unsigned int irq_offset)
  2626. {
  2627. struct irq_chip *chip = &msi_chip;
  2628. struct msi_msg msg;
  2629. unsigned int irq = irq_base + irq_offset;
  2630. int ret;
  2631. ret = msi_compose_msg(dev, irq, &msg, -1);
  2632. if (ret < 0)
  2633. return ret;
  2634. irq_set_msi_desc_off(irq_base, irq_offset, msidesc);
  2635. /*
  2636. * MSI-X message is written per-IRQ, the offset is always 0.
  2637. * MSI message denotes a contiguous group of IRQs, written for 0th IRQ.
  2638. */
  2639. if (!irq_offset)
  2640. write_msi_msg(irq, &msg);
  2641. setup_remapped_irq(irq, irq_get_chip_data(irq), chip);
  2642. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2643. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2644. return 0;
  2645. }
  2646. int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2647. {
  2648. unsigned int irq, irq_want;
  2649. struct msi_desc *msidesc;
  2650. int node, ret;
  2651. /* Multiple MSI vectors only supported with interrupt remapping */
  2652. if (type == PCI_CAP_ID_MSI && nvec > 1)
  2653. return 1;
  2654. node = dev_to_node(&dev->dev);
  2655. irq_want = nr_irqs_gsi;
  2656. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2657. irq = create_irq_nr(irq_want, node);
  2658. if (irq == 0)
  2659. return -ENOSPC;
  2660. irq_want = irq + 1;
  2661. ret = setup_msi_irq(dev, msidesc, irq, 0);
  2662. if (ret < 0)
  2663. goto error;
  2664. }
  2665. return 0;
  2666. error:
  2667. destroy_irq(irq);
  2668. return ret;
  2669. }
  2670. void native_teardown_msi_irq(unsigned int irq)
  2671. {
  2672. destroy_irq(irq);
  2673. }
  2674. #ifdef CONFIG_DMAR_TABLE
  2675. static int
  2676. dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
  2677. bool force)
  2678. {
  2679. struct irq_cfg *cfg = data->chip_data;
  2680. unsigned int dest, irq = data->irq;
  2681. struct msi_msg msg;
  2682. if (__ioapic_set_affinity(data, mask, &dest))
  2683. return -1;
  2684. dmar_msi_read(irq, &msg);
  2685. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2686. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2687. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2688. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2689. msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
  2690. dmar_msi_write(irq, &msg);
  2691. return IRQ_SET_MASK_OK_NOCOPY;
  2692. }
  2693. static struct irq_chip dmar_msi_type = {
  2694. .name = "DMAR_MSI",
  2695. .irq_unmask = dmar_msi_unmask,
  2696. .irq_mask = dmar_msi_mask,
  2697. .irq_ack = ack_apic_edge,
  2698. .irq_set_affinity = dmar_msi_set_affinity,
  2699. .irq_retrigger = ioapic_retrigger_irq,
  2700. };
  2701. int arch_setup_dmar_msi(unsigned int irq)
  2702. {
  2703. int ret;
  2704. struct msi_msg msg;
  2705. ret = msi_compose_msg(NULL, irq, &msg, -1);
  2706. if (ret < 0)
  2707. return ret;
  2708. dmar_msi_write(irq, &msg);
  2709. irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  2710. "edge");
  2711. return 0;
  2712. }
  2713. #endif
  2714. #ifdef CONFIG_HPET_TIMER
  2715. static int hpet_msi_set_affinity(struct irq_data *data,
  2716. const struct cpumask *mask, bool force)
  2717. {
  2718. struct irq_cfg *cfg = data->chip_data;
  2719. struct msi_msg msg;
  2720. unsigned int dest;
  2721. if (__ioapic_set_affinity(data, mask, &dest))
  2722. return -1;
  2723. hpet_msi_read(data->handler_data, &msg);
  2724. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2725. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2726. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2727. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2728. hpet_msi_write(data->handler_data, &msg);
  2729. return IRQ_SET_MASK_OK_NOCOPY;
  2730. }
  2731. static struct irq_chip hpet_msi_type = {
  2732. .name = "HPET_MSI",
  2733. .irq_unmask = hpet_msi_unmask,
  2734. .irq_mask = hpet_msi_mask,
  2735. .irq_ack = ack_apic_edge,
  2736. .irq_set_affinity = hpet_msi_set_affinity,
  2737. .irq_retrigger = ioapic_retrigger_irq,
  2738. };
  2739. int default_setup_hpet_msi(unsigned int irq, unsigned int id)
  2740. {
  2741. struct irq_chip *chip = &hpet_msi_type;
  2742. struct msi_msg msg;
  2743. int ret;
  2744. ret = msi_compose_msg(NULL, irq, &msg, id);
  2745. if (ret < 0)
  2746. return ret;
  2747. hpet_msi_write(irq_get_handler_data(irq), &msg);
  2748. irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
  2749. setup_remapped_irq(irq, irq_get_chip_data(irq), chip);
  2750. irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
  2751. return 0;
  2752. }
  2753. #endif
  2754. #endif /* CONFIG_PCI_MSI */
  2755. /*
  2756. * Hypertransport interrupt support
  2757. */
  2758. #ifdef CONFIG_HT_IRQ
  2759. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  2760. {
  2761. struct ht_irq_msg msg;
  2762. fetch_ht_irq_msg(irq, &msg);
  2763. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  2764. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2765. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  2766. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2767. write_ht_irq_msg(irq, &msg);
  2768. }
  2769. static int
  2770. ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
  2771. {
  2772. struct irq_cfg *cfg = data->chip_data;
  2773. unsigned int dest;
  2774. if (__ioapic_set_affinity(data, mask, &dest))
  2775. return -1;
  2776. target_ht_irq(data->irq, dest, cfg->vector);
  2777. return IRQ_SET_MASK_OK_NOCOPY;
  2778. }
  2779. static struct irq_chip ht_irq_chip = {
  2780. .name = "PCI-HT",
  2781. .irq_mask = mask_ht_irq,
  2782. .irq_unmask = unmask_ht_irq,
  2783. .irq_ack = ack_apic_edge,
  2784. .irq_set_affinity = ht_set_affinity,
  2785. .irq_retrigger = ioapic_retrigger_irq,
  2786. };
  2787. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2788. {
  2789. struct irq_cfg *cfg;
  2790. struct ht_irq_msg msg;
  2791. unsigned dest;
  2792. int err;
  2793. if (disable_apic)
  2794. return -ENXIO;
  2795. cfg = irq_cfg(irq);
  2796. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2797. if (err)
  2798. return err;
  2799. err = apic->cpu_mask_to_apicid_and(cfg->domain,
  2800. apic->target_cpus(), &dest);
  2801. if (err)
  2802. return err;
  2803. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2804. msg.address_lo =
  2805. HT_IRQ_LOW_BASE |
  2806. HT_IRQ_LOW_DEST_ID(dest) |
  2807. HT_IRQ_LOW_VECTOR(cfg->vector) |
  2808. ((apic->irq_dest_mode == 0) ?
  2809. HT_IRQ_LOW_DM_PHYSICAL :
  2810. HT_IRQ_LOW_DM_LOGICAL) |
  2811. HT_IRQ_LOW_RQEOI_EDGE |
  2812. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2813. HT_IRQ_LOW_MT_FIXED :
  2814. HT_IRQ_LOW_MT_ARBITRATED) |
  2815. HT_IRQ_LOW_IRQ_MASKED;
  2816. write_ht_irq_msg(irq, &msg);
  2817. irq_set_chip_and_handler_name(irq, &ht_irq_chip,
  2818. handle_edge_irq, "edge");
  2819. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  2820. return 0;
  2821. }
  2822. #endif /* CONFIG_HT_IRQ */
  2823. static int
  2824. io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
  2825. {
  2826. struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
  2827. int ret;
  2828. if (!cfg)
  2829. return -EINVAL;
  2830. ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
  2831. if (!ret)
  2832. setup_ioapic_irq(irq, cfg, attr);
  2833. return ret;
  2834. }
  2835. int io_apic_setup_irq_pin_once(unsigned int irq, int node,
  2836. struct io_apic_irq_attr *attr)
  2837. {
  2838. unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
  2839. int ret;
  2840. /* Avoid redundant programming */
  2841. if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
  2842. pr_debug("Pin %d-%d already programmed\n",
  2843. mpc_ioapic_id(ioapic_idx), pin);
  2844. return 0;
  2845. }
  2846. ret = io_apic_setup_irq_pin(irq, node, attr);
  2847. if (!ret)
  2848. set_bit(pin, ioapics[ioapic_idx].pin_programmed);
  2849. return ret;
  2850. }
  2851. static int __init io_apic_get_redir_entries(int ioapic)
  2852. {
  2853. union IO_APIC_reg_01 reg_01;
  2854. unsigned long flags;
  2855. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2856. reg_01.raw = io_apic_read(ioapic, 1);
  2857. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2858. /* The register returns the maximum index redir index
  2859. * supported, which is one less than the total number of redir
  2860. * entries.
  2861. */
  2862. return reg_01.bits.entries + 1;
  2863. }
  2864. static void __init probe_nr_irqs_gsi(void)
  2865. {
  2866. int nr;
  2867. nr = gsi_top + NR_IRQS_LEGACY;
  2868. if (nr > nr_irqs_gsi)
  2869. nr_irqs_gsi = nr;
  2870. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  2871. }
  2872. int get_nr_irqs_gsi(void)
  2873. {
  2874. return nr_irqs_gsi;
  2875. }
  2876. int __init arch_probe_nr_irqs(void)
  2877. {
  2878. int nr;
  2879. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  2880. nr_irqs = NR_VECTORS * nr_cpu_ids;
  2881. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  2882. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  2883. /*
  2884. * for MSI and HT dyn irq
  2885. */
  2886. nr += nr_irqs_gsi * 16;
  2887. #endif
  2888. if (nr < nr_irqs)
  2889. nr_irqs = nr;
  2890. return NR_IRQS_LEGACY;
  2891. }
  2892. int io_apic_set_pci_routing(struct device *dev, int irq,
  2893. struct io_apic_irq_attr *irq_attr)
  2894. {
  2895. int node;
  2896. if (!IO_APIC_IRQ(irq)) {
  2897. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2898. irq_attr->ioapic);
  2899. return -EINVAL;
  2900. }
  2901. node = dev ? dev_to_node(dev) : cpu_to_node(0);
  2902. return io_apic_setup_irq_pin_once(irq, node, irq_attr);
  2903. }
  2904. #ifdef CONFIG_X86_32
  2905. static int __init io_apic_get_unique_id(int ioapic, int apic_id)
  2906. {
  2907. union IO_APIC_reg_00 reg_00;
  2908. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2909. physid_mask_t tmp;
  2910. unsigned long flags;
  2911. int i = 0;
  2912. /*
  2913. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2914. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2915. * supports up to 16 on one shared APIC bus.
  2916. *
  2917. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2918. * advantage of new APIC bus architecture.
  2919. */
  2920. if (physids_empty(apic_id_map))
  2921. apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
  2922. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2923. reg_00.raw = io_apic_read(ioapic, 0);
  2924. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2925. if (apic_id >= get_physical_broadcast()) {
  2926. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2927. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2928. apic_id = reg_00.bits.ID;
  2929. }
  2930. /*
  2931. * Every APIC in a system must have a unique ID or we get lots of nice
  2932. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2933. */
  2934. if (apic->check_apicid_used(&apic_id_map, apic_id)) {
  2935. for (i = 0; i < get_physical_broadcast(); i++) {
  2936. if (!apic->check_apicid_used(&apic_id_map, i))
  2937. break;
  2938. }
  2939. if (i == get_physical_broadcast())
  2940. panic("Max apic_id exceeded!\n");
  2941. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2942. "trying %d\n", ioapic, apic_id, i);
  2943. apic_id = i;
  2944. }
  2945. apic->apicid_to_cpu_present(apic_id, &tmp);
  2946. physids_or(apic_id_map, apic_id_map, tmp);
  2947. if (reg_00.bits.ID != apic_id) {
  2948. reg_00.bits.ID = apic_id;
  2949. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2950. io_apic_write(ioapic, 0, reg_00.raw);
  2951. reg_00.raw = io_apic_read(ioapic, 0);
  2952. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2953. /* Sanity check */
  2954. if (reg_00.bits.ID != apic_id) {
  2955. pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
  2956. ioapic);
  2957. return -1;
  2958. }
  2959. }
  2960. apic_printk(APIC_VERBOSE, KERN_INFO
  2961. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2962. return apic_id;
  2963. }
  2964. static u8 __init io_apic_unique_id(u8 id)
  2965. {
  2966. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  2967. !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  2968. return io_apic_get_unique_id(nr_ioapics, id);
  2969. else
  2970. return id;
  2971. }
  2972. #else
  2973. static u8 __init io_apic_unique_id(u8 id)
  2974. {
  2975. int i;
  2976. DECLARE_BITMAP(used, 256);
  2977. bitmap_zero(used, 256);
  2978. for (i = 0; i < nr_ioapics; i++) {
  2979. __set_bit(mpc_ioapic_id(i), used);
  2980. }
  2981. if (!test_bit(id, used))
  2982. return id;
  2983. return find_first_zero_bit(used, 256);
  2984. }
  2985. #endif
  2986. static int __init io_apic_get_version(int ioapic)
  2987. {
  2988. union IO_APIC_reg_01 reg_01;
  2989. unsigned long flags;
  2990. raw_spin_lock_irqsave(&ioapic_lock, flags);
  2991. reg_01.raw = io_apic_read(ioapic, 1);
  2992. raw_spin_unlock_irqrestore(&ioapic_lock, flags);
  2993. return reg_01.bits.version;
  2994. }
  2995. int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
  2996. {
  2997. int ioapic, pin, idx;
  2998. if (skip_ioapic_setup)
  2999. return -1;
  3000. ioapic = mp_find_ioapic(gsi);
  3001. if (ioapic < 0)
  3002. return -1;
  3003. pin = mp_find_ioapic_pin(ioapic, gsi);
  3004. if (pin < 0)
  3005. return -1;
  3006. idx = find_irq_entry(ioapic, pin, mp_INT);
  3007. if (idx < 0)
  3008. return -1;
  3009. *trigger = irq_trigger(idx);
  3010. *polarity = irq_polarity(idx);
  3011. return 0;
  3012. }
  3013. /*
  3014. * This function currently is only a helper for the i386 smp boot process where
  3015. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3016. * so mask in all cases should simply be apic->target_cpus()
  3017. */
  3018. #ifdef CONFIG_SMP
  3019. void __init setup_ioapic_dest(void)
  3020. {
  3021. int pin, ioapic, irq, irq_entry;
  3022. const struct cpumask *mask;
  3023. struct irq_data *idata;
  3024. if (skip_ioapic_setup == 1)
  3025. return;
  3026. for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
  3027. for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
  3028. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3029. if (irq_entry == -1)
  3030. continue;
  3031. irq = pin_2_irq(irq_entry, ioapic, pin);
  3032. if ((ioapic > 0) && (irq > 16))
  3033. continue;
  3034. idata = irq_get_irq_data(irq);
  3035. /*
  3036. * Honour affinities which have been set in early boot
  3037. */
  3038. if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
  3039. mask = idata->affinity;
  3040. else
  3041. mask = apic->target_cpus();
  3042. x86_io_apic_ops.set_affinity(idata, mask, false);
  3043. }
  3044. }
  3045. #endif
  3046. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3047. static struct resource *ioapic_resources;
  3048. static struct resource * __init ioapic_setup_resources(int nr_ioapics)
  3049. {
  3050. unsigned long n;
  3051. struct resource *res;
  3052. char *mem;
  3053. int i;
  3054. if (nr_ioapics <= 0)
  3055. return NULL;
  3056. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3057. n *= nr_ioapics;
  3058. mem = alloc_bootmem(n);
  3059. res = (void *)mem;
  3060. mem += sizeof(struct resource) * nr_ioapics;
  3061. for (i = 0; i < nr_ioapics; i++) {
  3062. res[i].name = mem;
  3063. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3064. snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
  3065. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3066. }
  3067. ioapic_resources = res;
  3068. return res;
  3069. }
  3070. void __init native_io_apic_init_mappings(void)
  3071. {
  3072. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3073. struct resource *ioapic_res;
  3074. int i;
  3075. ioapic_res = ioapic_setup_resources(nr_ioapics);
  3076. for (i = 0; i < nr_ioapics; i++) {
  3077. if (smp_found_config) {
  3078. ioapic_phys = mpc_ioapic_addr(i);
  3079. #ifdef CONFIG_X86_32
  3080. if (!ioapic_phys) {
  3081. printk(KERN_ERR
  3082. "WARNING: bogus zero IO-APIC "
  3083. "address found in MPTABLE, "
  3084. "disabling IO/APIC support!\n");
  3085. smp_found_config = 0;
  3086. skip_ioapic_setup = 1;
  3087. goto fake_ioapic_page;
  3088. }
  3089. #endif
  3090. } else {
  3091. #ifdef CONFIG_X86_32
  3092. fake_ioapic_page:
  3093. #endif
  3094. ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
  3095. ioapic_phys = __pa(ioapic_phys);
  3096. }
  3097. set_fixmap_nocache(idx, ioapic_phys);
  3098. apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
  3099. __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
  3100. ioapic_phys);
  3101. idx++;
  3102. ioapic_res->start = ioapic_phys;
  3103. ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
  3104. ioapic_res++;
  3105. }
  3106. probe_nr_irqs_gsi();
  3107. }
  3108. void __init ioapic_insert_resources(void)
  3109. {
  3110. int i;
  3111. struct resource *r = ioapic_resources;
  3112. if (!r) {
  3113. if (nr_ioapics > 0)
  3114. printk(KERN_ERR
  3115. "IO APIC resources couldn't be allocated.\n");
  3116. return;
  3117. }
  3118. for (i = 0; i < nr_ioapics; i++) {
  3119. insert_resource(&iomem_resource, r);
  3120. r++;
  3121. }
  3122. }
  3123. int mp_find_ioapic(u32 gsi)
  3124. {
  3125. int i = 0;
  3126. if (nr_ioapics == 0)
  3127. return -1;
  3128. /* Find the IOAPIC that manages this GSI. */
  3129. for (i = 0; i < nr_ioapics; i++) {
  3130. struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
  3131. if ((gsi >= gsi_cfg->gsi_base)
  3132. && (gsi <= gsi_cfg->gsi_end))
  3133. return i;
  3134. }
  3135. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  3136. return -1;
  3137. }
  3138. int mp_find_ioapic_pin(int ioapic, u32 gsi)
  3139. {
  3140. struct mp_ioapic_gsi *gsi_cfg;
  3141. if (WARN_ON(ioapic == -1))
  3142. return -1;
  3143. gsi_cfg = mp_ioapic_gsi_routing(ioapic);
  3144. if (WARN_ON(gsi > gsi_cfg->gsi_end))
  3145. return -1;
  3146. return gsi - gsi_cfg->gsi_base;
  3147. }
  3148. static __init int bad_ioapic(unsigned long address)
  3149. {
  3150. if (nr_ioapics >= MAX_IO_APICS) {
  3151. pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
  3152. MAX_IO_APICS, nr_ioapics);
  3153. return 1;
  3154. }
  3155. if (!address) {
  3156. pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
  3157. return 1;
  3158. }
  3159. return 0;
  3160. }
  3161. static __init int bad_ioapic_register(int idx)
  3162. {
  3163. union IO_APIC_reg_00 reg_00;
  3164. union IO_APIC_reg_01 reg_01;
  3165. union IO_APIC_reg_02 reg_02;
  3166. reg_00.raw = io_apic_read(idx, 0);
  3167. reg_01.raw = io_apic_read(idx, 1);
  3168. reg_02.raw = io_apic_read(idx, 2);
  3169. if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
  3170. pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
  3171. mpc_ioapic_addr(idx));
  3172. return 1;
  3173. }
  3174. return 0;
  3175. }
  3176. void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
  3177. {
  3178. int idx = 0;
  3179. int entries;
  3180. struct mp_ioapic_gsi *gsi_cfg;
  3181. if (bad_ioapic(address))
  3182. return;
  3183. idx = nr_ioapics;
  3184. ioapics[idx].mp_config.type = MP_IOAPIC;
  3185. ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
  3186. ioapics[idx].mp_config.apicaddr = address;
  3187. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  3188. if (bad_ioapic_register(idx)) {
  3189. clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
  3190. return;
  3191. }
  3192. ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
  3193. ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
  3194. /*
  3195. * Build basic GSI lookup table to facilitate gsi->io_apic lookups
  3196. * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
  3197. */
  3198. entries = io_apic_get_redir_entries(idx);
  3199. gsi_cfg = mp_ioapic_gsi_routing(idx);
  3200. gsi_cfg->gsi_base = gsi_base;
  3201. gsi_cfg->gsi_end = gsi_base + entries - 1;
  3202. /*
  3203. * The number of IO-APIC IRQ registers (== #pins):
  3204. */
  3205. ioapics[idx].nr_registers = entries;
  3206. if (gsi_cfg->gsi_end >= gsi_top)
  3207. gsi_top = gsi_cfg->gsi_end + 1;
  3208. pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
  3209. idx, mpc_ioapic_id(idx),
  3210. mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
  3211. gsi_cfg->gsi_base, gsi_cfg->gsi_end);
  3212. nr_ioapics++;
  3213. }
  3214. /* Enable IOAPIC early just for system timer */
  3215. void __init pre_init_apic_IRQ0(void)
  3216. {
  3217. struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
  3218. printk(KERN_INFO "Early APIC setup for system timer0\n");
  3219. #ifndef CONFIG_SMP
  3220. physid_set_mask_of_physid(boot_cpu_physical_apicid,
  3221. &phys_cpu_present_map);
  3222. #endif
  3223. setup_local_APIC();
  3224. io_apic_setup_irq_pin(0, 0, &attr);
  3225. irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
  3226. "edge");
  3227. }