radeon_legacy_encoders.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. mdelay(1);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. mdelay(panel_pwr_delay);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. mdelay(panel_pwr_delay);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. mdelay(panel_pwr_delay);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. const struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. u8
  240. radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
  241. {
  242. struct drm_device *dev = radeon_encoder->base.dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. u8 backlight_level;
  245. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  246. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  247. return backlight_level;
  248. }
  249. void
  250. radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  251. {
  252. struct drm_device *dev = radeon_encoder->base.dev;
  253. struct radeon_device *rdev = dev->dev_private;
  254. int dpms_mode = DRM_MODE_DPMS_ON;
  255. if (radeon_encoder->enc_priv) {
  256. if (rdev->is_atom_bios) {
  257. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  258. if (lvds->backlight_level > 0)
  259. dpms_mode = lvds->dpms_mode;
  260. else
  261. dpms_mode = DRM_MODE_DPMS_OFF;
  262. lvds->backlight_level = level;
  263. } else {
  264. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  265. if (lvds->backlight_level > 0)
  266. dpms_mode = lvds->dpms_mode;
  267. else
  268. dpms_mode = DRM_MODE_DPMS_OFF;
  269. lvds->backlight_level = level;
  270. }
  271. }
  272. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  273. }
  274. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  275. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  276. {
  277. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  278. uint8_t level;
  279. /* Convert brightness to hardware level */
  280. if (bd->props.brightness < 0)
  281. level = 0;
  282. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  283. level = RADEON_MAX_BL_LEVEL;
  284. else
  285. level = bd->props.brightness;
  286. if (pdata->negative)
  287. level = RADEON_MAX_BL_LEVEL - level;
  288. return level;
  289. }
  290. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  291. {
  292. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  293. struct radeon_encoder *radeon_encoder = pdata->encoder;
  294. radeon_legacy_set_backlight_level(radeon_encoder,
  295. radeon_legacy_lvds_level(bd));
  296. return 0;
  297. }
  298. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  299. {
  300. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  301. struct radeon_encoder *radeon_encoder = pdata->encoder;
  302. struct drm_device *dev = radeon_encoder->base.dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint8_t backlight_level;
  305. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  306. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  307. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  308. }
  309. static const struct backlight_ops radeon_backlight_ops = {
  310. .get_brightness = radeon_legacy_backlight_get_brightness,
  311. .update_status = radeon_legacy_backlight_update_status,
  312. };
  313. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  314. struct drm_connector *drm_connector)
  315. {
  316. struct drm_device *dev = radeon_encoder->base.dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. struct backlight_device *bd;
  319. struct backlight_properties props;
  320. struct radeon_backlight_privdata *pdata;
  321. uint8_t backlight_level;
  322. if (!radeon_encoder->enc_priv)
  323. return;
  324. #ifdef CONFIG_PMAC_BACKLIGHT
  325. if (!pmac_has_backlight_type("ati") &&
  326. !pmac_has_backlight_type("mnca"))
  327. return;
  328. #endif
  329. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  330. if (!pdata) {
  331. DRM_ERROR("Memory allocation failed\n");
  332. goto error;
  333. }
  334. memset(&props, 0, sizeof(props));
  335. props.max_brightness = RADEON_MAX_BL_LEVEL;
  336. props.type = BACKLIGHT_RAW;
  337. bd = backlight_device_register("radeon_bl", &drm_connector->kdev,
  338. pdata, &radeon_backlight_ops, &props);
  339. if (IS_ERR(bd)) {
  340. DRM_ERROR("Backlight registration failed\n");
  341. goto error;
  342. }
  343. pdata->encoder = radeon_encoder;
  344. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  345. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  346. /* First, try to detect backlight level sense based on the assumption
  347. * that firmware set it up at full brightness
  348. */
  349. if (backlight_level == 0)
  350. pdata->negative = true;
  351. else if (backlight_level == 0xff)
  352. pdata->negative = false;
  353. else {
  354. /* XXX hack... maybe some day we can figure out in what direction
  355. * backlight should work on a given panel?
  356. */
  357. pdata->negative = (rdev->family != CHIP_RV200 &&
  358. rdev->family != CHIP_RV250 &&
  359. rdev->family != CHIP_RV280 &&
  360. rdev->family != CHIP_RV350);
  361. #ifdef CONFIG_PMAC_BACKLIGHT
  362. pdata->negative = (pdata->negative ||
  363. of_machine_is_compatible("PowerBook4,3") ||
  364. of_machine_is_compatible("PowerBook6,3") ||
  365. of_machine_is_compatible("PowerBook6,5"));
  366. #endif
  367. }
  368. if (rdev->is_atom_bios) {
  369. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  370. lvds->bl_dev = bd;
  371. } else {
  372. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  373. lvds->bl_dev = bd;
  374. }
  375. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  376. bd->props.power = FB_BLANK_UNBLANK;
  377. backlight_update_status(bd);
  378. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  379. return;
  380. error:
  381. kfree(pdata);
  382. return;
  383. }
  384. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  385. {
  386. struct drm_device *dev = radeon_encoder->base.dev;
  387. struct radeon_device *rdev = dev->dev_private;
  388. struct backlight_device *bd = NULL;
  389. if (!radeon_encoder->enc_priv)
  390. return;
  391. if (rdev->is_atom_bios) {
  392. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  393. bd = lvds->bl_dev;
  394. lvds->bl_dev = NULL;
  395. } else {
  396. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  397. bd = lvds->bl_dev;
  398. lvds->bl_dev = NULL;
  399. }
  400. if (bd) {
  401. struct radeon_backlight_privdata *pdata;
  402. pdata = bl_get_data(bd);
  403. backlight_device_unregister(bd);
  404. kfree(pdata);
  405. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  406. }
  407. }
  408. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  409. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  410. {
  411. }
  412. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  413. {
  414. }
  415. #endif
  416. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  417. {
  418. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  419. if (radeon_encoder->enc_priv) {
  420. radeon_legacy_backlight_exit(radeon_encoder);
  421. kfree(radeon_encoder->enc_priv);
  422. }
  423. drm_encoder_cleanup(encoder);
  424. kfree(radeon_encoder);
  425. }
  426. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  427. .destroy = radeon_lvds_enc_destroy,
  428. };
  429. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  430. {
  431. struct drm_device *dev = encoder->dev;
  432. struct radeon_device *rdev = dev->dev_private;
  433. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  434. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  435. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  436. DRM_DEBUG_KMS("\n");
  437. switch (mode) {
  438. case DRM_MODE_DPMS_ON:
  439. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  440. dac_cntl &= ~RADEON_DAC_PDWN;
  441. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  442. RADEON_DAC_PDWN_G |
  443. RADEON_DAC_PDWN_B);
  444. break;
  445. case DRM_MODE_DPMS_STANDBY:
  446. case DRM_MODE_DPMS_SUSPEND:
  447. case DRM_MODE_DPMS_OFF:
  448. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  449. dac_cntl |= RADEON_DAC_PDWN;
  450. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  451. RADEON_DAC_PDWN_G |
  452. RADEON_DAC_PDWN_B);
  453. break;
  454. }
  455. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  456. WREG32(RADEON_DAC_CNTL, dac_cntl);
  457. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  458. if (rdev->is_atom_bios)
  459. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  460. else
  461. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  462. }
  463. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  464. {
  465. struct radeon_device *rdev = encoder->dev->dev_private;
  466. if (rdev->is_atom_bios)
  467. radeon_atom_output_lock(encoder, true);
  468. else
  469. radeon_combios_output_lock(encoder, true);
  470. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  471. }
  472. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  473. {
  474. struct radeon_device *rdev = encoder->dev->dev_private;
  475. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  476. if (rdev->is_atom_bios)
  477. radeon_atom_output_lock(encoder, false);
  478. else
  479. radeon_combios_output_lock(encoder, false);
  480. }
  481. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  482. struct drm_display_mode *mode,
  483. struct drm_display_mode *adjusted_mode)
  484. {
  485. struct drm_device *dev = encoder->dev;
  486. struct radeon_device *rdev = dev->dev_private;
  487. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  488. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  489. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  490. DRM_DEBUG_KMS("\n");
  491. if (radeon_crtc->crtc_id == 0) {
  492. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  493. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  494. ~(RADEON_DISP_DAC_SOURCE_MASK);
  495. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  496. } else {
  497. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  498. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  499. }
  500. } else {
  501. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  502. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  503. ~(RADEON_DISP_DAC_SOURCE_MASK);
  504. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  505. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  506. } else {
  507. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  508. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  509. }
  510. }
  511. dac_cntl = (RADEON_DAC_MASK_ALL |
  512. RADEON_DAC_VGA_ADR_EN |
  513. /* TODO 6-bits */
  514. RADEON_DAC_8BIT_EN);
  515. WREG32_P(RADEON_DAC_CNTL,
  516. dac_cntl,
  517. RADEON_DAC_RANGE_CNTL |
  518. RADEON_DAC_BLANKING);
  519. if (radeon_encoder->enc_priv) {
  520. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  521. dac_macro_cntl = p_dac->ps2_pdac_adj;
  522. } else
  523. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  524. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  525. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  526. if (rdev->is_atom_bios)
  527. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  528. else
  529. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  530. }
  531. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  532. struct drm_connector *connector)
  533. {
  534. struct drm_device *dev = encoder->dev;
  535. struct radeon_device *rdev = dev->dev_private;
  536. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  537. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  538. enum drm_connector_status found = connector_status_disconnected;
  539. bool color = true;
  540. /* save the regs we need */
  541. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  542. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  543. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  544. dac_cntl = RREG32(RADEON_DAC_CNTL);
  545. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  546. tmp = vclk_ecp_cntl &
  547. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  548. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  549. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  550. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  551. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  552. RADEON_DAC_FORCE_DATA_EN;
  553. if (color)
  554. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  555. else
  556. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  557. if (ASIC_IS_R300(rdev))
  558. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  559. else
  560. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  561. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  562. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  563. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  564. WREG32(RADEON_DAC_CNTL, tmp);
  565. tmp &= ~(RADEON_DAC_PDWN_R |
  566. RADEON_DAC_PDWN_G |
  567. RADEON_DAC_PDWN_B);
  568. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  569. mdelay(2);
  570. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  571. found = connector_status_connected;
  572. /* restore the regs we used */
  573. WREG32(RADEON_DAC_CNTL, dac_cntl);
  574. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  575. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  576. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  577. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  578. return found;
  579. }
  580. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  581. .dpms = radeon_legacy_primary_dac_dpms,
  582. .mode_fixup = radeon_legacy_mode_fixup,
  583. .prepare = radeon_legacy_primary_dac_prepare,
  584. .mode_set = radeon_legacy_primary_dac_mode_set,
  585. .commit = radeon_legacy_primary_dac_commit,
  586. .detect = radeon_legacy_primary_dac_detect,
  587. .disable = radeon_legacy_encoder_disable,
  588. };
  589. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  590. .destroy = radeon_enc_destroy,
  591. };
  592. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  593. {
  594. struct drm_device *dev = encoder->dev;
  595. struct radeon_device *rdev = dev->dev_private;
  596. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  597. DRM_DEBUG_KMS("\n");
  598. switch (mode) {
  599. case DRM_MODE_DPMS_ON:
  600. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  601. break;
  602. case DRM_MODE_DPMS_STANDBY:
  603. case DRM_MODE_DPMS_SUSPEND:
  604. case DRM_MODE_DPMS_OFF:
  605. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  606. break;
  607. }
  608. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  609. if (rdev->is_atom_bios)
  610. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  611. else
  612. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  613. }
  614. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  615. {
  616. struct radeon_device *rdev = encoder->dev->dev_private;
  617. if (rdev->is_atom_bios)
  618. radeon_atom_output_lock(encoder, true);
  619. else
  620. radeon_combios_output_lock(encoder, true);
  621. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  622. }
  623. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  624. {
  625. struct radeon_device *rdev = encoder->dev->dev_private;
  626. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  627. if (rdev->is_atom_bios)
  628. radeon_atom_output_lock(encoder, true);
  629. else
  630. radeon_combios_output_lock(encoder, true);
  631. }
  632. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  633. struct drm_display_mode *mode,
  634. struct drm_display_mode *adjusted_mode)
  635. {
  636. struct drm_device *dev = encoder->dev;
  637. struct radeon_device *rdev = dev->dev_private;
  638. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  639. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  640. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  641. int i;
  642. DRM_DEBUG_KMS("\n");
  643. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  644. tmp &= 0xfffff;
  645. if (rdev->family == CHIP_RV280) {
  646. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  647. tmp ^= (1 << 22);
  648. tmds_pll_cntl ^= (1 << 22);
  649. }
  650. if (radeon_encoder->enc_priv) {
  651. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  652. for (i = 0; i < 4; i++) {
  653. if (tmds->tmds_pll[i].freq == 0)
  654. break;
  655. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  656. tmp = tmds->tmds_pll[i].value ;
  657. break;
  658. }
  659. }
  660. }
  661. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  662. if (tmp & 0xfff00000)
  663. tmds_pll_cntl = tmp;
  664. else {
  665. tmds_pll_cntl &= 0xfff00000;
  666. tmds_pll_cntl |= tmp;
  667. }
  668. } else
  669. tmds_pll_cntl = tmp;
  670. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  671. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  672. if (rdev->family == CHIP_R200 ||
  673. rdev->family == CHIP_R100 ||
  674. ASIC_IS_R300(rdev))
  675. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  676. else /* RV chips got this bit reversed */
  677. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  678. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  679. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  680. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  681. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  682. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  683. RADEON_FP_DFP_SYNC_SEL |
  684. RADEON_FP_CRT_SYNC_SEL |
  685. RADEON_FP_CRTC_LOCK_8DOT |
  686. RADEON_FP_USE_SHADOW_EN |
  687. RADEON_FP_CRTC_USE_SHADOW_VEND |
  688. RADEON_FP_CRT_SYNC_ALT);
  689. if (1) /* FIXME rgbBits == 8 */
  690. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  691. else
  692. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  693. if (radeon_crtc->crtc_id == 0) {
  694. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  695. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  696. if (radeon_encoder->rmx_type != RMX_OFF)
  697. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  698. else
  699. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  700. } else
  701. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  702. } else {
  703. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  704. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  705. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  706. } else
  707. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  708. }
  709. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  710. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  711. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  712. if (rdev->is_atom_bios)
  713. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  714. else
  715. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  716. }
  717. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  718. .dpms = radeon_legacy_tmds_int_dpms,
  719. .mode_fixup = radeon_legacy_mode_fixup,
  720. .prepare = radeon_legacy_tmds_int_prepare,
  721. .mode_set = radeon_legacy_tmds_int_mode_set,
  722. .commit = radeon_legacy_tmds_int_commit,
  723. .disable = radeon_legacy_encoder_disable,
  724. };
  725. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  726. .destroy = radeon_enc_destroy,
  727. };
  728. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  729. {
  730. struct drm_device *dev = encoder->dev;
  731. struct radeon_device *rdev = dev->dev_private;
  732. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  733. DRM_DEBUG_KMS("\n");
  734. switch (mode) {
  735. case DRM_MODE_DPMS_ON:
  736. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  737. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  738. break;
  739. case DRM_MODE_DPMS_STANDBY:
  740. case DRM_MODE_DPMS_SUSPEND:
  741. case DRM_MODE_DPMS_OFF:
  742. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  743. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  744. break;
  745. }
  746. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  747. if (rdev->is_atom_bios)
  748. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  749. else
  750. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  751. }
  752. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  753. {
  754. struct radeon_device *rdev = encoder->dev->dev_private;
  755. if (rdev->is_atom_bios)
  756. radeon_atom_output_lock(encoder, true);
  757. else
  758. radeon_combios_output_lock(encoder, true);
  759. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  760. }
  761. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  762. {
  763. struct radeon_device *rdev = encoder->dev->dev_private;
  764. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  765. if (rdev->is_atom_bios)
  766. radeon_atom_output_lock(encoder, false);
  767. else
  768. radeon_combios_output_lock(encoder, false);
  769. }
  770. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  771. struct drm_display_mode *mode,
  772. struct drm_display_mode *adjusted_mode)
  773. {
  774. struct drm_device *dev = encoder->dev;
  775. struct radeon_device *rdev = dev->dev_private;
  776. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  777. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  778. uint32_t fp2_gen_cntl;
  779. DRM_DEBUG_KMS("\n");
  780. if (rdev->is_atom_bios) {
  781. radeon_encoder->pixel_clock = adjusted_mode->clock;
  782. atombios_dvo_setup(encoder, ATOM_ENABLE);
  783. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  784. } else {
  785. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  786. if (1) /* FIXME rgbBits == 8 */
  787. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  788. else
  789. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  790. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  791. RADEON_FP2_DVO_EN |
  792. RADEON_FP2_DVO_RATE_SEL_SDR);
  793. /* XXX: these are oem specific */
  794. if (ASIC_IS_R300(rdev)) {
  795. if ((dev->pdev->device == 0x4850) &&
  796. (dev->pdev->subsystem_vendor == 0x1028) &&
  797. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  798. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  799. else
  800. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  801. /*if (mode->clock > 165000)
  802. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  803. }
  804. if (!radeon_combios_external_tmds_setup(encoder))
  805. radeon_external_tmds_setup(encoder);
  806. }
  807. if (radeon_crtc->crtc_id == 0) {
  808. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  809. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  810. if (radeon_encoder->rmx_type != RMX_OFF)
  811. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  812. else
  813. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  814. } else
  815. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  816. } else {
  817. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  818. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  819. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  820. } else
  821. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  822. }
  823. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  824. if (rdev->is_atom_bios)
  825. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  826. else
  827. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  828. }
  829. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  830. {
  831. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  832. /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
  833. kfree(radeon_encoder->enc_priv);
  834. drm_encoder_cleanup(encoder);
  835. kfree(radeon_encoder);
  836. }
  837. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  838. .dpms = radeon_legacy_tmds_ext_dpms,
  839. .mode_fixup = radeon_legacy_mode_fixup,
  840. .prepare = radeon_legacy_tmds_ext_prepare,
  841. .mode_set = radeon_legacy_tmds_ext_mode_set,
  842. .commit = radeon_legacy_tmds_ext_commit,
  843. .disable = radeon_legacy_encoder_disable,
  844. };
  845. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  846. .destroy = radeon_ext_tmds_enc_destroy,
  847. };
  848. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  849. {
  850. struct drm_device *dev = encoder->dev;
  851. struct radeon_device *rdev = dev->dev_private;
  852. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  853. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  854. uint32_t tv_master_cntl = 0;
  855. bool is_tv;
  856. DRM_DEBUG_KMS("\n");
  857. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  858. if (rdev->family == CHIP_R200)
  859. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  860. else {
  861. if (is_tv)
  862. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  863. else
  864. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  865. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  866. }
  867. switch (mode) {
  868. case DRM_MODE_DPMS_ON:
  869. if (rdev->family == CHIP_R200) {
  870. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  871. } else {
  872. if (is_tv)
  873. tv_master_cntl |= RADEON_TV_ON;
  874. else
  875. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  876. if (rdev->family == CHIP_R420 ||
  877. rdev->family == CHIP_R423 ||
  878. rdev->family == CHIP_RV410)
  879. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  880. R420_TV_DAC_GDACPD |
  881. R420_TV_DAC_BDACPD |
  882. RADEON_TV_DAC_BGSLEEP);
  883. else
  884. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  885. RADEON_TV_DAC_GDACPD |
  886. RADEON_TV_DAC_BDACPD |
  887. RADEON_TV_DAC_BGSLEEP);
  888. }
  889. break;
  890. case DRM_MODE_DPMS_STANDBY:
  891. case DRM_MODE_DPMS_SUSPEND:
  892. case DRM_MODE_DPMS_OFF:
  893. if (rdev->family == CHIP_R200)
  894. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  895. else {
  896. if (is_tv)
  897. tv_master_cntl &= ~RADEON_TV_ON;
  898. else
  899. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  900. if (rdev->family == CHIP_R420 ||
  901. rdev->family == CHIP_R423 ||
  902. rdev->family == CHIP_RV410)
  903. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  904. R420_TV_DAC_GDACPD |
  905. R420_TV_DAC_BDACPD |
  906. RADEON_TV_DAC_BGSLEEP);
  907. else
  908. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  909. RADEON_TV_DAC_GDACPD |
  910. RADEON_TV_DAC_BDACPD |
  911. RADEON_TV_DAC_BGSLEEP);
  912. }
  913. break;
  914. }
  915. if (rdev->family == CHIP_R200) {
  916. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  917. } else {
  918. if (is_tv)
  919. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  920. else
  921. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  922. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  923. }
  924. if (rdev->is_atom_bios)
  925. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  926. else
  927. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  928. }
  929. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  930. {
  931. struct radeon_device *rdev = encoder->dev->dev_private;
  932. if (rdev->is_atom_bios)
  933. radeon_atom_output_lock(encoder, true);
  934. else
  935. radeon_combios_output_lock(encoder, true);
  936. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  937. }
  938. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  939. {
  940. struct radeon_device *rdev = encoder->dev->dev_private;
  941. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  942. if (rdev->is_atom_bios)
  943. radeon_atom_output_lock(encoder, true);
  944. else
  945. radeon_combios_output_lock(encoder, true);
  946. }
  947. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  948. struct drm_display_mode *mode,
  949. struct drm_display_mode *adjusted_mode)
  950. {
  951. struct drm_device *dev = encoder->dev;
  952. struct radeon_device *rdev = dev->dev_private;
  953. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  954. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  955. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  956. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  957. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  958. bool is_tv = false;
  959. DRM_DEBUG_KMS("\n");
  960. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  961. if (rdev->family != CHIP_R200) {
  962. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  963. if (rdev->family == CHIP_R420 ||
  964. rdev->family == CHIP_R423 ||
  965. rdev->family == CHIP_RV410) {
  966. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  967. RADEON_TV_DAC_BGADJ_MASK |
  968. R420_TV_DAC_DACADJ_MASK |
  969. R420_TV_DAC_RDACPD |
  970. R420_TV_DAC_GDACPD |
  971. R420_TV_DAC_BDACPD |
  972. R420_TV_DAC_TVENABLE);
  973. } else {
  974. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  975. RADEON_TV_DAC_BGADJ_MASK |
  976. RADEON_TV_DAC_DACADJ_MASK |
  977. RADEON_TV_DAC_RDACPD |
  978. RADEON_TV_DAC_GDACPD |
  979. RADEON_TV_DAC_BDACPD);
  980. }
  981. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  982. if (is_tv) {
  983. if (tv_dac->tv_std == TV_STD_NTSC ||
  984. tv_dac->tv_std == TV_STD_NTSC_J ||
  985. tv_dac->tv_std == TV_STD_PAL_M ||
  986. tv_dac->tv_std == TV_STD_PAL_60)
  987. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  988. else
  989. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  990. if (tv_dac->tv_std == TV_STD_NTSC ||
  991. tv_dac->tv_std == TV_STD_NTSC_J)
  992. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  993. else
  994. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  995. } else
  996. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  997. tv_dac->ps2_tvdac_adj);
  998. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  999. }
  1000. if (ASIC_IS_R300(rdev)) {
  1001. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  1002. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1003. } else if (rdev->family != CHIP_R200)
  1004. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1005. else if (rdev->family == CHIP_R200)
  1006. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1007. if (rdev->family >= CHIP_R200)
  1008. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  1009. if (is_tv) {
  1010. uint32_t dac_cntl;
  1011. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1012. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1013. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1014. if (ASIC_IS_R300(rdev))
  1015. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1016. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1017. if (radeon_crtc->crtc_id == 0) {
  1018. if (ASIC_IS_R300(rdev)) {
  1019. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1020. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1021. RADEON_DISP_TV_SOURCE_CRTC);
  1022. }
  1023. if (rdev->family >= CHIP_R200) {
  1024. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1025. } else {
  1026. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1027. }
  1028. } else {
  1029. if (ASIC_IS_R300(rdev)) {
  1030. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1031. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1032. }
  1033. if (rdev->family >= CHIP_R200) {
  1034. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1035. } else {
  1036. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1037. }
  1038. }
  1039. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1040. } else {
  1041. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1042. if (radeon_crtc->crtc_id == 0) {
  1043. if (ASIC_IS_R300(rdev)) {
  1044. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1045. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1046. } else if (rdev->family == CHIP_R200) {
  1047. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1048. RADEON_FP2_DVO_RATE_SEL_SDR);
  1049. } else
  1050. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1051. } else {
  1052. if (ASIC_IS_R300(rdev)) {
  1053. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1054. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1055. } else if (rdev->family == CHIP_R200) {
  1056. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1057. RADEON_FP2_DVO_RATE_SEL_SDR);
  1058. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1059. } else
  1060. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1061. }
  1062. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1063. }
  1064. if (ASIC_IS_R300(rdev)) {
  1065. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1066. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1067. } else if (rdev->family != CHIP_R200)
  1068. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1069. else if (rdev->family == CHIP_R200)
  1070. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1071. if (rdev->family >= CHIP_R200)
  1072. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1073. if (is_tv)
  1074. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1075. if (rdev->is_atom_bios)
  1076. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1077. else
  1078. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1079. }
  1080. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1081. struct drm_connector *connector)
  1082. {
  1083. struct drm_device *dev = encoder->dev;
  1084. struct radeon_device *rdev = dev->dev_private;
  1085. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1086. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1087. bool found = false;
  1088. /* save regs needed */
  1089. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1090. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1091. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1092. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1093. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1094. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1095. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1096. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1097. WREG32(RADEON_CRTC2_GEN_CNTL,
  1098. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1099. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1100. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1101. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1102. WREG32(RADEON_DAC_EXT_CNTL,
  1103. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1104. RADEON_DAC2_FORCE_DATA_EN |
  1105. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1106. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1107. WREG32(RADEON_TV_DAC_CNTL,
  1108. RADEON_TV_DAC_STD_NTSC |
  1109. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1110. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1111. RREG32(RADEON_TV_DAC_CNTL);
  1112. mdelay(4);
  1113. WREG32(RADEON_TV_DAC_CNTL,
  1114. RADEON_TV_DAC_NBLANK |
  1115. RADEON_TV_DAC_NHOLD |
  1116. RADEON_TV_MONITOR_DETECT_EN |
  1117. RADEON_TV_DAC_STD_NTSC |
  1118. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1119. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1120. RREG32(RADEON_TV_DAC_CNTL);
  1121. mdelay(6);
  1122. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1123. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1124. found = true;
  1125. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1126. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1127. found = true;
  1128. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1129. }
  1130. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1131. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1132. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1133. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1134. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1135. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1136. return found;
  1137. }
  1138. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1139. struct drm_connector *connector)
  1140. {
  1141. struct drm_device *dev = encoder->dev;
  1142. struct radeon_device *rdev = dev->dev_private;
  1143. uint32_t tv_dac_cntl, dac_cntl2;
  1144. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1145. bool found = false;
  1146. if (ASIC_IS_R300(rdev))
  1147. return r300_legacy_tv_detect(encoder, connector);
  1148. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1149. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1150. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1151. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1152. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1153. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1154. WREG32(RADEON_DAC_CNTL2, tmp);
  1155. tmp = tv_master_cntl | RADEON_TV_ON;
  1156. tmp &= ~(RADEON_TV_ASYNC_RST |
  1157. RADEON_RESTART_PHASE_FIX |
  1158. RADEON_CRT_FIFO_CE_EN |
  1159. RADEON_TV_FIFO_CE_EN |
  1160. RADEON_RE_SYNC_NOW_SEL_MASK);
  1161. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1162. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1163. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1164. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1165. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1166. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1167. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1168. else
  1169. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1170. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1171. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1172. RADEON_RED_MX_FORCE_DAC_DATA |
  1173. RADEON_GRN_MX_FORCE_DAC_DATA |
  1174. RADEON_BLU_MX_FORCE_DAC_DATA |
  1175. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1176. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1177. mdelay(3);
  1178. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1179. if (tmp & RADEON_TV_DAC_GDACDET) {
  1180. found = true;
  1181. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1182. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1183. found = true;
  1184. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1185. }
  1186. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1187. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1188. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1189. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1190. return found;
  1191. }
  1192. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1193. struct drm_connector *connector)
  1194. {
  1195. struct drm_device *dev = encoder->dev;
  1196. struct radeon_device *rdev = dev->dev_private;
  1197. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1198. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  1199. enum drm_connector_status found = connector_status_disconnected;
  1200. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1201. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1202. bool color = true;
  1203. struct drm_crtc *crtc;
  1204. /* find out if crtc2 is in use or if this encoder is using it */
  1205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1206. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1207. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1208. if (encoder->crtc != crtc) {
  1209. return connector_status_disconnected;
  1210. }
  1211. }
  1212. }
  1213. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1214. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1215. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1216. bool tv_detect;
  1217. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1218. return connector_status_disconnected;
  1219. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1220. if (tv_detect && tv_dac)
  1221. found = connector_status_connected;
  1222. return found;
  1223. }
  1224. /* don't probe if the encoder is being used for something else not CRT related */
  1225. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1226. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1227. return connector_status_disconnected;
  1228. }
  1229. /* save the regs we need */
  1230. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1231. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1232. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1233. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1234. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1235. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1236. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1237. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1238. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1239. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1240. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1241. if (ASIC_IS_R300(rdev))
  1242. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1243. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1244. tmp |= RADEON_CRTC2_CRT2_ON |
  1245. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1246. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1247. if (ASIC_IS_R300(rdev)) {
  1248. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1249. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1250. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1251. } else {
  1252. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1253. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1254. }
  1255. tmp = RADEON_TV_DAC_NBLANK |
  1256. RADEON_TV_DAC_NHOLD |
  1257. RADEON_TV_MONITOR_DETECT_EN |
  1258. RADEON_TV_DAC_STD_PS2;
  1259. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1260. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1261. RADEON_DAC2_FORCE_DATA_EN;
  1262. if (color)
  1263. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1264. else
  1265. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1266. if (ASIC_IS_R300(rdev))
  1267. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1268. else
  1269. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1270. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1271. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1272. WREG32(RADEON_DAC_CNTL2, tmp);
  1273. mdelay(10);
  1274. if (ASIC_IS_R300(rdev)) {
  1275. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1276. found = connector_status_connected;
  1277. } else {
  1278. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1279. found = connector_status_connected;
  1280. }
  1281. /* restore regs we used */
  1282. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1283. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1284. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1285. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1286. if (ASIC_IS_R300(rdev)) {
  1287. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1288. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1289. } else {
  1290. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1291. }
  1292. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1293. return found;
  1294. }
  1295. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1296. .dpms = radeon_legacy_tv_dac_dpms,
  1297. .mode_fixup = radeon_legacy_mode_fixup,
  1298. .prepare = radeon_legacy_tv_dac_prepare,
  1299. .mode_set = radeon_legacy_tv_dac_mode_set,
  1300. .commit = radeon_legacy_tv_dac_commit,
  1301. .detect = radeon_legacy_tv_dac_detect,
  1302. .disable = radeon_legacy_encoder_disable,
  1303. };
  1304. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1305. .destroy = radeon_enc_destroy,
  1306. };
  1307. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1308. {
  1309. struct drm_device *dev = encoder->base.dev;
  1310. struct radeon_device *rdev = dev->dev_private;
  1311. struct radeon_encoder_int_tmds *tmds = NULL;
  1312. bool ret;
  1313. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1314. if (!tmds)
  1315. return NULL;
  1316. if (rdev->is_atom_bios)
  1317. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1318. else
  1319. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1320. if (ret == false)
  1321. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1322. return tmds;
  1323. }
  1324. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1325. {
  1326. struct drm_device *dev = encoder->base.dev;
  1327. struct radeon_device *rdev = dev->dev_private;
  1328. struct radeon_encoder_ext_tmds *tmds = NULL;
  1329. bool ret;
  1330. if (rdev->is_atom_bios)
  1331. return NULL;
  1332. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1333. if (!tmds)
  1334. return NULL;
  1335. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1336. if (ret == false)
  1337. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1338. return tmds;
  1339. }
  1340. void
  1341. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1342. {
  1343. struct radeon_device *rdev = dev->dev_private;
  1344. struct drm_encoder *encoder;
  1345. struct radeon_encoder *radeon_encoder;
  1346. /* see if we already added it */
  1347. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1348. radeon_encoder = to_radeon_encoder(encoder);
  1349. if (radeon_encoder->encoder_enum == encoder_enum) {
  1350. radeon_encoder->devices |= supported_device;
  1351. return;
  1352. }
  1353. }
  1354. /* add a new one */
  1355. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1356. if (!radeon_encoder)
  1357. return;
  1358. encoder = &radeon_encoder->base;
  1359. if (rdev->flags & RADEON_SINGLE_CRTC)
  1360. encoder->possible_crtcs = 0x1;
  1361. else
  1362. encoder->possible_crtcs = 0x3;
  1363. radeon_encoder->enc_priv = NULL;
  1364. radeon_encoder->encoder_enum = encoder_enum;
  1365. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1366. radeon_encoder->devices = supported_device;
  1367. radeon_encoder->rmx_type = RMX_OFF;
  1368. switch (radeon_encoder->encoder_id) {
  1369. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1370. encoder->possible_crtcs = 0x1;
  1371. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1372. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1373. if (rdev->is_atom_bios)
  1374. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1375. else
  1376. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1377. radeon_encoder->rmx_type = RMX_FULL;
  1378. break;
  1379. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1380. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1381. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1382. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1383. break;
  1384. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1385. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1386. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1387. if (rdev->is_atom_bios)
  1388. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1389. else
  1390. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1391. break;
  1392. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1393. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1394. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1395. if (rdev->is_atom_bios)
  1396. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1397. else
  1398. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1399. break;
  1400. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1401. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1402. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1403. if (!rdev->is_atom_bios)
  1404. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1405. break;
  1406. }
  1407. }