intel_pm.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  33. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  34. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  35. * during in-memory transfers and, therefore, reduce the power packet.
  36. *
  37. * The benefits of FBC are mostly visible with solid backgrounds and
  38. * variation-less patterns.
  39. *
  40. * FBC-related functionality can be enabled by the means of the
  41. * i915.i915_enable_fbc parameter
  42. */
  43. static void i8xx_disable_fbc(struct drm_device *dev)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. u32 fbc_ctl;
  47. /* Disable compression */
  48. fbc_ctl = I915_READ(FBC_CONTROL);
  49. if ((fbc_ctl & FBC_CTL_EN) == 0)
  50. return;
  51. fbc_ctl &= ~FBC_CTL_EN;
  52. I915_WRITE(FBC_CONTROL, fbc_ctl);
  53. /* Wait for compressing bit to clear */
  54. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  55. DRM_DEBUG_KMS("FBC idle timed out\n");
  56. return;
  57. }
  58. DRM_DEBUG_KMS("disabled FBC\n");
  59. }
  60. static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  61. {
  62. struct drm_device *dev = crtc->dev;
  63. struct drm_i915_private *dev_priv = dev->dev_private;
  64. struct drm_framebuffer *fb = crtc->fb;
  65. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  66. struct drm_i915_gem_object *obj = intel_fb->obj;
  67. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  68. int cfb_pitch;
  69. int plane, i;
  70. u32 fbc_ctl, fbc_ctl2;
  71. cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
  72. if (fb->pitches[0] < cfb_pitch)
  73. cfb_pitch = fb->pitches[0];
  74. /* FBC_CTL wants 64B units */
  75. cfb_pitch = (cfb_pitch / 64) - 1;
  76. plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
  77. /* Clear old tags */
  78. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  79. I915_WRITE(FBC_TAG + (i * 4), 0);
  80. /* Set it up... */
  81. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  82. fbc_ctl2 |= plane;
  83. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  84. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  85. /* enable it... */
  86. fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
  87. if (IS_I945GM(dev))
  88. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  89. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  90. fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
  91. fbc_ctl |= obj->fence_reg;
  92. I915_WRITE(FBC_CONTROL, fbc_ctl);
  93. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
  94. cfb_pitch, crtc->y, intel_crtc->plane);
  95. }
  96. static bool i8xx_fbc_enabled(struct drm_device *dev)
  97. {
  98. struct drm_i915_private *dev_priv = dev->dev_private;
  99. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  100. }
  101. static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  102. {
  103. struct drm_device *dev = crtc->dev;
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct drm_framebuffer *fb = crtc->fb;
  106. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  107. struct drm_i915_gem_object *obj = intel_fb->obj;
  108. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  109. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  110. unsigned long stall_watermark = 200;
  111. u32 dpfc_ctl;
  112. dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
  113. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  114. I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
  115. I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  116. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  117. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  118. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  119. /* enable it... */
  120. I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
  121. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  122. }
  123. static void g4x_disable_fbc(struct drm_device *dev)
  124. {
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 dpfc_ctl;
  127. /* Disable compression */
  128. dpfc_ctl = I915_READ(DPFC_CONTROL);
  129. if (dpfc_ctl & DPFC_CTL_EN) {
  130. dpfc_ctl &= ~DPFC_CTL_EN;
  131. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  132. DRM_DEBUG_KMS("disabled FBC\n");
  133. }
  134. }
  135. static bool g4x_fbc_enabled(struct drm_device *dev)
  136. {
  137. struct drm_i915_private *dev_priv = dev->dev_private;
  138. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  139. }
  140. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  141. {
  142. struct drm_i915_private *dev_priv = dev->dev_private;
  143. u32 blt_ecoskpd;
  144. /* Make sure blitter notifies FBC of writes */
  145. gen6_gt_force_wake_get(dev_priv);
  146. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  147. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  148. GEN6_BLITTER_LOCK_SHIFT;
  149. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  150. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  151. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  152. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  153. GEN6_BLITTER_LOCK_SHIFT);
  154. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  155. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  156. gen6_gt_force_wake_put(dev_priv);
  157. }
  158. static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  159. {
  160. struct drm_device *dev = crtc->dev;
  161. struct drm_i915_private *dev_priv = dev->dev_private;
  162. struct drm_framebuffer *fb = crtc->fb;
  163. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  164. struct drm_i915_gem_object *obj = intel_fb->obj;
  165. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  166. int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
  167. unsigned long stall_watermark = 200;
  168. u32 dpfc_ctl;
  169. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  170. dpfc_ctl &= DPFC_RESERVED;
  171. dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
  172. /* Set persistent mode for front-buffer rendering, ala X. */
  173. dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
  174. dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
  175. I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
  176. I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
  177. (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
  178. (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
  179. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  180. I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
  181. /* enable it... */
  182. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  183. if (IS_GEN6(dev)) {
  184. I915_WRITE(SNB_DPFC_CTL_SA,
  185. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  186. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  187. sandybridge_blit_fbc_update(dev);
  188. }
  189. DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
  190. }
  191. static void ironlake_disable_fbc(struct drm_device *dev)
  192. {
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. u32 dpfc_ctl;
  195. /* Disable compression */
  196. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  197. if (dpfc_ctl & DPFC_CTL_EN) {
  198. dpfc_ctl &= ~DPFC_CTL_EN;
  199. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  200. DRM_DEBUG_KMS("disabled FBC\n");
  201. }
  202. }
  203. static bool ironlake_fbc_enabled(struct drm_device *dev)
  204. {
  205. struct drm_i915_private *dev_priv = dev->dev_private;
  206. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  207. }
  208. bool intel_fbc_enabled(struct drm_device *dev)
  209. {
  210. struct drm_i915_private *dev_priv = dev->dev_private;
  211. if (!dev_priv->display.fbc_enabled)
  212. return false;
  213. return dev_priv->display.fbc_enabled(dev);
  214. }
  215. static void intel_fbc_work_fn(struct work_struct *__work)
  216. {
  217. struct intel_fbc_work *work =
  218. container_of(to_delayed_work(__work),
  219. struct intel_fbc_work, work);
  220. struct drm_device *dev = work->crtc->dev;
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. mutex_lock(&dev->struct_mutex);
  223. if (work == dev_priv->fbc_work) {
  224. /* Double check that we haven't switched fb without cancelling
  225. * the prior work.
  226. */
  227. if (work->crtc->fb == work->fb) {
  228. dev_priv->display.enable_fbc(work->crtc,
  229. work->interval);
  230. dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
  231. dev_priv->cfb_fb = work->crtc->fb->base.id;
  232. dev_priv->cfb_y = work->crtc->y;
  233. }
  234. dev_priv->fbc_work = NULL;
  235. }
  236. mutex_unlock(&dev->struct_mutex);
  237. kfree(work);
  238. }
  239. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  240. {
  241. if (dev_priv->fbc_work == NULL)
  242. return;
  243. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  244. /* Synchronisation is provided by struct_mutex and checking of
  245. * dev_priv->fbc_work, so we can perform the cancellation
  246. * entirely asynchronously.
  247. */
  248. if (cancel_delayed_work(&dev_priv->fbc_work->work))
  249. /* tasklet was killed before being run, clean up */
  250. kfree(dev_priv->fbc_work);
  251. /* Mark the work as no longer wanted so that if it does
  252. * wake-up (because the work was already running and waiting
  253. * for our mutex), it will discover that is no longer
  254. * necessary to run.
  255. */
  256. dev_priv->fbc_work = NULL;
  257. }
  258. void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
  259. {
  260. struct intel_fbc_work *work;
  261. struct drm_device *dev = crtc->dev;
  262. struct drm_i915_private *dev_priv = dev->dev_private;
  263. if (!dev_priv->display.enable_fbc)
  264. return;
  265. intel_cancel_fbc_work(dev_priv);
  266. work = kzalloc(sizeof *work, GFP_KERNEL);
  267. if (work == NULL) {
  268. dev_priv->display.enable_fbc(crtc, interval);
  269. return;
  270. }
  271. work->crtc = crtc;
  272. work->fb = crtc->fb;
  273. work->interval = interval;
  274. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  275. dev_priv->fbc_work = work;
  276. DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
  277. /* Delay the actual enabling to let pageflipping cease and the
  278. * display to settle before starting the compression. Note that
  279. * this delay also serves a second purpose: it allows for a
  280. * vblank to pass after disabling the FBC before we attempt
  281. * to modify the control registers.
  282. *
  283. * A more complicated solution would involve tracking vblanks
  284. * following the termination of the page-flipping sequence
  285. * and indeed performing the enable as a co-routine and not
  286. * waiting synchronously upon the vblank.
  287. */
  288. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  289. }
  290. void intel_disable_fbc(struct drm_device *dev)
  291. {
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. intel_cancel_fbc_work(dev_priv);
  294. if (!dev_priv->display.disable_fbc)
  295. return;
  296. dev_priv->display.disable_fbc(dev);
  297. dev_priv->cfb_plane = -1;
  298. }
  299. /**
  300. * intel_update_fbc - enable/disable FBC as needed
  301. * @dev: the drm_device
  302. *
  303. * Set up the framebuffer compression hardware at mode set time. We
  304. * enable it if possible:
  305. * - plane A only (on pre-965)
  306. * - no pixel mulitply/line duplication
  307. * - no alpha buffer discard
  308. * - no dual wide
  309. * - framebuffer <= 2048 in width, 1536 in height
  310. *
  311. * We can't assume that any compression will take place (worst case),
  312. * so the compressed buffer has to be the same size as the uncompressed
  313. * one. It also must reside (along with the line length buffer) in
  314. * stolen memory.
  315. *
  316. * We need to enable/disable FBC on a global basis.
  317. */
  318. void intel_update_fbc(struct drm_device *dev)
  319. {
  320. struct drm_i915_private *dev_priv = dev->dev_private;
  321. struct drm_crtc *crtc = NULL, *tmp_crtc;
  322. struct intel_crtc *intel_crtc;
  323. struct drm_framebuffer *fb;
  324. struct intel_framebuffer *intel_fb;
  325. struct drm_i915_gem_object *obj;
  326. int enable_fbc;
  327. if (!i915_powersave)
  328. return;
  329. if (!I915_HAS_FBC(dev))
  330. return;
  331. /*
  332. * If FBC is already on, we just have to verify that we can
  333. * keep it that way...
  334. * Need to disable if:
  335. * - more than one pipe is active
  336. * - changing FBC params (stride, fence, mode)
  337. * - new fb is too large to fit in compressed buffer
  338. * - going to an unsupported config (interlace, pixel multiply, etc.)
  339. */
  340. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  341. if (tmp_crtc->enabled &&
  342. !to_intel_crtc(tmp_crtc)->primary_disabled &&
  343. tmp_crtc->fb) {
  344. if (crtc) {
  345. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  346. dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
  347. goto out_disable;
  348. }
  349. crtc = tmp_crtc;
  350. }
  351. }
  352. if (!crtc || crtc->fb == NULL) {
  353. DRM_DEBUG_KMS("no output, disabling\n");
  354. dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
  355. goto out_disable;
  356. }
  357. intel_crtc = to_intel_crtc(crtc);
  358. fb = crtc->fb;
  359. intel_fb = to_intel_framebuffer(fb);
  360. obj = intel_fb->obj;
  361. enable_fbc = i915_enable_fbc;
  362. if (enable_fbc < 0) {
  363. DRM_DEBUG_KMS("fbc set to per-chip default\n");
  364. enable_fbc = 1;
  365. if (INTEL_INFO(dev)->gen <= 6)
  366. enable_fbc = 0;
  367. }
  368. if (!enable_fbc) {
  369. DRM_DEBUG_KMS("fbc disabled per module param\n");
  370. dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
  371. goto out_disable;
  372. }
  373. if (intel_fb->obj->base.size > dev_priv->cfb_size) {
  374. DRM_DEBUG_KMS("framebuffer too large, disabling "
  375. "compression\n");
  376. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  377. goto out_disable;
  378. }
  379. if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
  380. (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
  381. DRM_DEBUG_KMS("mode incompatible with compression, "
  382. "disabling\n");
  383. dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
  384. goto out_disable;
  385. }
  386. if ((crtc->mode.hdisplay > 2048) ||
  387. (crtc->mode.vdisplay > 1536)) {
  388. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  389. dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
  390. goto out_disable;
  391. }
  392. if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
  393. DRM_DEBUG_KMS("plane not 0, disabling compression\n");
  394. dev_priv->no_fbc_reason = FBC_BAD_PLANE;
  395. goto out_disable;
  396. }
  397. /* The use of a CPU fence is mandatory in order to detect writes
  398. * by the CPU to the scanout and trigger updates to the FBC.
  399. */
  400. if (obj->tiling_mode != I915_TILING_X ||
  401. obj->fence_reg == I915_FENCE_REG_NONE) {
  402. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  403. dev_priv->no_fbc_reason = FBC_NOT_TILED;
  404. goto out_disable;
  405. }
  406. /* If the kernel debugger is active, always disable compression */
  407. if (in_dbg_master())
  408. goto out_disable;
  409. /* If the scanout has not changed, don't modify the FBC settings.
  410. * Note that we make the fundamental assumption that the fb->obj
  411. * cannot be unpinned (and have its GTT offset and fence revoked)
  412. * without first being decoupled from the scanout and FBC disabled.
  413. */
  414. if (dev_priv->cfb_plane == intel_crtc->plane &&
  415. dev_priv->cfb_fb == fb->base.id &&
  416. dev_priv->cfb_y == crtc->y)
  417. return;
  418. if (intel_fbc_enabled(dev)) {
  419. /* We update FBC along two paths, after changing fb/crtc
  420. * configuration (modeswitching) and after page-flipping
  421. * finishes. For the latter, we know that not only did
  422. * we disable the FBC at the start of the page-flip
  423. * sequence, but also more than one vblank has passed.
  424. *
  425. * For the former case of modeswitching, it is possible
  426. * to switch between two FBC valid configurations
  427. * instantaneously so we do need to disable the FBC
  428. * before we can modify its control registers. We also
  429. * have to wait for the next vblank for that to take
  430. * effect. However, since we delay enabling FBC we can
  431. * assume that a vblank has passed since disabling and
  432. * that we can safely alter the registers in the deferred
  433. * callback.
  434. *
  435. * In the scenario that we go from a valid to invalid
  436. * and then back to valid FBC configuration we have
  437. * no strict enforcement that a vblank occurred since
  438. * disabling the FBC. However, along all current pipe
  439. * disabling paths we do need to wait for a vblank at
  440. * some point. And we wait before enabling FBC anyway.
  441. */
  442. DRM_DEBUG_KMS("disabling active FBC for update\n");
  443. intel_disable_fbc(dev);
  444. }
  445. intel_enable_fbc(crtc, 500);
  446. return;
  447. out_disable:
  448. /* Multiple disables should be harmless */
  449. if (intel_fbc_enabled(dev)) {
  450. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  451. intel_disable_fbc(dev);
  452. }
  453. }
  454. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  455. {
  456. drm_i915_private_t *dev_priv = dev->dev_private;
  457. u32 tmp;
  458. tmp = I915_READ(CLKCFG);
  459. switch (tmp & CLKCFG_FSB_MASK) {
  460. case CLKCFG_FSB_533:
  461. dev_priv->fsb_freq = 533; /* 133*4 */
  462. break;
  463. case CLKCFG_FSB_800:
  464. dev_priv->fsb_freq = 800; /* 200*4 */
  465. break;
  466. case CLKCFG_FSB_667:
  467. dev_priv->fsb_freq = 667; /* 167*4 */
  468. break;
  469. case CLKCFG_FSB_400:
  470. dev_priv->fsb_freq = 400; /* 100*4 */
  471. break;
  472. }
  473. switch (tmp & CLKCFG_MEM_MASK) {
  474. case CLKCFG_MEM_533:
  475. dev_priv->mem_freq = 533;
  476. break;
  477. case CLKCFG_MEM_667:
  478. dev_priv->mem_freq = 667;
  479. break;
  480. case CLKCFG_MEM_800:
  481. dev_priv->mem_freq = 800;
  482. break;
  483. }
  484. /* detect pineview DDR3 setting */
  485. tmp = I915_READ(CSHRDDR3CTL);
  486. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  487. }
  488. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  489. {
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. u16 ddrpll, csipll;
  492. ddrpll = I915_READ16(DDRMPLL1);
  493. csipll = I915_READ16(CSIPLL0);
  494. switch (ddrpll & 0xff) {
  495. case 0xc:
  496. dev_priv->mem_freq = 800;
  497. break;
  498. case 0x10:
  499. dev_priv->mem_freq = 1066;
  500. break;
  501. case 0x14:
  502. dev_priv->mem_freq = 1333;
  503. break;
  504. case 0x18:
  505. dev_priv->mem_freq = 1600;
  506. break;
  507. default:
  508. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  509. ddrpll & 0xff);
  510. dev_priv->mem_freq = 0;
  511. break;
  512. }
  513. dev_priv->ips.r_t = dev_priv->mem_freq;
  514. switch (csipll & 0x3ff) {
  515. case 0x00c:
  516. dev_priv->fsb_freq = 3200;
  517. break;
  518. case 0x00e:
  519. dev_priv->fsb_freq = 3733;
  520. break;
  521. case 0x010:
  522. dev_priv->fsb_freq = 4266;
  523. break;
  524. case 0x012:
  525. dev_priv->fsb_freq = 4800;
  526. break;
  527. case 0x014:
  528. dev_priv->fsb_freq = 5333;
  529. break;
  530. case 0x016:
  531. dev_priv->fsb_freq = 5866;
  532. break;
  533. case 0x018:
  534. dev_priv->fsb_freq = 6400;
  535. break;
  536. default:
  537. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  538. csipll & 0x3ff);
  539. dev_priv->fsb_freq = 0;
  540. break;
  541. }
  542. if (dev_priv->fsb_freq == 3200) {
  543. dev_priv->ips.c_m = 0;
  544. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  545. dev_priv->ips.c_m = 1;
  546. } else {
  547. dev_priv->ips.c_m = 2;
  548. }
  549. }
  550. static const struct cxsr_latency cxsr_latency_table[] = {
  551. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  552. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  553. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  554. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  555. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  556. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  557. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  558. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  559. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  560. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  561. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  562. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  563. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  564. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  565. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  566. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  567. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  568. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  569. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  570. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  571. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  572. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  573. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  574. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  575. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  576. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  577. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  578. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  579. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  580. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  581. };
  582. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  583. int is_ddr3,
  584. int fsb,
  585. int mem)
  586. {
  587. const struct cxsr_latency *latency;
  588. int i;
  589. if (fsb == 0 || mem == 0)
  590. return NULL;
  591. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  592. latency = &cxsr_latency_table[i];
  593. if (is_desktop == latency->is_desktop &&
  594. is_ddr3 == latency->is_ddr3 &&
  595. fsb == latency->fsb_freq && mem == latency->mem_freq)
  596. return latency;
  597. }
  598. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  599. return NULL;
  600. }
  601. static void pineview_disable_cxsr(struct drm_device *dev)
  602. {
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. /* deactivate cxsr */
  605. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  606. }
  607. /*
  608. * Latency for FIFO fetches is dependent on several factors:
  609. * - memory configuration (speed, channels)
  610. * - chipset
  611. * - current MCH state
  612. * It can be fairly high in some situations, so here we assume a fairly
  613. * pessimal value. It's a tradeoff between extra memory fetches (if we
  614. * set this value too high, the FIFO will fetch frequently to stay full)
  615. * and power consumption (set it too low to save power and we might see
  616. * FIFO underruns and display "flicker").
  617. *
  618. * A value of 5us seems to be a good balance; safe for very low end
  619. * platforms but not overly aggressive on lower latency configs.
  620. */
  621. static const int latency_ns = 5000;
  622. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  623. {
  624. struct drm_i915_private *dev_priv = dev->dev_private;
  625. uint32_t dsparb = I915_READ(DSPARB);
  626. int size;
  627. size = dsparb & 0x7f;
  628. if (plane)
  629. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  630. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  631. plane ? "B" : "A", size);
  632. return size;
  633. }
  634. static int i85x_get_fifo_size(struct drm_device *dev, int plane)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. uint32_t dsparb = I915_READ(DSPARB);
  638. int size;
  639. size = dsparb & 0x1ff;
  640. if (plane)
  641. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  642. size >>= 1; /* Convert to cachelines */
  643. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  644. plane ? "B" : "A", size);
  645. return size;
  646. }
  647. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  648. {
  649. struct drm_i915_private *dev_priv = dev->dev_private;
  650. uint32_t dsparb = I915_READ(DSPARB);
  651. int size;
  652. size = dsparb & 0x7f;
  653. size >>= 2; /* Convert to cachelines */
  654. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  655. plane ? "B" : "A",
  656. size);
  657. return size;
  658. }
  659. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  660. {
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. uint32_t dsparb = I915_READ(DSPARB);
  663. int size;
  664. size = dsparb & 0x7f;
  665. size >>= 1; /* Convert to cachelines */
  666. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  667. plane ? "B" : "A", size);
  668. return size;
  669. }
  670. /* Pineview has different values for various configs */
  671. static const struct intel_watermark_params pineview_display_wm = {
  672. PINEVIEW_DISPLAY_FIFO,
  673. PINEVIEW_MAX_WM,
  674. PINEVIEW_DFT_WM,
  675. PINEVIEW_GUARD_WM,
  676. PINEVIEW_FIFO_LINE_SIZE
  677. };
  678. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  679. PINEVIEW_DISPLAY_FIFO,
  680. PINEVIEW_MAX_WM,
  681. PINEVIEW_DFT_HPLLOFF_WM,
  682. PINEVIEW_GUARD_WM,
  683. PINEVIEW_FIFO_LINE_SIZE
  684. };
  685. static const struct intel_watermark_params pineview_cursor_wm = {
  686. PINEVIEW_CURSOR_FIFO,
  687. PINEVIEW_CURSOR_MAX_WM,
  688. PINEVIEW_CURSOR_DFT_WM,
  689. PINEVIEW_CURSOR_GUARD_WM,
  690. PINEVIEW_FIFO_LINE_SIZE,
  691. };
  692. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  693. PINEVIEW_CURSOR_FIFO,
  694. PINEVIEW_CURSOR_MAX_WM,
  695. PINEVIEW_CURSOR_DFT_WM,
  696. PINEVIEW_CURSOR_GUARD_WM,
  697. PINEVIEW_FIFO_LINE_SIZE
  698. };
  699. static const struct intel_watermark_params g4x_wm_info = {
  700. G4X_FIFO_SIZE,
  701. G4X_MAX_WM,
  702. G4X_MAX_WM,
  703. 2,
  704. G4X_FIFO_LINE_SIZE,
  705. };
  706. static const struct intel_watermark_params g4x_cursor_wm_info = {
  707. I965_CURSOR_FIFO,
  708. I965_CURSOR_MAX_WM,
  709. I965_CURSOR_DFT_WM,
  710. 2,
  711. G4X_FIFO_LINE_SIZE,
  712. };
  713. static const struct intel_watermark_params valleyview_wm_info = {
  714. VALLEYVIEW_FIFO_SIZE,
  715. VALLEYVIEW_MAX_WM,
  716. VALLEYVIEW_MAX_WM,
  717. 2,
  718. G4X_FIFO_LINE_SIZE,
  719. };
  720. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  721. I965_CURSOR_FIFO,
  722. VALLEYVIEW_CURSOR_MAX_WM,
  723. I965_CURSOR_DFT_WM,
  724. 2,
  725. G4X_FIFO_LINE_SIZE,
  726. };
  727. static const struct intel_watermark_params i965_cursor_wm_info = {
  728. I965_CURSOR_FIFO,
  729. I965_CURSOR_MAX_WM,
  730. I965_CURSOR_DFT_WM,
  731. 2,
  732. I915_FIFO_LINE_SIZE,
  733. };
  734. static const struct intel_watermark_params i945_wm_info = {
  735. I945_FIFO_SIZE,
  736. I915_MAX_WM,
  737. 1,
  738. 2,
  739. I915_FIFO_LINE_SIZE
  740. };
  741. static const struct intel_watermark_params i915_wm_info = {
  742. I915_FIFO_SIZE,
  743. I915_MAX_WM,
  744. 1,
  745. 2,
  746. I915_FIFO_LINE_SIZE
  747. };
  748. static const struct intel_watermark_params i855_wm_info = {
  749. I855GM_FIFO_SIZE,
  750. I915_MAX_WM,
  751. 1,
  752. 2,
  753. I830_FIFO_LINE_SIZE
  754. };
  755. static const struct intel_watermark_params i830_wm_info = {
  756. I830_FIFO_SIZE,
  757. I915_MAX_WM,
  758. 1,
  759. 2,
  760. I830_FIFO_LINE_SIZE
  761. };
  762. static const struct intel_watermark_params ironlake_display_wm_info = {
  763. ILK_DISPLAY_FIFO,
  764. ILK_DISPLAY_MAXWM,
  765. ILK_DISPLAY_DFTWM,
  766. 2,
  767. ILK_FIFO_LINE_SIZE
  768. };
  769. static const struct intel_watermark_params ironlake_cursor_wm_info = {
  770. ILK_CURSOR_FIFO,
  771. ILK_CURSOR_MAXWM,
  772. ILK_CURSOR_DFTWM,
  773. 2,
  774. ILK_FIFO_LINE_SIZE
  775. };
  776. static const struct intel_watermark_params ironlake_display_srwm_info = {
  777. ILK_DISPLAY_SR_FIFO,
  778. ILK_DISPLAY_MAX_SRWM,
  779. ILK_DISPLAY_DFT_SRWM,
  780. 2,
  781. ILK_FIFO_LINE_SIZE
  782. };
  783. static const struct intel_watermark_params ironlake_cursor_srwm_info = {
  784. ILK_CURSOR_SR_FIFO,
  785. ILK_CURSOR_MAX_SRWM,
  786. ILK_CURSOR_DFT_SRWM,
  787. 2,
  788. ILK_FIFO_LINE_SIZE
  789. };
  790. static const struct intel_watermark_params sandybridge_display_wm_info = {
  791. SNB_DISPLAY_FIFO,
  792. SNB_DISPLAY_MAXWM,
  793. SNB_DISPLAY_DFTWM,
  794. 2,
  795. SNB_FIFO_LINE_SIZE
  796. };
  797. static const struct intel_watermark_params sandybridge_cursor_wm_info = {
  798. SNB_CURSOR_FIFO,
  799. SNB_CURSOR_MAXWM,
  800. SNB_CURSOR_DFTWM,
  801. 2,
  802. SNB_FIFO_LINE_SIZE
  803. };
  804. static const struct intel_watermark_params sandybridge_display_srwm_info = {
  805. SNB_DISPLAY_SR_FIFO,
  806. SNB_DISPLAY_MAX_SRWM,
  807. SNB_DISPLAY_DFT_SRWM,
  808. 2,
  809. SNB_FIFO_LINE_SIZE
  810. };
  811. static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
  812. SNB_CURSOR_SR_FIFO,
  813. SNB_CURSOR_MAX_SRWM,
  814. SNB_CURSOR_DFT_SRWM,
  815. 2,
  816. SNB_FIFO_LINE_SIZE
  817. };
  818. /**
  819. * intel_calculate_wm - calculate watermark level
  820. * @clock_in_khz: pixel clock
  821. * @wm: chip FIFO params
  822. * @pixel_size: display pixel size
  823. * @latency_ns: memory latency for the platform
  824. *
  825. * Calculate the watermark level (the level at which the display plane will
  826. * start fetching from memory again). Each chip has a different display
  827. * FIFO size and allocation, so the caller needs to figure that out and pass
  828. * in the correct intel_watermark_params structure.
  829. *
  830. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  831. * on the pixel size. When it reaches the watermark level, it'll start
  832. * fetching FIFO line sized based chunks from memory until the FIFO fills
  833. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  834. * will occur, and a display engine hang could result.
  835. */
  836. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  837. const struct intel_watermark_params *wm,
  838. int fifo_size,
  839. int pixel_size,
  840. unsigned long latency_ns)
  841. {
  842. long entries_required, wm_size;
  843. /*
  844. * Note: we need to make sure we don't overflow for various clock &
  845. * latency values.
  846. * clocks go from a few thousand to several hundred thousand.
  847. * latency is usually a few thousand
  848. */
  849. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  850. 1000;
  851. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  852. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  853. wm_size = fifo_size - (entries_required + wm->guard_size);
  854. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  855. /* Don't promote wm_size to unsigned... */
  856. if (wm_size > (long)wm->max_wm)
  857. wm_size = wm->max_wm;
  858. if (wm_size <= 0)
  859. wm_size = wm->default_wm;
  860. return wm_size;
  861. }
  862. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  863. {
  864. struct drm_crtc *crtc, *enabled = NULL;
  865. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  866. if (crtc->enabled && crtc->fb) {
  867. if (enabled)
  868. return NULL;
  869. enabled = crtc;
  870. }
  871. }
  872. return enabled;
  873. }
  874. static void pineview_update_wm(struct drm_device *dev)
  875. {
  876. struct drm_i915_private *dev_priv = dev->dev_private;
  877. struct drm_crtc *crtc;
  878. const struct cxsr_latency *latency;
  879. u32 reg;
  880. unsigned long wm;
  881. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  882. dev_priv->fsb_freq, dev_priv->mem_freq);
  883. if (!latency) {
  884. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  885. pineview_disable_cxsr(dev);
  886. return;
  887. }
  888. crtc = single_enabled_crtc(dev);
  889. if (crtc) {
  890. int clock = crtc->mode.clock;
  891. int pixel_size = crtc->fb->bits_per_pixel / 8;
  892. /* Display SR */
  893. wm = intel_calculate_wm(clock, &pineview_display_wm,
  894. pineview_display_wm.fifo_size,
  895. pixel_size, latency->display_sr);
  896. reg = I915_READ(DSPFW1);
  897. reg &= ~DSPFW_SR_MASK;
  898. reg |= wm << DSPFW_SR_SHIFT;
  899. I915_WRITE(DSPFW1, reg);
  900. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  901. /* cursor SR */
  902. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  903. pineview_display_wm.fifo_size,
  904. pixel_size, latency->cursor_sr);
  905. reg = I915_READ(DSPFW3);
  906. reg &= ~DSPFW_CURSOR_SR_MASK;
  907. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  908. I915_WRITE(DSPFW3, reg);
  909. /* Display HPLL off SR */
  910. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  911. pineview_display_hplloff_wm.fifo_size,
  912. pixel_size, latency->display_hpll_disable);
  913. reg = I915_READ(DSPFW3);
  914. reg &= ~DSPFW_HPLL_SR_MASK;
  915. reg |= wm & DSPFW_HPLL_SR_MASK;
  916. I915_WRITE(DSPFW3, reg);
  917. /* cursor HPLL off SR */
  918. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  919. pineview_display_hplloff_wm.fifo_size,
  920. pixel_size, latency->cursor_hpll_disable);
  921. reg = I915_READ(DSPFW3);
  922. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  923. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  924. I915_WRITE(DSPFW3, reg);
  925. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  926. /* activate cxsr */
  927. I915_WRITE(DSPFW3,
  928. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  929. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  930. } else {
  931. pineview_disable_cxsr(dev);
  932. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  933. }
  934. }
  935. static bool g4x_compute_wm0(struct drm_device *dev,
  936. int plane,
  937. const struct intel_watermark_params *display,
  938. int display_latency_ns,
  939. const struct intel_watermark_params *cursor,
  940. int cursor_latency_ns,
  941. int *plane_wm,
  942. int *cursor_wm)
  943. {
  944. struct drm_crtc *crtc;
  945. int htotal, hdisplay, clock, pixel_size;
  946. int line_time_us, line_count;
  947. int entries, tlb_miss;
  948. crtc = intel_get_crtc_for_plane(dev, plane);
  949. if (crtc->fb == NULL || !crtc->enabled) {
  950. *cursor_wm = cursor->guard_size;
  951. *plane_wm = display->guard_size;
  952. return false;
  953. }
  954. htotal = crtc->mode.htotal;
  955. hdisplay = crtc->mode.hdisplay;
  956. clock = crtc->mode.clock;
  957. pixel_size = crtc->fb->bits_per_pixel / 8;
  958. /* Use the small buffer method to calculate plane watermark */
  959. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  960. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  961. if (tlb_miss > 0)
  962. entries += tlb_miss;
  963. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  964. *plane_wm = entries + display->guard_size;
  965. if (*plane_wm > (int)display->max_wm)
  966. *plane_wm = display->max_wm;
  967. /* Use the large buffer method to calculate cursor watermark */
  968. line_time_us = ((htotal * 1000) / clock);
  969. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  970. entries = line_count * 64 * pixel_size;
  971. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  972. if (tlb_miss > 0)
  973. entries += tlb_miss;
  974. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  975. *cursor_wm = entries + cursor->guard_size;
  976. if (*cursor_wm > (int)cursor->max_wm)
  977. *cursor_wm = (int)cursor->max_wm;
  978. return true;
  979. }
  980. /*
  981. * Check the wm result.
  982. *
  983. * If any calculated watermark values is larger than the maximum value that
  984. * can be programmed into the associated watermark register, that watermark
  985. * must be disabled.
  986. */
  987. static bool g4x_check_srwm(struct drm_device *dev,
  988. int display_wm, int cursor_wm,
  989. const struct intel_watermark_params *display,
  990. const struct intel_watermark_params *cursor)
  991. {
  992. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  993. display_wm, cursor_wm);
  994. if (display_wm > display->max_wm) {
  995. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  996. display_wm, display->max_wm);
  997. return false;
  998. }
  999. if (cursor_wm > cursor->max_wm) {
  1000. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1001. cursor_wm, cursor->max_wm);
  1002. return false;
  1003. }
  1004. if (!(display_wm || cursor_wm)) {
  1005. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1006. return false;
  1007. }
  1008. return true;
  1009. }
  1010. static bool g4x_compute_srwm(struct drm_device *dev,
  1011. int plane,
  1012. int latency_ns,
  1013. const struct intel_watermark_params *display,
  1014. const struct intel_watermark_params *cursor,
  1015. int *display_wm, int *cursor_wm)
  1016. {
  1017. struct drm_crtc *crtc;
  1018. int hdisplay, htotal, pixel_size, clock;
  1019. unsigned long line_time_us;
  1020. int line_count, line_size;
  1021. int small, large;
  1022. int entries;
  1023. if (!latency_ns) {
  1024. *display_wm = *cursor_wm = 0;
  1025. return false;
  1026. }
  1027. crtc = intel_get_crtc_for_plane(dev, plane);
  1028. hdisplay = crtc->mode.hdisplay;
  1029. htotal = crtc->mode.htotal;
  1030. clock = crtc->mode.clock;
  1031. pixel_size = crtc->fb->bits_per_pixel / 8;
  1032. line_time_us = (htotal * 1000) / clock;
  1033. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1034. line_size = hdisplay * pixel_size;
  1035. /* Use the minimum of the small and large buffer method for primary */
  1036. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1037. large = line_count * line_size;
  1038. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1039. *display_wm = entries + display->guard_size;
  1040. /* calculate the self-refresh watermark for display cursor */
  1041. entries = line_count * pixel_size * 64;
  1042. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1043. *cursor_wm = entries + cursor->guard_size;
  1044. return g4x_check_srwm(dev,
  1045. *display_wm, *cursor_wm,
  1046. display, cursor);
  1047. }
  1048. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1049. int plane,
  1050. int *plane_prec_mult,
  1051. int *plane_dl,
  1052. int *cursor_prec_mult,
  1053. int *cursor_dl)
  1054. {
  1055. struct drm_crtc *crtc;
  1056. int clock, pixel_size;
  1057. int entries;
  1058. crtc = intel_get_crtc_for_plane(dev, plane);
  1059. if (crtc->fb == NULL || !crtc->enabled)
  1060. return false;
  1061. clock = crtc->mode.clock; /* VESA DOT Clock */
  1062. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1063. entries = (clock / 1000) * pixel_size;
  1064. *plane_prec_mult = (entries > 256) ?
  1065. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1066. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1067. pixel_size);
  1068. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1069. *cursor_prec_mult = (entries > 256) ?
  1070. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1071. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1072. return true;
  1073. }
  1074. /*
  1075. * Update drain latency registers of memory arbiter
  1076. *
  1077. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1078. * to be programmed. Each plane has a drain latency multiplier and a drain
  1079. * latency value.
  1080. */
  1081. static void vlv_update_drain_latency(struct drm_device *dev)
  1082. {
  1083. struct drm_i915_private *dev_priv = dev->dev_private;
  1084. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1085. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1086. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1087. either 16 or 32 */
  1088. /* For plane A, Cursor A */
  1089. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1090. &cursor_prec_mult, &cursora_dl)) {
  1091. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1092. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1093. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1094. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1095. I915_WRITE(VLV_DDL1, cursora_prec |
  1096. (cursora_dl << DDL_CURSORA_SHIFT) |
  1097. planea_prec | planea_dl);
  1098. }
  1099. /* For plane B, Cursor B */
  1100. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1101. &cursor_prec_mult, &cursorb_dl)) {
  1102. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1103. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1104. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1105. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1106. I915_WRITE(VLV_DDL2, cursorb_prec |
  1107. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1108. planeb_prec | planeb_dl);
  1109. }
  1110. }
  1111. #define single_plane_enabled(mask) is_power_of_2(mask)
  1112. static void valleyview_update_wm(struct drm_device *dev)
  1113. {
  1114. static const int sr_latency_ns = 12000;
  1115. struct drm_i915_private *dev_priv = dev->dev_private;
  1116. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1117. int plane_sr, cursor_sr;
  1118. unsigned int enabled = 0;
  1119. vlv_update_drain_latency(dev);
  1120. if (g4x_compute_wm0(dev, 0,
  1121. &valleyview_wm_info, latency_ns,
  1122. &valleyview_cursor_wm_info, latency_ns,
  1123. &planea_wm, &cursora_wm))
  1124. enabled |= 1;
  1125. if (g4x_compute_wm0(dev, 1,
  1126. &valleyview_wm_info, latency_ns,
  1127. &valleyview_cursor_wm_info, latency_ns,
  1128. &planeb_wm, &cursorb_wm))
  1129. enabled |= 2;
  1130. plane_sr = cursor_sr = 0;
  1131. if (single_plane_enabled(enabled) &&
  1132. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1133. sr_latency_ns,
  1134. &valleyview_wm_info,
  1135. &valleyview_cursor_wm_info,
  1136. &plane_sr, &cursor_sr))
  1137. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1138. else
  1139. I915_WRITE(FW_BLC_SELF_VLV,
  1140. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1141. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1142. planea_wm, cursora_wm,
  1143. planeb_wm, cursorb_wm,
  1144. plane_sr, cursor_sr);
  1145. I915_WRITE(DSPFW1,
  1146. (plane_sr << DSPFW_SR_SHIFT) |
  1147. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1148. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1149. planea_wm);
  1150. I915_WRITE(DSPFW2,
  1151. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  1152. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1153. I915_WRITE(DSPFW3,
  1154. (I915_READ(DSPFW3) | (cursor_sr << DSPFW_CURSOR_SR_SHIFT)));
  1155. }
  1156. static void g4x_update_wm(struct drm_device *dev)
  1157. {
  1158. static const int sr_latency_ns = 12000;
  1159. struct drm_i915_private *dev_priv = dev->dev_private;
  1160. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1161. int plane_sr, cursor_sr;
  1162. unsigned int enabled = 0;
  1163. if (g4x_compute_wm0(dev, 0,
  1164. &g4x_wm_info, latency_ns,
  1165. &g4x_cursor_wm_info, latency_ns,
  1166. &planea_wm, &cursora_wm))
  1167. enabled |= 1;
  1168. if (g4x_compute_wm0(dev, 1,
  1169. &g4x_wm_info, latency_ns,
  1170. &g4x_cursor_wm_info, latency_ns,
  1171. &planeb_wm, &cursorb_wm))
  1172. enabled |= 2;
  1173. plane_sr = cursor_sr = 0;
  1174. if (single_plane_enabled(enabled) &&
  1175. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1176. sr_latency_ns,
  1177. &g4x_wm_info,
  1178. &g4x_cursor_wm_info,
  1179. &plane_sr, &cursor_sr))
  1180. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1181. else
  1182. I915_WRITE(FW_BLC_SELF,
  1183. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1184. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1185. planea_wm, cursora_wm,
  1186. planeb_wm, cursorb_wm,
  1187. plane_sr, cursor_sr);
  1188. I915_WRITE(DSPFW1,
  1189. (plane_sr << DSPFW_SR_SHIFT) |
  1190. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1191. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1192. planea_wm);
  1193. I915_WRITE(DSPFW2,
  1194. (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
  1195. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1196. /* HPLL off in SR has some issues on G4x... disable it */
  1197. I915_WRITE(DSPFW3,
  1198. (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
  1199. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1200. }
  1201. static void i965_update_wm(struct drm_device *dev)
  1202. {
  1203. struct drm_i915_private *dev_priv = dev->dev_private;
  1204. struct drm_crtc *crtc;
  1205. int srwm = 1;
  1206. int cursor_sr = 16;
  1207. /* Calc sr entries for one plane configs */
  1208. crtc = single_enabled_crtc(dev);
  1209. if (crtc) {
  1210. /* self-refresh has much higher latency */
  1211. static const int sr_latency_ns = 12000;
  1212. int clock = crtc->mode.clock;
  1213. int htotal = crtc->mode.htotal;
  1214. int hdisplay = crtc->mode.hdisplay;
  1215. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1216. unsigned long line_time_us;
  1217. int entries;
  1218. line_time_us = ((htotal * 1000) / clock);
  1219. /* Use ns/us then divide to preserve precision */
  1220. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1221. pixel_size * hdisplay;
  1222. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1223. srwm = I965_FIFO_SIZE - entries;
  1224. if (srwm < 0)
  1225. srwm = 1;
  1226. srwm &= 0x1ff;
  1227. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1228. entries, srwm);
  1229. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1230. pixel_size * 64;
  1231. entries = DIV_ROUND_UP(entries,
  1232. i965_cursor_wm_info.cacheline_size);
  1233. cursor_sr = i965_cursor_wm_info.fifo_size -
  1234. (entries + i965_cursor_wm_info.guard_size);
  1235. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1236. cursor_sr = i965_cursor_wm_info.max_wm;
  1237. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1238. "cursor %d\n", srwm, cursor_sr);
  1239. if (IS_CRESTLINE(dev))
  1240. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1241. } else {
  1242. /* Turn off self refresh if both pipes are enabled */
  1243. if (IS_CRESTLINE(dev))
  1244. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1245. & ~FW_BLC_SELF_EN);
  1246. }
  1247. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1248. srwm);
  1249. /* 965 has limitations... */
  1250. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1251. (8 << 16) | (8 << 8) | (8 << 0));
  1252. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1253. /* update cursor SR watermark */
  1254. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1255. }
  1256. static void i9xx_update_wm(struct drm_device *dev)
  1257. {
  1258. struct drm_i915_private *dev_priv = dev->dev_private;
  1259. const struct intel_watermark_params *wm_info;
  1260. uint32_t fwater_lo;
  1261. uint32_t fwater_hi;
  1262. int cwm, srwm = 1;
  1263. int fifo_size;
  1264. int planea_wm, planeb_wm;
  1265. struct drm_crtc *crtc, *enabled = NULL;
  1266. if (IS_I945GM(dev))
  1267. wm_info = &i945_wm_info;
  1268. else if (!IS_GEN2(dev))
  1269. wm_info = &i915_wm_info;
  1270. else
  1271. wm_info = &i855_wm_info;
  1272. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1273. crtc = intel_get_crtc_for_plane(dev, 0);
  1274. if (crtc->enabled && crtc->fb) {
  1275. planea_wm = intel_calculate_wm(crtc->mode.clock,
  1276. wm_info, fifo_size,
  1277. crtc->fb->bits_per_pixel / 8,
  1278. latency_ns);
  1279. enabled = crtc;
  1280. } else
  1281. planea_wm = fifo_size - wm_info->guard_size;
  1282. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1283. crtc = intel_get_crtc_for_plane(dev, 1);
  1284. if (crtc->enabled && crtc->fb) {
  1285. planeb_wm = intel_calculate_wm(crtc->mode.clock,
  1286. wm_info, fifo_size,
  1287. crtc->fb->bits_per_pixel / 8,
  1288. latency_ns);
  1289. if (enabled == NULL)
  1290. enabled = crtc;
  1291. else
  1292. enabled = NULL;
  1293. } else
  1294. planeb_wm = fifo_size - wm_info->guard_size;
  1295. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1296. /*
  1297. * Overlay gets an aggressive default since video jitter is bad.
  1298. */
  1299. cwm = 2;
  1300. /* Play safe and disable self-refresh before adjusting watermarks. */
  1301. if (IS_I945G(dev) || IS_I945GM(dev))
  1302. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1303. else if (IS_I915GM(dev))
  1304. I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
  1305. /* Calc sr entries for one plane configs */
  1306. if (HAS_FW_BLC(dev) && enabled) {
  1307. /* self-refresh has much higher latency */
  1308. static const int sr_latency_ns = 6000;
  1309. int clock = enabled->mode.clock;
  1310. int htotal = enabled->mode.htotal;
  1311. int hdisplay = enabled->mode.hdisplay;
  1312. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1313. unsigned long line_time_us;
  1314. int entries;
  1315. line_time_us = (htotal * 1000) / clock;
  1316. /* Use ns/us then divide to preserve precision */
  1317. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1318. pixel_size * hdisplay;
  1319. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1320. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1321. srwm = wm_info->fifo_size - entries;
  1322. if (srwm < 0)
  1323. srwm = 1;
  1324. if (IS_I945G(dev) || IS_I945GM(dev))
  1325. I915_WRITE(FW_BLC_SELF,
  1326. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1327. else if (IS_I915GM(dev))
  1328. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1329. }
  1330. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1331. planea_wm, planeb_wm, cwm, srwm);
  1332. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1333. fwater_hi = (cwm & 0x1f);
  1334. /* Set request length to 8 cachelines per fetch */
  1335. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1336. fwater_hi = fwater_hi | (1 << 8);
  1337. I915_WRITE(FW_BLC, fwater_lo);
  1338. I915_WRITE(FW_BLC2, fwater_hi);
  1339. if (HAS_FW_BLC(dev)) {
  1340. if (enabled) {
  1341. if (IS_I945G(dev) || IS_I945GM(dev))
  1342. I915_WRITE(FW_BLC_SELF,
  1343. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1344. else if (IS_I915GM(dev))
  1345. I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
  1346. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1347. } else
  1348. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1349. }
  1350. }
  1351. static void i830_update_wm(struct drm_device *dev)
  1352. {
  1353. struct drm_i915_private *dev_priv = dev->dev_private;
  1354. struct drm_crtc *crtc;
  1355. uint32_t fwater_lo;
  1356. int planea_wm;
  1357. crtc = single_enabled_crtc(dev);
  1358. if (crtc == NULL)
  1359. return;
  1360. planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
  1361. dev_priv->display.get_fifo_size(dev, 0),
  1362. crtc->fb->bits_per_pixel / 8,
  1363. latency_ns);
  1364. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1365. fwater_lo |= (3<<8) | planea_wm;
  1366. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1367. I915_WRITE(FW_BLC, fwater_lo);
  1368. }
  1369. #define ILK_LP0_PLANE_LATENCY 700
  1370. #define ILK_LP0_CURSOR_LATENCY 1300
  1371. /*
  1372. * Check the wm result.
  1373. *
  1374. * If any calculated watermark values is larger than the maximum value that
  1375. * can be programmed into the associated watermark register, that watermark
  1376. * must be disabled.
  1377. */
  1378. static bool ironlake_check_srwm(struct drm_device *dev, int level,
  1379. int fbc_wm, int display_wm, int cursor_wm,
  1380. const struct intel_watermark_params *display,
  1381. const struct intel_watermark_params *cursor)
  1382. {
  1383. struct drm_i915_private *dev_priv = dev->dev_private;
  1384. DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
  1385. " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
  1386. if (fbc_wm > SNB_FBC_MAX_SRWM) {
  1387. DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
  1388. fbc_wm, SNB_FBC_MAX_SRWM, level);
  1389. /* fbc has it's own way to disable FBC WM */
  1390. I915_WRITE(DISP_ARB_CTL,
  1391. I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
  1392. return false;
  1393. }
  1394. if (display_wm > display->max_wm) {
  1395. DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
  1396. display_wm, SNB_DISPLAY_MAX_SRWM, level);
  1397. return false;
  1398. }
  1399. if (cursor_wm > cursor->max_wm) {
  1400. DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
  1401. cursor_wm, SNB_CURSOR_MAX_SRWM, level);
  1402. return false;
  1403. }
  1404. if (!(fbc_wm || display_wm || cursor_wm)) {
  1405. DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
  1406. return false;
  1407. }
  1408. return true;
  1409. }
  1410. /*
  1411. * Compute watermark values of WM[1-3],
  1412. */
  1413. static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
  1414. int latency_ns,
  1415. const struct intel_watermark_params *display,
  1416. const struct intel_watermark_params *cursor,
  1417. int *fbc_wm, int *display_wm, int *cursor_wm)
  1418. {
  1419. struct drm_crtc *crtc;
  1420. unsigned long line_time_us;
  1421. int hdisplay, htotal, pixel_size, clock;
  1422. int line_count, line_size;
  1423. int small, large;
  1424. int entries;
  1425. if (!latency_ns) {
  1426. *fbc_wm = *display_wm = *cursor_wm = 0;
  1427. return false;
  1428. }
  1429. crtc = intel_get_crtc_for_plane(dev, plane);
  1430. hdisplay = crtc->mode.hdisplay;
  1431. htotal = crtc->mode.htotal;
  1432. clock = crtc->mode.clock;
  1433. pixel_size = crtc->fb->bits_per_pixel / 8;
  1434. line_time_us = (htotal * 1000) / clock;
  1435. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1436. line_size = hdisplay * pixel_size;
  1437. /* Use the minimum of the small and large buffer method for primary */
  1438. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1439. large = line_count * line_size;
  1440. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1441. *display_wm = entries + display->guard_size;
  1442. /*
  1443. * Spec says:
  1444. * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
  1445. */
  1446. *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
  1447. /* calculate the self-refresh watermark for display cursor */
  1448. entries = line_count * pixel_size * 64;
  1449. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1450. *cursor_wm = entries + cursor->guard_size;
  1451. return ironlake_check_srwm(dev, level,
  1452. *fbc_wm, *display_wm, *cursor_wm,
  1453. display, cursor);
  1454. }
  1455. static void ironlake_update_wm(struct drm_device *dev)
  1456. {
  1457. struct drm_i915_private *dev_priv = dev->dev_private;
  1458. int fbc_wm, plane_wm, cursor_wm;
  1459. unsigned int enabled;
  1460. enabled = 0;
  1461. if (g4x_compute_wm0(dev, 0,
  1462. &ironlake_display_wm_info,
  1463. ILK_LP0_PLANE_LATENCY,
  1464. &ironlake_cursor_wm_info,
  1465. ILK_LP0_CURSOR_LATENCY,
  1466. &plane_wm, &cursor_wm)) {
  1467. I915_WRITE(WM0_PIPEA_ILK,
  1468. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1469. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1470. " plane %d, " "cursor: %d\n",
  1471. plane_wm, cursor_wm);
  1472. enabled |= 1;
  1473. }
  1474. if (g4x_compute_wm0(dev, 1,
  1475. &ironlake_display_wm_info,
  1476. ILK_LP0_PLANE_LATENCY,
  1477. &ironlake_cursor_wm_info,
  1478. ILK_LP0_CURSOR_LATENCY,
  1479. &plane_wm, &cursor_wm)) {
  1480. I915_WRITE(WM0_PIPEB_ILK,
  1481. (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
  1482. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1483. " plane %d, cursor: %d\n",
  1484. plane_wm, cursor_wm);
  1485. enabled |= 2;
  1486. }
  1487. /*
  1488. * Calculate and update the self-refresh watermark only when one
  1489. * display plane is used.
  1490. */
  1491. I915_WRITE(WM3_LP_ILK, 0);
  1492. I915_WRITE(WM2_LP_ILK, 0);
  1493. I915_WRITE(WM1_LP_ILK, 0);
  1494. if (!single_plane_enabled(enabled))
  1495. return;
  1496. enabled = ffs(enabled) - 1;
  1497. /* WM1 */
  1498. if (!ironlake_compute_srwm(dev, 1, enabled,
  1499. ILK_READ_WM1_LATENCY() * 500,
  1500. &ironlake_display_srwm_info,
  1501. &ironlake_cursor_srwm_info,
  1502. &fbc_wm, &plane_wm, &cursor_wm))
  1503. return;
  1504. I915_WRITE(WM1_LP_ILK,
  1505. WM1_LP_SR_EN |
  1506. (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1507. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1508. (plane_wm << WM1_LP_SR_SHIFT) |
  1509. cursor_wm);
  1510. /* WM2 */
  1511. if (!ironlake_compute_srwm(dev, 2, enabled,
  1512. ILK_READ_WM2_LATENCY() * 500,
  1513. &ironlake_display_srwm_info,
  1514. &ironlake_cursor_srwm_info,
  1515. &fbc_wm, &plane_wm, &cursor_wm))
  1516. return;
  1517. I915_WRITE(WM2_LP_ILK,
  1518. WM2_LP_EN |
  1519. (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1520. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1521. (plane_wm << WM1_LP_SR_SHIFT) |
  1522. cursor_wm);
  1523. /*
  1524. * WM3 is unsupported on ILK, probably because we don't have latency
  1525. * data for that power state
  1526. */
  1527. }
  1528. static void sandybridge_update_wm(struct drm_device *dev)
  1529. {
  1530. struct drm_i915_private *dev_priv = dev->dev_private;
  1531. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1532. u32 val;
  1533. int fbc_wm, plane_wm, cursor_wm;
  1534. unsigned int enabled;
  1535. enabled = 0;
  1536. if (g4x_compute_wm0(dev, 0,
  1537. &sandybridge_display_wm_info, latency,
  1538. &sandybridge_cursor_wm_info, latency,
  1539. &plane_wm, &cursor_wm)) {
  1540. val = I915_READ(WM0_PIPEA_ILK);
  1541. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1542. I915_WRITE(WM0_PIPEA_ILK, val |
  1543. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1544. DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
  1545. " plane %d, " "cursor: %d\n",
  1546. plane_wm, cursor_wm);
  1547. enabled |= 1;
  1548. }
  1549. if (g4x_compute_wm0(dev, 1,
  1550. &sandybridge_display_wm_info, latency,
  1551. &sandybridge_cursor_wm_info, latency,
  1552. &plane_wm, &cursor_wm)) {
  1553. val = I915_READ(WM0_PIPEB_ILK);
  1554. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1555. I915_WRITE(WM0_PIPEB_ILK, val |
  1556. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1557. DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
  1558. " plane %d, cursor: %d\n",
  1559. plane_wm, cursor_wm);
  1560. enabled |= 2;
  1561. }
  1562. if ((dev_priv->num_pipe == 3) &&
  1563. g4x_compute_wm0(dev, 2,
  1564. &sandybridge_display_wm_info, latency,
  1565. &sandybridge_cursor_wm_info, latency,
  1566. &plane_wm, &cursor_wm)) {
  1567. val = I915_READ(WM0_PIPEC_IVB);
  1568. val &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
  1569. I915_WRITE(WM0_PIPEC_IVB, val |
  1570. ((plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm));
  1571. DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
  1572. " plane %d, cursor: %d\n",
  1573. plane_wm, cursor_wm);
  1574. enabled |= 3;
  1575. }
  1576. /*
  1577. * Calculate and update the self-refresh watermark only when one
  1578. * display plane is used.
  1579. *
  1580. * SNB support 3 levels of watermark.
  1581. *
  1582. * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
  1583. * and disabled in the descending order
  1584. *
  1585. */
  1586. I915_WRITE(WM3_LP_ILK, 0);
  1587. I915_WRITE(WM2_LP_ILK, 0);
  1588. I915_WRITE(WM1_LP_ILK, 0);
  1589. if (!single_plane_enabled(enabled) ||
  1590. dev_priv->sprite_scaling_enabled)
  1591. return;
  1592. enabled = ffs(enabled) - 1;
  1593. /* WM1 */
  1594. if (!ironlake_compute_srwm(dev, 1, enabled,
  1595. SNB_READ_WM1_LATENCY() * 500,
  1596. &sandybridge_display_srwm_info,
  1597. &sandybridge_cursor_srwm_info,
  1598. &fbc_wm, &plane_wm, &cursor_wm))
  1599. return;
  1600. I915_WRITE(WM1_LP_ILK,
  1601. WM1_LP_SR_EN |
  1602. (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1603. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1604. (plane_wm << WM1_LP_SR_SHIFT) |
  1605. cursor_wm);
  1606. /* WM2 */
  1607. if (!ironlake_compute_srwm(dev, 2, enabled,
  1608. SNB_READ_WM2_LATENCY() * 500,
  1609. &sandybridge_display_srwm_info,
  1610. &sandybridge_cursor_srwm_info,
  1611. &fbc_wm, &plane_wm, &cursor_wm))
  1612. return;
  1613. I915_WRITE(WM2_LP_ILK,
  1614. WM2_LP_EN |
  1615. (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1616. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1617. (plane_wm << WM1_LP_SR_SHIFT) |
  1618. cursor_wm);
  1619. /* WM3 */
  1620. if (!ironlake_compute_srwm(dev, 3, enabled,
  1621. SNB_READ_WM3_LATENCY() * 500,
  1622. &sandybridge_display_srwm_info,
  1623. &sandybridge_cursor_srwm_info,
  1624. &fbc_wm, &plane_wm, &cursor_wm))
  1625. return;
  1626. I915_WRITE(WM3_LP_ILK,
  1627. WM3_LP_EN |
  1628. (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
  1629. (fbc_wm << WM1_LP_FBC_SHIFT) |
  1630. (plane_wm << WM1_LP_SR_SHIFT) |
  1631. cursor_wm);
  1632. }
  1633. static void
  1634. haswell_update_linetime_wm(struct drm_device *dev, int pipe,
  1635. struct drm_display_mode *mode)
  1636. {
  1637. struct drm_i915_private *dev_priv = dev->dev_private;
  1638. u32 temp;
  1639. temp = I915_READ(PIPE_WM_LINETIME(pipe));
  1640. temp &= ~PIPE_WM_LINETIME_MASK;
  1641. /* The WM are computed with base on how long it takes to fill a single
  1642. * row at the given clock rate, multiplied by 8.
  1643. * */
  1644. temp |= PIPE_WM_LINETIME_TIME(
  1645. ((mode->crtc_hdisplay * 1000) / mode->clock) * 8);
  1646. /* IPS watermarks are only used by pipe A, and are ignored by
  1647. * pipes B and C. They are calculated similarly to the common
  1648. * linetime values, except that we are using CD clock frequency
  1649. * in MHz instead of pixel rate for the division.
  1650. *
  1651. * This is a placeholder for the IPS watermark calculation code.
  1652. */
  1653. I915_WRITE(PIPE_WM_LINETIME(pipe), temp);
  1654. }
  1655. static bool
  1656. sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
  1657. uint32_t sprite_width, int pixel_size,
  1658. const struct intel_watermark_params *display,
  1659. int display_latency_ns, int *sprite_wm)
  1660. {
  1661. struct drm_crtc *crtc;
  1662. int clock;
  1663. int entries, tlb_miss;
  1664. crtc = intel_get_crtc_for_plane(dev, plane);
  1665. if (crtc->fb == NULL || !crtc->enabled) {
  1666. *sprite_wm = display->guard_size;
  1667. return false;
  1668. }
  1669. clock = crtc->mode.clock;
  1670. /* Use the small buffer method to calculate the sprite watermark */
  1671. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  1672. tlb_miss = display->fifo_size*display->cacheline_size -
  1673. sprite_width * 8;
  1674. if (tlb_miss > 0)
  1675. entries += tlb_miss;
  1676. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  1677. *sprite_wm = entries + display->guard_size;
  1678. if (*sprite_wm > (int)display->max_wm)
  1679. *sprite_wm = display->max_wm;
  1680. return true;
  1681. }
  1682. static bool
  1683. sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
  1684. uint32_t sprite_width, int pixel_size,
  1685. const struct intel_watermark_params *display,
  1686. int latency_ns, int *sprite_wm)
  1687. {
  1688. struct drm_crtc *crtc;
  1689. unsigned long line_time_us;
  1690. int clock;
  1691. int line_count, line_size;
  1692. int small, large;
  1693. int entries;
  1694. if (!latency_ns) {
  1695. *sprite_wm = 0;
  1696. return false;
  1697. }
  1698. crtc = intel_get_crtc_for_plane(dev, plane);
  1699. clock = crtc->mode.clock;
  1700. if (!clock) {
  1701. *sprite_wm = 0;
  1702. return false;
  1703. }
  1704. line_time_us = (sprite_width * 1000) / clock;
  1705. if (!line_time_us) {
  1706. *sprite_wm = 0;
  1707. return false;
  1708. }
  1709. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1710. line_size = sprite_width * pixel_size;
  1711. /* Use the minimum of the small and large buffer method for primary */
  1712. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1713. large = line_count * line_size;
  1714. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1715. *sprite_wm = entries + display->guard_size;
  1716. return *sprite_wm > 0x3ff ? false : true;
  1717. }
  1718. static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
  1719. uint32_t sprite_width, int pixel_size)
  1720. {
  1721. struct drm_i915_private *dev_priv = dev->dev_private;
  1722. int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
  1723. u32 val;
  1724. int sprite_wm, reg;
  1725. int ret;
  1726. switch (pipe) {
  1727. case 0:
  1728. reg = WM0_PIPEA_ILK;
  1729. break;
  1730. case 1:
  1731. reg = WM0_PIPEB_ILK;
  1732. break;
  1733. case 2:
  1734. reg = WM0_PIPEC_IVB;
  1735. break;
  1736. default:
  1737. return; /* bad pipe */
  1738. }
  1739. ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
  1740. &sandybridge_display_wm_info,
  1741. latency, &sprite_wm);
  1742. if (!ret) {
  1743. DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
  1744. pipe);
  1745. return;
  1746. }
  1747. val = I915_READ(reg);
  1748. val &= ~WM0_PIPE_SPRITE_MASK;
  1749. I915_WRITE(reg, val | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
  1750. DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
  1751. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1752. pixel_size,
  1753. &sandybridge_display_srwm_info,
  1754. SNB_READ_WM1_LATENCY() * 500,
  1755. &sprite_wm);
  1756. if (!ret) {
  1757. DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
  1758. pipe);
  1759. return;
  1760. }
  1761. I915_WRITE(WM1S_LP_ILK, sprite_wm);
  1762. /* Only IVB has two more LP watermarks for sprite */
  1763. if (!IS_IVYBRIDGE(dev))
  1764. return;
  1765. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1766. pixel_size,
  1767. &sandybridge_display_srwm_info,
  1768. SNB_READ_WM2_LATENCY() * 500,
  1769. &sprite_wm);
  1770. if (!ret) {
  1771. DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
  1772. pipe);
  1773. return;
  1774. }
  1775. I915_WRITE(WM2S_LP_IVB, sprite_wm);
  1776. ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
  1777. pixel_size,
  1778. &sandybridge_display_srwm_info,
  1779. SNB_READ_WM3_LATENCY() * 500,
  1780. &sprite_wm);
  1781. if (!ret) {
  1782. DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
  1783. pipe);
  1784. return;
  1785. }
  1786. I915_WRITE(WM3S_LP_IVB, sprite_wm);
  1787. }
  1788. /**
  1789. * intel_update_watermarks - update FIFO watermark values based on current modes
  1790. *
  1791. * Calculate watermark values for the various WM regs based on current mode
  1792. * and plane configuration.
  1793. *
  1794. * There are several cases to deal with here:
  1795. * - normal (i.e. non-self-refresh)
  1796. * - self-refresh (SR) mode
  1797. * - lines are large relative to FIFO size (buffer can hold up to 2)
  1798. * - lines are small relative to FIFO size (buffer can hold more than 2
  1799. * lines), so need to account for TLB latency
  1800. *
  1801. * The normal calculation is:
  1802. * watermark = dotclock * bytes per pixel * latency
  1803. * where latency is platform & configuration dependent (we assume pessimal
  1804. * values here).
  1805. *
  1806. * The SR calculation is:
  1807. * watermark = (trunc(latency/line time)+1) * surface width *
  1808. * bytes per pixel
  1809. * where
  1810. * line time = htotal / dotclock
  1811. * surface width = hdisplay for normal plane and 64 for cursor
  1812. * and latency is assumed to be high, as above.
  1813. *
  1814. * The final value programmed to the register should always be rounded up,
  1815. * and include an extra 2 entries to account for clock crossings.
  1816. *
  1817. * We don't use the sprite, so we can ignore that. And on Crestline we have
  1818. * to set the non-SR watermarks to 8.
  1819. */
  1820. void intel_update_watermarks(struct drm_device *dev)
  1821. {
  1822. struct drm_i915_private *dev_priv = dev->dev_private;
  1823. if (dev_priv->display.update_wm)
  1824. dev_priv->display.update_wm(dev);
  1825. }
  1826. void intel_update_linetime_watermarks(struct drm_device *dev,
  1827. int pipe, struct drm_display_mode *mode)
  1828. {
  1829. struct drm_i915_private *dev_priv = dev->dev_private;
  1830. if (dev_priv->display.update_linetime_wm)
  1831. dev_priv->display.update_linetime_wm(dev, pipe, mode);
  1832. }
  1833. void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  1834. uint32_t sprite_width, int pixel_size)
  1835. {
  1836. struct drm_i915_private *dev_priv = dev->dev_private;
  1837. if (dev_priv->display.update_sprite_wm)
  1838. dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
  1839. pixel_size);
  1840. }
  1841. static struct drm_i915_gem_object *
  1842. intel_alloc_context_page(struct drm_device *dev)
  1843. {
  1844. struct drm_i915_gem_object *ctx;
  1845. int ret;
  1846. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  1847. ctx = i915_gem_alloc_object(dev, 4096);
  1848. if (!ctx) {
  1849. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  1850. return NULL;
  1851. }
  1852. ret = i915_gem_object_pin(ctx, 4096, true, false);
  1853. if (ret) {
  1854. DRM_ERROR("failed to pin power context: %d\n", ret);
  1855. goto err_unref;
  1856. }
  1857. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  1858. if (ret) {
  1859. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  1860. goto err_unpin;
  1861. }
  1862. return ctx;
  1863. err_unpin:
  1864. i915_gem_object_unpin(ctx);
  1865. err_unref:
  1866. drm_gem_object_unreference(&ctx->base);
  1867. mutex_unlock(&dev->struct_mutex);
  1868. return NULL;
  1869. }
  1870. /**
  1871. * Lock protecting IPS related data structures
  1872. */
  1873. DEFINE_SPINLOCK(mchdev_lock);
  1874. /* Global for IPS driver to get at the current i915 device. Protected by
  1875. * mchdev_lock. */
  1876. static struct drm_i915_private *i915_mch_dev;
  1877. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  1878. {
  1879. struct drm_i915_private *dev_priv = dev->dev_private;
  1880. u16 rgvswctl;
  1881. assert_spin_locked(&mchdev_lock);
  1882. rgvswctl = I915_READ16(MEMSWCTL);
  1883. if (rgvswctl & MEMCTL_CMD_STS) {
  1884. DRM_DEBUG("gpu busy, RCS change rejected\n");
  1885. return false; /* still busy with another command */
  1886. }
  1887. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  1888. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  1889. I915_WRITE16(MEMSWCTL, rgvswctl);
  1890. POSTING_READ16(MEMSWCTL);
  1891. rgvswctl |= MEMCTL_CMD_STS;
  1892. I915_WRITE16(MEMSWCTL, rgvswctl);
  1893. return true;
  1894. }
  1895. static void ironlake_enable_drps(struct drm_device *dev)
  1896. {
  1897. struct drm_i915_private *dev_priv = dev->dev_private;
  1898. u32 rgvmodectl = I915_READ(MEMMODECTL);
  1899. u8 fmax, fmin, fstart, vstart;
  1900. spin_lock_irq(&mchdev_lock);
  1901. /* Enable temp reporting */
  1902. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  1903. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  1904. /* 100ms RC evaluation intervals */
  1905. I915_WRITE(RCUPEI, 100000);
  1906. I915_WRITE(RCDNEI, 100000);
  1907. /* Set max/min thresholds to 90ms and 80ms respectively */
  1908. I915_WRITE(RCBMAXAVG, 90000);
  1909. I915_WRITE(RCBMINAVG, 80000);
  1910. I915_WRITE(MEMIHYST, 1);
  1911. /* Set up min, max, and cur for interrupt handling */
  1912. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  1913. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  1914. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  1915. MEMMODE_FSTART_SHIFT;
  1916. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  1917. PXVFREQ_PX_SHIFT;
  1918. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  1919. dev_priv->ips.fstart = fstart;
  1920. dev_priv->ips.max_delay = fstart;
  1921. dev_priv->ips.min_delay = fmin;
  1922. dev_priv->ips.cur_delay = fstart;
  1923. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  1924. fmax, fmin, fstart);
  1925. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  1926. /*
  1927. * Interrupts will be enabled in ironlake_irq_postinstall
  1928. */
  1929. I915_WRITE(VIDSTART, vstart);
  1930. POSTING_READ(VIDSTART);
  1931. rgvmodectl |= MEMMODE_SWMODE_EN;
  1932. I915_WRITE(MEMMODECTL, rgvmodectl);
  1933. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  1934. DRM_ERROR("stuck trying to change perf mode\n");
  1935. mdelay(1);
  1936. ironlake_set_drps(dev, fstart);
  1937. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  1938. I915_READ(0x112e0);
  1939. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  1940. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  1941. getrawmonotonic(&dev_priv->ips.last_time2);
  1942. spin_unlock_irq(&mchdev_lock);
  1943. }
  1944. static void ironlake_disable_drps(struct drm_device *dev)
  1945. {
  1946. struct drm_i915_private *dev_priv = dev->dev_private;
  1947. u16 rgvswctl;
  1948. spin_lock_irq(&mchdev_lock);
  1949. rgvswctl = I915_READ16(MEMSWCTL);
  1950. /* Ack interrupts, disable EFC interrupt */
  1951. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  1952. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  1953. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  1954. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1955. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  1956. /* Go back to the starting frequency */
  1957. ironlake_set_drps(dev, dev_priv->ips.fstart);
  1958. mdelay(1);
  1959. rgvswctl |= MEMCTL_CMD_STS;
  1960. I915_WRITE(MEMSWCTL, rgvswctl);
  1961. mdelay(1);
  1962. spin_unlock_irq(&mchdev_lock);
  1963. }
  1964. /* There's a funny hw issue where the hw returns all 0 when reading from
  1965. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  1966. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  1967. * all limits and the gpu stuck at whatever frequency it is at atm).
  1968. */
  1969. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 *val)
  1970. {
  1971. u32 limits;
  1972. limits = 0;
  1973. if (*val >= dev_priv->rps.max_delay)
  1974. *val = dev_priv->rps.max_delay;
  1975. limits |= dev_priv->rps.max_delay << 24;
  1976. /* Only set the down limit when we've reached the lowest level to avoid
  1977. * getting more interrupts, otherwise leave this clear. This prevents a
  1978. * race in the hw when coming out of rc6: There's a tiny window where
  1979. * the hw runs at the minimal clock before selecting the desired
  1980. * frequency, if the down threshold expires in that window we will not
  1981. * receive a down interrupt. */
  1982. if (*val <= dev_priv->rps.min_delay) {
  1983. *val = dev_priv->rps.min_delay;
  1984. limits |= dev_priv->rps.min_delay << 16;
  1985. }
  1986. return limits;
  1987. }
  1988. void gen6_set_rps(struct drm_device *dev, u8 val)
  1989. {
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. u32 limits = gen6_rps_limits(dev_priv, &val);
  1992. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  1993. WARN_ON(val > dev_priv->rps.max_delay);
  1994. WARN_ON(val < dev_priv->rps.min_delay);
  1995. if (val == dev_priv->rps.cur_delay)
  1996. return;
  1997. I915_WRITE(GEN6_RPNSWREQ,
  1998. GEN6_FREQUENCY(val) |
  1999. GEN6_OFFSET(0) |
  2000. GEN6_AGGRESSIVE_TURBO);
  2001. /* Make sure we continue to get interrupts
  2002. * until we hit the minimum or maximum frequencies.
  2003. */
  2004. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, limits);
  2005. POSTING_READ(GEN6_RPNSWREQ);
  2006. dev_priv->rps.cur_delay = val;
  2007. trace_intel_gpu_freq_change(val * 50);
  2008. }
  2009. static void gen6_disable_rps(struct drm_device *dev)
  2010. {
  2011. struct drm_i915_private *dev_priv = dev->dev_private;
  2012. I915_WRITE(GEN6_RC_CONTROL, 0);
  2013. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2014. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2015. I915_WRITE(GEN6_PMIER, 0);
  2016. /* Complete PM interrupt masking here doesn't race with the rps work
  2017. * item again unmasking PM interrupts because that is using a different
  2018. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2019. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2020. spin_lock_irq(&dev_priv->rps.lock);
  2021. dev_priv->rps.pm_iir = 0;
  2022. spin_unlock_irq(&dev_priv->rps.lock);
  2023. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2024. }
  2025. int intel_enable_rc6(const struct drm_device *dev)
  2026. {
  2027. /* Respect the kernel parameter if it is set */
  2028. if (i915_enable_rc6 >= 0)
  2029. return i915_enable_rc6;
  2030. if (INTEL_INFO(dev)->gen == 5) {
  2031. #ifdef CONFIG_INTEL_IOMMU
  2032. /* Disable rc6 on ilk if VT-d is on. */
  2033. if (intel_iommu_gfx_mapped)
  2034. return false;
  2035. #endif
  2036. DRM_DEBUG_DRIVER("Ironlake: only RC6 available\n");
  2037. return INTEL_RC6_ENABLE;
  2038. }
  2039. if (IS_HASWELL(dev)) {
  2040. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2041. return INTEL_RC6_ENABLE;
  2042. }
  2043. /* snb/ivb have more than one rc6 state. */
  2044. if (INTEL_INFO(dev)->gen == 6) {
  2045. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2046. return INTEL_RC6_ENABLE;
  2047. }
  2048. DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
  2049. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2050. }
  2051. static void gen6_enable_rps(struct drm_device *dev)
  2052. {
  2053. struct drm_i915_private *dev_priv = dev->dev_private;
  2054. struct intel_ring_buffer *ring;
  2055. u32 rp_state_cap;
  2056. u32 gt_perf_status;
  2057. u32 pcu_mbox, rc6_mask = 0;
  2058. u32 gtfifodbg;
  2059. int rc6_mode;
  2060. int i;
  2061. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2062. /* Here begins a magic sequence of register writes to enable
  2063. * auto-downclocking.
  2064. *
  2065. * Perhaps there might be some value in exposing these to
  2066. * userspace...
  2067. */
  2068. I915_WRITE(GEN6_RC_STATE, 0);
  2069. /* Clear the DBG now so we don't confuse earlier errors */
  2070. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2071. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2072. I915_WRITE(GTFIFODBG, gtfifodbg);
  2073. }
  2074. gen6_gt_force_wake_get(dev_priv);
  2075. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2076. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2077. /* In units of 100MHz */
  2078. dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2079. dev_priv->rps.min_delay = (rp_state_cap & 0xff0000) >> 16;
  2080. dev_priv->rps.cur_delay = 0;
  2081. /* disable the counters and set deterministic thresholds */
  2082. I915_WRITE(GEN6_RC_CONTROL, 0);
  2083. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2084. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2085. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2086. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2087. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2088. for_each_ring(ring, dev_priv, i)
  2089. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2090. I915_WRITE(GEN6_RC_SLEEP, 0);
  2091. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2092. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2093. I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
  2094. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2095. /* Check if we are enabling RC6 */
  2096. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2097. if (rc6_mode & INTEL_RC6_ENABLE)
  2098. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2099. /* We don't use those on Haswell */
  2100. if (!IS_HASWELL(dev)) {
  2101. if (rc6_mode & INTEL_RC6p_ENABLE)
  2102. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2103. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2104. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2105. }
  2106. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2107. (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2108. (rc6_mask & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2109. (rc6_mask & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2110. I915_WRITE(GEN6_RC_CONTROL,
  2111. rc6_mask |
  2112. GEN6_RC_CTL_EI_MODE(1) |
  2113. GEN6_RC_CTL_HW_ENABLE);
  2114. I915_WRITE(GEN6_RPNSWREQ,
  2115. GEN6_FREQUENCY(10) |
  2116. GEN6_OFFSET(0) |
  2117. GEN6_AGGRESSIVE_TURBO);
  2118. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2119. GEN6_FREQUENCY(12));
  2120. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
  2121. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2122. dev_priv->rps.max_delay << 24 |
  2123. dev_priv->rps.min_delay << 16);
  2124. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2125. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2126. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2127. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2128. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2129. I915_WRITE(GEN6_RP_CONTROL,
  2130. GEN6_RP_MEDIA_TURBO |
  2131. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2132. GEN6_RP_MEDIA_IS_GFX |
  2133. GEN6_RP_ENABLE |
  2134. GEN6_RP_UP_BUSY_AVG |
  2135. (IS_HASWELL(dev) ? GEN7_RP_DOWN_IDLE_AVG : GEN6_RP_DOWN_IDLE_CONT));
  2136. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  2137. 500))
  2138. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  2139. I915_WRITE(GEN6_PCODE_DATA, 0);
  2140. I915_WRITE(GEN6_PCODE_MAILBOX,
  2141. GEN6_PCODE_READY |
  2142. GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
  2143. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  2144. 500))
  2145. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  2146. /* Check for overclock support */
  2147. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  2148. 500))
  2149. DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
  2150. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
  2151. pcu_mbox = I915_READ(GEN6_PCODE_DATA);
  2152. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  2153. 500))
  2154. DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
  2155. if (pcu_mbox & (1<<31)) { /* OC supported */
  2156. dev_priv->rps.max_delay = pcu_mbox & 0xff;
  2157. DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
  2158. }
  2159. gen6_set_rps(dev_priv->dev, (gt_perf_status & 0xff00) >> 8);
  2160. /* requires MSI enabled */
  2161. I915_WRITE(GEN6_PMIER, GEN6_PM_DEFERRED_EVENTS);
  2162. spin_lock_irq(&dev_priv->rps.lock);
  2163. WARN_ON(dev_priv->rps.pm_iir != 0);
  2164. I915_WRITE(GEN6_PMIMR, 0);
  2165. spin_unlock_irq(&dev_priv->rps.lock);
  2166. /* enable all PM interrupts */
  2167. I915_WRITE(GEN6_PMINTRMSK, 0);
  2168. gen6_gt_force_wake_put(dev_priv);
  2169. }
  2170. static void gen6_update_ring_freq(struct drm_device *dev)
  2171. {
  2172. struct drm_i915_private *dev_priv = dev->dev_private;
  2173. int min_freq = 15;
  2174. int gpu_freq, ia_freq, max_ia_freq;
  2175. int scaling_factor = 180;
  2176. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2177. max_ia_freq = cpufreq_quick_get_max(0);
  2178. /*
  2179. * Default to measured freq if none found, PCU will ensure we don't go
  2180. * over
  2181. */
  2182. if (!max_ia_freq)
  2183. max_ia_freq = tsc_khz;
  2184. /* Convert from kHz to MHz */
  2185. max_ia_freq /= 1000;
  2186. /*
  2187. * For each potential GPU frequency, load a ring frequency we'd like
  2188. * to use for memory access. We do this by specifying the IA frequency
  2189. * the PCU should use as a reference to determine the ring frequency.
  2190. */
  2191. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2192. gpu_freq--) {
  2193. int diff = dev_priv->rps.max_delay - gpu_freq;
  2194. /*
  2195. * For GPU frequencies less than 750MHz, just use the lowest
  2196. * ring freq.
  2197. */
  2198. if (gpu_freq < min_freq)
  2199. ia_freq = 800;
  2200. else
  2201. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2202. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2203. I915_WRITE(GEN6_PCODE_DATA,
  2204. (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
  2205. gpu_freq);
  2206. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
  2207. GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
  2208. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
  2209. GEN6_PCODE_READY) == 0, 10)) {
  2210. DRM_ERROR("pcode write of freq table timed out\n");
  2211. continue;
  2212. }
  2213. }
  2214. }
  2215. void ironlake_teardown_rc6(struct drm_device *dev)
  2216. {
  2217. struct drm_i915_private *dev_priv = dev->dev_private;
  2218. if (dev_priv->renderctx) {
  2219. i915_gem_object_unpin(dev_priv->renderctx);
  2220. drm_gem_object_unreference(&dev_priv->renderctx->base);
  2221. dev_priv->renderctx = NULL;
  2222. }
  2223. if (dev_priv->pwrctx) {
  2224. i915_gem_object_unpin(dev_priv->pwrctx);
  2225. drm_gem_object_unreference(&dev_priv->pwrctx->base);
  2226. dev_priv->pwrctx = NULL;
  2227. }
  2228. }
  2229. static void ironlake_disable_rc6(struct drm_device *dev)
  2230. {
  2231. struct drm_i915_private *dev_priv = dev->dev_private;
  2232. if (I915_READ(PWRCTXA)) {
  2233. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  2234. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  2235. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  2236. 50);
  2237. I915_WRITE(PWRCTXA, 0);
  2238. POSTING_READ(PWRCTXA);
  2239. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2240. POSTING_READ(RSTDBYCTL);
  2241. }
  2242. }
  2243. static int ironlake_setup_rc6(struct drm_device *dev)
  2244. {
  2245. struct drm_i915_private *dev_priv = dev->dev_private;
  2246. if (dev_priv->renderctx == NULL)
  2247. dev_priv->renderctx = intel_alloc_context_page(dev);
  2248. if (!dev_priv->renderctx)
  2249. return -ENOMEM;
  2250. if (dev_priv->pwrctx == NULL)
  2251. dev_priv->pwrctx = intel_alloc_context_page(dev);
  2252. if (!dev_priv->pwrctx) {
  2253. ironlake_teardown_rc6(dev);
  2254. return -ENOMEM;
  2255. }
  2256. return 0;
  2257. }
  2258. static void ironlake_enable_rc6(struct drm_device *dev)
  2259. {
  2260. struct drm_i915_private *dev_priv = dev->dev_private;
  2261. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  2262. int ret;
  2263. /* rc6 disabled by default due to repeated reports of hanging during
  2264. * boot and resume.
  2265. */
  2266. if (!intel_enable_rc6(dev))
  2267. return;
  2268. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2269. ret = ironlake_setup_rc6(dev);
  2270. if (ret)
  2271. return;
  2272. /*
  2273. * GPU can automatically power down the render unit if given a page
  2274. * to save state.
  2275. */
  2276. ret = intel_ring_begin(ring, 6);
  2277. if (ret) {
  2278. ironlake_teardown_rc6(dev);
  2279. return;
  2280. }
  2281. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  2282. intel_ring_emit(ring, MI_SET_CONTEXT);
  2283. intel_ring_emit(ring, dev_priv->renderctx->gtt_offset |
  2284. MI_MM_SPACE_GTT |
  2285. MI_SAVE_EXT_STATE_EN |
  2286. MI_RESTORE_EXT_STATE_EN |
  2287. MI_RESTORE_INHIBIT);
  2288. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  2289. intel_ring_emit(ring, MI_NOOP);
  2290. intel_ring_emit(ring, MI_FLUSH);
  2291. intel_ring_advance(ring);
  2292. /*
  2293. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  2294. * does an implicit flush, combined with MI_FLUSH above, it should be
  2295. * safe to assume that renderctx is valid
  2296. */
  2297. ret = intel_wait_ring_idle(ring);
  2298. if (ret) {
  2299. DRM_ERROR("failed to enable ironlake power power savings\n");
  2300. ironlake_teardown_rc6(dev);
  2301. return;
  2302. }
  2303. I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
  2304. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  2305. }
  2306. static unsigned long intel_pxfreq(u32 vidfreq)
  2307. {
  2308. unsigned long freq;
  2309. int div = (vidfreq & 0x3f0000) >> 16;
  2310. int post = (vidfreq & 0x3000) >> 12;
  2311. int pre = (vidfreq & 0x7);
  2312. if (!pre)
  2313. return 0;
  2314. freq = ((div * 133333) / ((1<<post) * pre));
  2315. return freq;
  2316. }
  2317. static const struct cparams {
  2318. u16 i;
  2319. u16 t;
  2320. u16 m;
  2321. u16 c;
  2322. } cparams[] = {
  2323. { 1, 1333, 301, 28664 },
  2324. { 1, 1066, 294, 24460 },
  2325. { 1, 800, 294, 25192 },
  2326. { 0, 1333, 276, 27605 },
  2327. { 0, 1066, 276, 27605 },
  2328. { 0, 800, 231, 23784 },
  2329. };
  2330. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  2331. {
  2332. u64 total_count, diff, ret;
  2333. u32 count1, count2, count3, m = 0, c = 0;
  2334. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  2335. int i;
  2336. assert_spin_locked(&mchdev_lock);
  2337. diff1 = now - dev_priv->ips.last_time1;
  2338. /* Prevent division-by-zero if we are asking too fast.
  2339. * Also, we don't get interesting results if we are polling
  2340. * faster than once in 10ms, so just return the saved value
  2341. * in such cases.
  2342. */
  2343. if (diff1 <= 10)
  2344. return dev_priv->ips.chipset_power;
  2345. count1 = I915_READ(DMIEC);
  2346. count2 = I915_READ(DDREC);
  2347. count3 = I915_READ(CSIEC);
  2348. total_count = count1 + count2 + count3;
  2349. /* FIXME: handle per-counter overflow */
  2350. if (total_count < dev_priv->ips.last_count1) {
  2351. diff = ~0UL - dev_priv->ips.last_count1;
  2352. diff += total_count;
  2353. } else {
  2354. diff = total_count - dev_priv->ips.last_count1;
  2355. }
  2356. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  2357. if (cparams[i].i == dev_priv->ips.c_m &&
  2358. cparams[i].t == dev_priv->ips.r_t) {
  2359. m = cparams[i].m;
  2360. c = cparams[i].c;
  2361. break;
  2362. }
  2363. }
  2364. diff = div_u64(diff, diff1);
  2365. ret = ((m * diff) + c);
  2366. ret = div_u64(ret, 10);
  2367. dev_priv->ips.last_count1 = total_count;
  2368. dev_priv->ips.last_time1 = now;
  2369. dev_priv->ips.chipset_power = ret;
  2370. return ret;
  2371. }
  2372. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  2373. {
  2374. unsigned long val;
  2375. if (dev_priv->info->gen != 5)
  2376. return 0;
  2377. spin_lock_irq(&mchdev_lock);
  2378. val = __i915_chipset_val(dev_priv);
  2379. spin_unlock_irq(&mchdev_lock);
  2380. return val;
  2381. }
  2382. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  2383. {
  2384. unsigned long m, x, b;
  2385. u32 tsfs;
  2386. tsfs = I915_READ(TSFS);
  2387. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  2388. x = I915_READ8(TR1);
  2389. b = tsfs & TSFS_INTR_MASK;
  2390. return ((m * x) / 127) - b;
  2391. }
  2392. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  2393. {
  2394. static const struct v_table {
  2395. u16 vd; /* in .1 mil */
  2396. u16 vm; /* in .1 mil */
  2397. } v_table[] = {
  2398. { 0, 0, },
  2399. { 375, 0, },
  2400. { 500, 0, },
  2401. { 625, 0, },
  2402. { 750, 0, },
  2403. { 875, 0, },
  2404. { 1000, 0, },
  2405. { 1125, 0, },
  2406. { 4125, 3000, },
  2407. { 4125, 3000, },
  2408. { 4125, 3000, },
  2409. { 4125, 3000, },
  2410. { 4125, 3000, },
  2411. { 4125, 3000, },
  2412. { 4125, 3000, },
  2413. { 4125, 3000, },
  2414. { 4125, 3000, },
  2415. { 4125, 3000, },
  2416. { 4125, 3000, },
  2417. { 4125, 3000, },
  2418. { 4125, 3000, },
  2419. { 4125, 3000, },
  2420. { 4125, 3000, },
  2421. { 4125, 3000, },
  2422. { 4125, 3000, },
  2423. { 4125, 3000, },
  2424. { 4125, 3000, },
  2425. { 4125, 3000, },
  2426. { 4125, 3000, },
  2427. { 4125, 3000, },
  2428. { 4125, 3000, },
  2429. { 4125, 3000, },
  2430. { 4250, 3125, },
  2431. { 4375, 3250, },
  2432. { 4500, 3375, },
  2433. { 4625, 3500, },
  2434. { 4750, 3625, },
  2435. { 4875, 3750, },
  2436. { 5000, 3875, },
  2437. { 5125, 4000, },
  2438. { 5250, 4125, },
  2439. { 5375, 4250, },
  2440. { 5500, 4375, },
  2441. { 5625, 4500, },
  2442. { 5750, 4625, },
  2443. { 5875, 4750, },
  2444. { 6000, 4875, },
  2445. { 6125, 5000, },
  2446. { 6250, 5125, },
  2447. { 6375, 5250, },
  2448. { 6500, 5375, },
  2449. { 6625, 5500, },
  2450. { 6750, 5625, },
  2451. { 6875, 5750, },
  2452. { 7000, 5875, },
  2453. { 7125, 6000, },
  2454. { 7250, 6125, },
  2455. { 7375, 6250, },
  2456. { 7500, 6375, },
  2457. { 7625, 6500, },
  2458. { 7750, 6625, },
  2459. { 7875, 6750, },
  2460. { 8000, 6875, },
  2461. { 8125, 7000, },
  2462. { 8250, 7125, },
  2463. { 8375, 7250, },
  2464. { 8500, 7375, },
  2465. { 8625, 7500, },
  2466. { 8750, 7625, },
  2467. { 8875, 7750, },
  2468. { 9000, 7875, },
  2469. { 9125, 8000, },
  2470. { 9250, 8125, },
  2471. { 9375, 8250, },
  2472. { 9500, 8375, },
  2473. { 9625, 8500, },
  2474. { 9750, 8625, },
  2475. { 9875, 8750, },
  2476. { 10000, 8875, },
  2477. { 10125, 9000, },
  2478. { 10250, 9125, },
  2479. { 10375, 9250, },
  2480. { 10500, 9375, },
  2481. { 10625, 9500, },
  2482. { 10750, 9625, },
  2483. { 10875, 9750, },
  2484. { 11000, 9875, },
  2485. { 11125, 10000, },
  2486. { 11250, 10125, },
  2487. { 11375, 10250, },
  2488. { 11500, 10375, },
  2489. { 11625, 10500, },
  2490. { 11750, 10625, },
  2491. { 11875, 10750, },
  2492. { 12000, 10875, },
  2493. { 12125, 11000, },
  2494. { 12250, 11125, },
  2495. { 12375, 11250, },
  2496. { 12500, 11375, },
  2497. { 12625, 11500, },
  2498. { 12750, 11625, },
  2499. { 12875, 11750, },
  2500. { 13000, 11875, },
  2501. { 13125, 12000, },
  2502. { 13250, 12125, },
  2503. { 13375, 12250, },
  2504. { 13500, 12375, },
  2505. { 13625, 12500, },
  2506. { 13750, 12625, },
  2507. { 13875, 12750, },
  2508. { 14000, 12875, },
  2509. { 14125, 13000, },
  2510. { 14250, 13125, },
  2511. { 14375, 13250, },
  2512. { 14500, 13375, },
  2513. { 14625, 13500, },
  2514. { 14750, 13625, },
  2515. { 14875, 13750, },
  2516. { 15000, 13875, },
  2517. { 15125, 14000, },
  2518. { 15250, 14125, },
  2519. { 15375, 14250, },
  2520. { 15500, 14375, },
  2521. { 15625, 14500, },
  2522. { 15750, 14625, },
  2523. { 15875, 14750, },
  2524. { 16000, 14875, },
  2525. { 16125, 15000, },
  2526. };
  2527. if (dev_priv->info->is_mobile)
  2528. return v_table[pxvid].vm;
  2529. else
  2530. return v_table[pxvid].vd;
  2531. }
  2532. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2533. {
  2534. struct timespec now, diff1;
  2535. u64 diff;
  2536. unsigned long diffms;
  2537. u32 count;
  2538. assert_spin_locked(&mchdev_lock);
  2539. getrawmonotonic(&now);
  2540. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  2541. /* Don't divide by 0 */
  2542. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  2543. if (!diffms)
  2544. return;
  2545. count = I915_READ(GFXEC);
  2546. if (count < dev_priv->ips.last_count2) {
  2547. diff = ~0UL - dev_priv->ips.last_count2;
  2548. diff += count;
  2549. } else {
  2550. diff = count - dev_priv->ips.last_count2;
  2551. }
  2552. dev_priv->ips.last_count2 = count;
  2553. dev_priv->ips.last_time2 = now;
  2554. /* More magic constants... */
  2555. diff = diff * 1181;
  2556. diff = div_u64(diff, diffms * 10);
  2557. dev_priv->ips.gfx_power = diff;
  2558. }
  2559. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  2560. {
  2561. if (dev_priv->info->gen != 5)
  2562. return;
  2563. spin_lock_irq(&mchdev_lock);
  2564. __i915_update_gfx_val(dev_priv);
  2565. spin_unlock_irq(&mchdev_lock);
  2566. }
  2567. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  2568. {
  2569. unsigned long t, corr, state1, corr2, state2;
  2570. u32 pxvid, ext_v;
  2571. assert_spin_locked(&mchdev_lock);
  2572. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  2573. pxvid = (pxvid >> 24) & 0x7f;
  2574. ext_v = pvid_to_extvid(dev_priv, pxvid);
  2575. state1 = ext_v;
  2576. t = i915_mch_val(dev_priv);
  2577. /* Revel in the empirically derived constants */
  2578. /* Correction factor in 1/100000 units */
  2579. if (t > 80)
  2580. corr = ((t * 2349) + 135940);
  2581. else if (t >= 50)
  2582. corr = ((t * 964) + 29317);
  2583. else /* < 50 */
  2584. corr = ((t * 301) + 1004);
  2585. corr = corr * ((150142 * state1) / 10000 - 78642);
  2586. corr /= 100000;
  2587. corr2 = (corr * dev_priv->ips.corr);
  2588. state2 = (corr2 * state1) / 10000;
  2589. state2 /= 100; /* convert to mW */
  2590. __i915_update_gfx_val(dev_priv);
  2591. return dev_priv->ips.gfx_power + state2;
  2592. }
  2593. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  2594. {
  2595. unsigned long val;
  2596. if (dev_priv->info->gen != 5)
  2597. return 0;
  2598. spin_lock_irq(&mchdev_lock);
  2599. val = __i915_gfx_val(dev_priv);
  2600. spin_unlock_irq(&mchdev_lock);
  2601. return val;
  2602. }
  2603. /**
  2604. * i915_read_mch_val - return value for IPS use
  2605. *
  2606. * Calculate and return a value for the IPS driver to use when deciding whether
  2607. * we have thermal and power headroom to increase CPU or GPU power budget.
  2608. */
  2609. unsigned long i915_read_mch_val(void)
  2610. {
  2611. struct drm_i915_private *dev_priv;
  2612. unsigned long chipset_val, graphics_val, ret = 0;
  2613. spin_lock_irq(&mchdev_lock);
  2614. if (!i915_mch_dev)
  2615. goto out_unlock;
  2616. dev_priv = i915_mch_dev;
  2617. chipset_val = __i915_chipset_val(dev_priv);
  2618. graphics_val = __i915_gfx_val(dev_priv);
  2619. ret = chipset_val + graphics_val;
  2620. out_unlock:
  2621. spin_unlock_irq(&mchdev_lock);
  2622. return ret;
  2623. }
  2624. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  2625. /**
  2626. * i915_gpu_raise - raise GPU frequency limit
  2627. *
  2628. * Raise the limit; IPS indicates we have thermal headroom.
  2629. */
  2630. bool i915_gpu_raise(void)
  2631. {
  2632. struct drm_i915_private *dev_priv;
  2633. bool ret = true;
  2634. spin_lock_irq(&mchdev_lock);
  2635. if (!i915_mch_dev) {
  2636. ret = false;
  2637. goto out_unlock;
  2638. }
  2639. dev_priv = i915_mch_dev;
  2640. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  2641. dev_priv->ips.max_delay--;
  2642. out_unlock:
  2643. spin_unlock_irq(&mchdev_lock);
  2644. return ret;
  2645. }
  2646. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  2647. /**
  2648. * i915_gpu_lower - lower GPU frequency limit
  2649. *
  2650. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  2651. * frequency maximum.
  2652. */
  2653. bool i915_gpu_lower(void)
  2654. {
  2655. struct drm_i915_private *dev_priv;
  2656. bool ret = true;
  2657. spin_lock_irq(&mchdev_lock);
  2658. if (!i915_mch_dev) {
  2659. ret = false;
  2660. goto out_unlock;
  2661. }
  2662. dev_priv = i915_mch_dev;
  2663. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  2664. dev_priv->ips.max_delay++;
  2665. out_unlock:
  2666. spin_unlock_irq(&mchdev_lock);
  2667. return ret;
  2668. }
  2669. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  2670. /**
  2671. * i915_gpu_busy - indicate GPU business to IPS
  2672. *
  2673. * Tell the IPS driver whether or not the GPU is busy.
  2674. */
  2675. bool i915_gpu_busy(void)
  2676. {
  2677. struct drm_i915_private *dev_priv;
  2678. struct intel_ring_buffer *ring;
  2679. bool ret = false;
  2680. int i;
  2681. spin_lock_irq(&mchdev_lock);
  2682. if (!i915_mch_dev)
  2683. goto out_unlock;
  2684. dev_priv = i915_mch_dev;
  2685. for_each_ring(ring, dev_priv, i)
  2686. ret |= !list_empty(&ring->request_list);
  2687. out_unlock:
  2688. spin_unlock_irq(&mchdev_lock);
  2689. return ret;
  2690. }
  2691. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  2692. /**
  2693. * i915_gpu_turbo_disable - disable graphics turbo
  2694. *
  2695. * Disable graphics turbo by resetting the max frequency and setting the
  2696. * current frequency to the default.
  2697. */
  2698. bool i915_gpu_turbo_disable(void)
  2699. {
  2700. struct drm_i915_private *dev_priv;
  2701. bool ret = true;
  2702. spin_lock_irq(&mchdev_lock);
  2703. if (!i915_mch_dev) {
  2704. ret = false;
  2705. goto out_unlock;
  2706. }
  2707. dev_priv = i915_mch_dev;
  2708. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  2709. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  2710. ret = false;
  2711. out_unlock:
  2712. spin_unlock_irq(&mchdev_lock);
  2713. return ret;
  2714. }
  2715. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  2716. /**
  2717. * Tells the intel_ips driver that the i915 driver is now loaded, if
  2718. * IPS got loaded first.
  2719. *
  2720. * This awkward dance is so that neither module has to depend on the
  2721. * other in order for IPS to do the appropriate communication of
  2722. * GPU turbo limits to i915.
  2723. */
  2724. static void
  2725. ips_ping_for_i915_load(void)
  2726. {
  2727. void (*link)(void);
  2728. link = symbol_get(ips_link_to_i915_driver);
  2729. if (link) {
  2730. link();
  2731. symbol_put(ips_link_to_i915_driver);
  2732. }
  2733. }
  2734. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  2735. {
  2736. /* We only register the i915 ips part with intel-ips once everything is
  2737. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  2738. spin_lock_irq(&mchdev_lock);
  2739. i915_mch_dev = dev_priv;
  2740. spin_unlock_irq(&mchdev_lock);
  2741. ips_ping_for_i915_load();
  2742. }
  2743. void intel_gpu_ips_teardown(void)
  2744. {
  2745. spin_lock_irq(&mchdev_lock);
  2746. i915_mch_dev = NULL;
  2747. spin_unlock_irq(&mchdev_lock);
  2748. }
  2749. static void intel_init_emon(struct drm_device *dev)
  2750. {
  2751. struct drm_i915_private *dev_priv = dev->dev_private;
  2752. u32 lcfuse;
  2753. u8 pxw[16];
  2754. int i;
  2755. /* Disable to program */
  2756. I915_WRITE(ECR, 0);
  2757. POSTING_READ(ECR);
  2758. /* Program energy weights for various events */
  2759. I915_WRITE(SDEW, 0x15040d00);
  2760. I915_WRITE(CSIEW0, 0x007f0000);
  2761. I915_WRITE(CSIEW1, 0x1e220004);
  2762. I915_WRITE(CSIEW2, 0x04000004);
  2763. for (i = 0; i < 5; i++)
  2764. I915_WRITE(PEW + (i * 4), 0);
  2765. for (i = 0; i < 3; i++)
  2766. I915_WRITE(DEW + (i * 4), 0);
  2767. /* Program P-state weights to account for frequency power adjustment */
  2768. for (i = 0; i < 16; i++) {
  2769. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  2770. unsigned long freq = intel_pxfreq(pxvidfreq);
  2771. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  2772. PXVFREQ_PX_SHIFT;
  2773. unsigned long val;
  2774. val = vid * vid;
  2775. val *= (freq / 1000);
  2776. val *= 255;
  2777. val /= (127*127*900);
  2778. if (val > 0xff)
  2779. DRM_ERROR("bad pxval: %ld\n", val);
  2780. pxw[i] = val;
  2781. }
  2782. /* Render standby states get 0 weight */
  2783. pxw[14] = 0;
  2784. pxw[15] = 0;
  2785. for (i = 0; i < 4; i++) {
  2786. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  2787. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  2788. I915_WRITE(PXW + (i * 4), val);
  2789. }
  2790. /* Adjust magic regs to magic values (more experimental results) */
  2791. I915_WRITE(OGW0, 0);
  2792. I915_WRITE(OGW1, 0);
  2793. I915_WRITE(EG0, 0x00007f00);
  2794. I915_WRITE(EG1, 0x0000000e);
  2795. I915_WRITE(EG2, 0x000e0000);
  2796. I915_WRITE(EG3, 0x68000300);
  2797. I915_WRITE(EG4, 0x42000000);
  2798. I915_WRITE(EG5, 0x00140031);
  2799. I915_WRITE(EG6, 0);
  2800. I915_WRITE(EG7, 0);
  2801. for (i = 0; i < 8; i++)
  2802. I915_WRITE(PXWL + (i * 4), 0);
  2803. /* Enable PMON + select events */
  2804. I915_WRITE(ECR, 0x80000019);
  2805. lcfuse = I915_READ(LCFUSE02);
  2806. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  2807. }
  2808. void intel_disable_gt_powersave(struct drm_device *dev)
  2809. {
  2810. if (IS_IRONLAKE_M(dev)) {
  2811. ironlake_disable_drps(dev);
  2812. ironlake_disable_rc6(dev);
  2813. } else if (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev)) {
  2814. gen6_disable_rps(dev);
  2815. }
  2816. }
  2817. void intel_enable_gt_powersave(struct drm_device *dev)
  2818. {
  2819. if (IS_IRONLAKE_M(dev)) {
  2820. ironlake_enable_drps(dev);
  2821. ironlake_enable_rc6(dev);
  2822. intel_init_emon(dev);
  2823. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  2824. gen6_enable_rps(dev);
  2825. gen6_update_ring_freq(dev);
  2826. }
  2827. }
  2828. static void ironlake_init_clock_gating(struct drm_device *dev)
  2829. {
  2830. struct drm_i915_private *dev_priv = dev->dev_private;
  2831. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  2832. /* Required for FBC */
  2833. dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
  2834. DPFCRUNIT_CLOCK_GATE_DISABLE |
  2835. DPFDUNIT_CLOCK_GATE_DISABLE;
  2836. /* Required for CxSR */
  2837. dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
  2838. I915_WRITE(PCH_3DCGDIS0,
  2839. MARIUNIT_CLOCK_GATE_DISABLE |
  2840. SVSMUNIT_CLOCK_GATE_DISABLE);
  2841. I915_WRITE(PCH_3DCGDIS1,
  2842. VFMUNIT_CLOCK_GATE_DISABLE);
  2843. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  2844. /*
  2845. * According to the spec the following bits should be set in
  2846. * order to enable memory self-refresh
  2847. * The bit 22/21 of 0x42004
  2848. * The bit 5 of 0x42020
  2849. * The bit 15 of 0x45000
  2850. */
  2851. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2852. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  2853. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  2854. I915_WRITE(ILK_DSPCLK_GATE,
  2855. (I915_READ(ILK_DSPCLK_GATE) |
  2856. ILK_DPARB_CLK_GATE));
  2857. I915_WRITE(DISP_ARB_CTL,
  2858. (I915_READ(DISP_ARB_CTL) |
  2859. DISP_FBC_WM_DIS));
  2860. I915_WRITE(WM3_LP_ILK, 0);
  2861. I915_WRITE(WM2_LP_ILK, 0);
  2862. I915_WRITE(WM1_LP_ILK, 0);
  2863. /*
  2864. * Based on the document from hardware guys the following bits
  2865. * should be set unconditionally in order to enable FBC.
  2866. * The bit 22 of 0x42000
  2867. * The bit 22 of 0x42004
  2868. * The bit 7,8,9 of 0x42020.
  2869. */
  2870. if (IS_IRONLAKE_M(dev)) {
  2871. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  2872. I915_READ(ILK_DISPLAY_CHICKEN1) |
  2873. ILK_FBCQ_DIS);
  2874. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2875. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2876. ILK_DPARB_GATE);
  2877. I915_WRITE(ILK_DSPCLK_GATE,
  2878. I915_READ(ILK_DSPCLK_GATE) |
  2879. ILK_DPFC_DIS1 |
  2880. ILK_DPFC_DIS2 |
  2881. ILK_CLK_FBC);
  2882. }
  2883. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2884. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2885. ILK_ELPIN_409_SELECT);
  2886. I915_WRITE(_3D_CHICKEN2,
  2887. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  2888. _3D_CHICKEN2_WM_READ_PIPELINED);
  2889. }
  2890. static void gen6_init_clock_gating(struct drm_device *dev)
  2891. {
  2892. struct drm_i915_private *dev_priv = dev->dev_private;
  2893. int pipe;
  2894. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  2895. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  2896. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2897. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2898. ILK_ELPIN_409_SELECT);
  2899. I915_WRITE(WM3_LP_ILK, 0);
  2900. I915_WRITE(WM2_LP_ILK, 0);
  2901. I915_WRITE(WM1_LP_ILK, 0);
  2902. I915_WRITE(CACHE_MODE_0,
  2903. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  2904. I915_WRITE(GEN6_UCGCTL1,
  2905. I915_READ(GEN6_UCGCTL1) |
  2906. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  2907. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  2908. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  2909. * gating disable must be set. Failure to set it results in
  2910. * flickering pixels due to Z write ordering failures after
  2911. * some amount of runtime in the Mesa "fire" demo, and Unigine
  2912. * Sanctuary and Tropics, and apparently anything else with
  2913. * alpha test or pixel discard.
  2914. *
  2915. * According to the spec, bit 11 (RCCUNIT) must also be set,
  2916. * but we didn't debug actual testcases to find it out.
  2917. *
  2918. * Also apply WaDisableVDSUnitClockGating and
  2919. * WaDisableRCPBUnitClockGating.
  2920. */
  2921. I915_WRITE(GEN6_UCGCTL2,
  2922. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  2923. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  2924. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  2925. /* Bspec says we need to always set all mask bits. */
  2926. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  2927. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  2928. /*
  2929. * According to the spec the following bits should be
  2930. * set in order to enable memory self-refresh and fbc:
  2931. * The bit21 and bit22 of 0x42000
  2932. * The bit21 and bit22 of 0x42004
  2933. * The bit5 and bit7 of 0x42020
  2934. * The bit14 of 0x70180
  2935. * The bit14 of 0x71180
  2936. */
  2937. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  2938. I915_READ(ILK_DISPLAY_CHICKEN1) |
  2939. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  2940. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  2941. I915_READ(ILK_DISPLAY_CHICKEN2) |
  2942. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  2943. I915_WRITE(ILK_DSPCLK_GATE,
  2944. I915_READ(ILK_DSPCLK_GATE) |
  2945. ILK_DPARB_CLK_GATE |
  2946. ILK_DPFD_CLK_GATE);
  2947. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  2948. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  2949. for_each_pipe(pipe) {
  2950. I915_WRITE(DSPCNTR(pipe),
  2951. I915_READ(DSPCNTR(pipe)) |
  2952. DISPPLANE_TRICKLE_FEED_DISABLE);
  2953. intel_flush_display_plane(dev_priv, pipe);
  2954. }
  2955. /* The default value should be 0x200 according to docs, but the two
  2956. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  2957. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  2958. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  2959. }
  2960. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  2961. {
  2962. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  2963. reg &= ~GEN7_FF_SCHED_MASK;
  2964. reg |= GEN7_FF_TS_SCHED_HW;
  2965. reg |= GEN7_FF_VS_SCHED_HW;
  2966. reg |= GEN7_FF_DS_SCHED_HW;
  2967. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  2968. }
  2969. static void haswell_init_clock_gating(struct drm_device *dev)
  2970. {
  2971. struct drm_i915_private *dev_priv = dev->dev_private;
  2972. int pipe;
  2973. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  2974. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  2975. I915_WRITE(WM3_LP_ILK, 0);
  2976. I915_WRITE(WM2_LP_ILK, 0);
  2977. I915_WRITE(WM1_LP_ILK, 0);
  2978. /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  2979. * This implements the WaDisableRCZUnitClockGating workaround.
  2980. */
  2981. I915_WRITE(GEN6_UCGCTL2, GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  2982. I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
  2983. I915_WRITE(IVB_CHICKEN3,
  2984. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  2985. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  2986. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  2987. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  2988. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  2989. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  2990. I915_WRITE(GEN7_L3CNTLREG1,
  2991. GEN7_WA_FOR_GEN7_L3_CONTROL);
  2992. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  2993. GEN7_WA_L3_CHICKEN_MODE);
  2994. /* This is required by WaCatErrorRejectionIssue */
  2995. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  2996. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  2997. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  2998. for_each_pipe(pipe) {
  2999. I915_WRITE(DSPCNTR(pipe),
  3000. I915_READ(DSPCNTR(pipe)) |
  3001. DISPPLANE_TRICKLE_FEED_DISABLE);
  3002. intel_flush_display_plane(dev_priv, pipe);
  3003. }
  3004. gen7_setup_fixed_func_scheduler(dev_priv);
  3005. /* WaDisable4x2SubspanOptimization */
  3006. I915_WRITE(CACHE_MODE_1,
  3007. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3008. /* XXX: This is a workaround for early silicon revisions and should be
  3009. * removed later.
  3010. */
  3011. I915_WRITE(WM_DBG,
  3012. I915_READ(WM_DBG) |
  3013. WM_DBG_DISALLOW_MULTIPLE_LP |
  3014. WM_DBG_DISALLOW_SPRITE |
  3015. WM_DBG_DISALLOW_MAXFIFO);
  3016. }
  3017. static void ivybridge_init_clock_gating(struct drm_device *dev)
  3018. {
  3019. struct drm_i915_private *dev_priv = dev->dev_private;
  3020. int pipe;
  3021. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  3022. uint32_t snpcr;
  3023. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  3024. I915_WRITE(WM3_LP_ILK, 0);
  3025. I915_WRITE(WM2_LP_ILK, 0);
  3026. I915_WRITE(WM1_LP_ILK, 0);
  3027. I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
  3028. I915_WRITE(IVB_CHICKEN3,
  3029. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3030. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3031. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  3032. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3033. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3034. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  3035. I915_WRITE(GEN7_L3CNTLREG1,
  3036. GEN7_WA_FOR_GEN7_L3_CONTROL);
  3037. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  3038. GEN7_WA_L3_CHICKEN_MODE);
  3039. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3040. * gating disable must be set. Failure to set it results in
  3041. * flickering pixels due to Z write ordering failures after
  3042. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3043. * Sanctuary and Tropics, and apparently anything else with
  3044. * alpha test or pixel discard.
  3045. *
  3046. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3047. * but we didn't debug actual testcases to find it out.
  3048. *
  3049. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3050. * This implements the WaDisableRCZUnitClockGating workaround.
  3051. */
  3052. I915_WRITE(GEN6_UCGCTL2,
  3053. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3054. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3055. /* This is required by WaCatErrorRejectionIssue */
  3056. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3057. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3058. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3059. for_each_pipe(pipe) {
  3060. I915_WRITE(DSPCNTR(pipe),
  3061. I915_READ(DSPCNTR(pipe)) |
  3062. DISPPLANE_TRICKLE_FEED_DISABLE);
  3063. intel_flush_display_plane(dev_priv, pipe);
  3064. }
  3065. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3066. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3067. gen7_setup_fixed_func_scheduler(dev_priv);
  3068. /* WaDisable4x2SubspanOptimization */
  3069. I915_WRITE(CACHE_MODE_1,
  3070. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3071. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3072. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3073. snpcr |= GEN6_MBC_SNPCR_MED;
  3074. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3075. }
  3076. static void valleyview_init_clock_gating(struct drm_device *dev)
  3077. {
  3078. struct drm_i915_private *dev_priv = dev->dev_private;
  3079. int pipe;
  3080. uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
  3081. I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
  3082. I915_WRITE(WM3_LP_ILK, 0);
  3083. I915_WRITE(WM2_LP_ILK, 0);
  3084. I915_WRITE(WM1_LP_ILK, 0);
  3085. I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
  3086. I915_WRITE(IVB_CHICKEN3,
  3087. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  3088. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  3089. /* Apply the WaDisableRHWOOptimizationForRenderHang workaround. */
  3090. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  3091. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  3092. /* WaApplyL3ControlAndL3ChickenMode requires those two on Ivy Bridge */
  3093. I915_WRITE(GEN7_L3CNTLREG1, GEN7_WA_FOR_GEN7_L3_CONTROL);
  3094. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER, GEN7_WA_L3_CHICKEN_MODE);
  3095. /* This is required by WaCatErrorRejectionIssue */
  3096. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3097. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3098. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3099. I915_WRITE(GEN6_MBCTL, I915_READ(GEN6_MBCTL) |
  3100. GEN6_MBCTL_ENABLE_BOOT_FETCH);
  3101. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3102. * gating disable must be set. Failure to set it results in
  3103. * flickering pixels due to Z write ordering failures after
  3104. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3105. * Sanctuary and Tropics, and apparently anything else with
  3106. * alpha test or pixel discard.
  3107. *
  3108. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3109. * but we didn't debug actual testcases to find it out.
  3110. *
  3111. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  3112. * This implements the WaDisableRCZUnitClockGating workaround.
  3113. *
  3114. * Also apply WaDisableVDSUnitClockGating and
  3115. * WaDisableRCPBUnitClockGating.
  3116. */
  3117. I915_WRITE(GEN6_UCGCTL2,
  3118. GEN7_VDSUNIT_CLOCK_GATE_DISABLE |
  3119. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  3120. GEN6_RCZUNIT_CLOCK_GATE_DISABLE |
  3121. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3122. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3123. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  3124. for_each_pipe(pipe) {
  3125. I915_WRITE(DSPCNTR(pipe),
  3126. I915_READ(DSPCNTR(pipe)) |
  3127. DISPPLANE_TRICKLE_FEED_DISABLE);
  3128. intel_flush_display_plane(dev_priv, pipe);
  3129. }
  3130. I915_WRITE(CACHE_MODE_1,
  3131. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  3132. /*
  3133. * On ValleyView, the GUnit needs to signal the GT
  3134. * when flip and other events complete. So enable
  3135. * all the GUnit->GT interrupts here
  3136. */
  3137. I915_WRITE(VLV_DPFLIPSTAT, PIPEB_LINE_COMPARE_INT_EN |
  3138. PIPEB_HLINE_INT_EN | PIPEB_VBLANK_INT_EN |
  3139. SPRITED_FLIPDONE_INT_EN | SPRITEC_FLIPDONE_INT_EN |
  3140. PLANEB_FLIPDONE_INT_EN | PIPEA_LINE_COMPARE_INT_EN |
  3141. PIPEA_HLINE_INT_EN | PIPEA_VBLANK_INT_EN |
  3142. SPRITEB_FLIPDONE_INT_EN | SPRITEA_FLIPDONE_INT_EN |
  3143. PLANEA_FLIPDONE_INT_EN);
  3144. }
  3145. static void g4x_init_clock_gating(struct drm_device *dev)
  3146. {
  3147. struct drm_i915_private *dev_priv = dev->dev_private;
  3148. uint32_t dspclk_gate;
  3149. I915_WRITE(RENCLK_GATE_D1, 0);
  3150. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  3151. GS_UNIT_CLOCK_GATE_DISABLE |
  3152. CL_UNIT_CLOCK_GATE_DISABLE);
  3153. I915_WRITE(RAMCLK_GATE_D, 0);
  3154. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  3155. OVRUNIT_CLOCK_GATE_DISABLE |
  3156. OVCUNIT_CLOCK_GATE_DISABLE;
  3157. if (IS_GM45(dev))
  3158. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  3159. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  3160. }
  3161. static void crestline_init_clock_gating(struct drm_device *dev)
  3162. {
  3163. struct drm_i915_private *dev_priv = dev->dev_private;
  3164. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  3165. I915_WRITE(RENCLK_GATE_D2, 0);
  3166. I915_WRITE(DSPCLK_GATE_D, 0);
  3167. I915_WRITE(RAMCLK_GATE_D, 0);
  3168. I915_WRITE16(DEUC, 0);
  3169. }
  3170. static void broadwater_init_clock_gating(struct drm_device *dev)
  3171. {
  3172. struct drm_i915_private *dev_priv = dev->dev_private;
  3173. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  3174. I965_RCC_CLOCK_GATE_DISABLE |
  3175. I965_RCPB_CLOCK_GATE_DISABLE |
  3176. I965_ISC_CLOCK_GATE_DISABLE |
  3177. I965_FBC_CLOCK_GATE_DISABLE);
  3178. I915_WRITE(RENCLK_GATE_D2, 0);
  3179. }
  3180. static void gen3_init_clock_gating(struct drm_device *dev)
  3181. {
  3182. struct drm_i915_private *dev_priv = dev->dev_private;
  3183. u32 dstate = I915_READ(D_STATE);
  3184. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  3185. DSTATE_DOT_CLOCK_GATING;
  3186. I915_WRITE(D_STATE, dstate);
  3187. if (IS_PINEVIEW(dev))
  3188. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  3189. /* IIR "flip pending" means done if this bit is set */
  3190. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  3191. }
  3192. static void i85x_init_clock_gating(struct drm_device *dev)
  3193. {
  3194. struct drm_i915_private *dev_priv = dev->dev_private;
  3195. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  3196. }
  3197. static void i830_init_clock_gating(struct drm_device *dev)
  3198. {
  3199. struct drm_i915_private *dev_priv = dev->dev_private;
  3200. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  3201. }
  3202. static void ibx_init_clock_gating(struct drm_device *dev)
  3203. {
  3204. struct drm_i915_private *dev_priv = dev->dev_private;
  3205. /*
  3206. * On Ibex Peak and Cougar Point, we need to disable clock
  3207. * gating for the panel power sequencer or it will fail to
  3208. * start up when no ports are active.
  3209. */
  3210. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3211. }
  3212. static void cpt_init_clock_gating(struct drm_device *dev)
  3213. {
  3214. struct drm_i915_private *dev_priv = dev->dev_private;
  3215. int pipe;
  3216. /*
  3217. * On Ibex Peak and Cougar Point, we need to disable clock
  3218. * gating for the panel power sequencer or it will fail to
  3219. * start up when no ports are active.
  3220. */
  3221. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3222. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3223. DPLS_EDP_PPS_FIX_DIS);
  3224. /* Without this, mode sets may fail silently on FDI */
  3225. for_each_pipe(pipe)
  3226. I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
  3227. }
  3228. void intel_init_clock_gating(struct drm_device *dev)
  3229. {
  3230. struct drm_i915_private *dev_priv = dev->dev_private;
  3231. dev_priv->display.init_clock_gating(dev);
  3232. if (dev_priv->display.init_pch_clock_gating)
  3233. dev_priv->display.init_pch_clock_gating(dev);
  3234. }
  3235. /* Starting with Haswell, we have different power wells for
  3236. * different parts of the GPU. This attempts to enable them all.
  3237. */
  3238. void intel_init_power_wells(struct drm_device *dev)
  3239. {
  3240. struct drm_i915_private *dev_priv = dev->dev_private;
  3241. unsigned long power_wells[] = {
  3242. HSW_PWR_WELL_CTL1,
  3243. HSW_PWR_WELL_CTL2,
  3244. HSW_PWR_WELL_CTL4
  3245. };
  3246. int i;
  3247. if (!IS_HASWELL(dev))
  3248. return;
  3249. mutex_lock(&dev->struct_mutex);
  3250. for (i = 0; i < ARRAY_SIZE(power_wells); i++) {
  3251. int well = I915_READ(power_wells[i]);
  3252. if ((well & HSW_PWR_WELL_STATE) == 0) {
  3253. I915_WRITE(power_wells[i], well & HSW_PWR_WELL_ENABLE);
  3254. if (wait_for(I915_READ(power_wells[i] & HSW_PWR_WELL_STATE), 20))
  3255. DRM_ERROR("Error enabling power well %lx\n", power_wells[i]);
  3256. }
  3257. }
  3258. mutex_unlock(&dev->struct_mutex);
  3259. }
  3260. /* Set up chip specific power management-related functions */
  3261. void intel_init_pm(struct drm_device *dev)
  3262. {
  3263. struct drm_i915_private *dev_priv = dev->dev_private;
  3264. if (I915_HAS_FBC(dev)) {
  3265. if (HAS_PCH_SPLIT(dev)) {
  3266. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  3267. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  3268. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  3269. } else if (IS_GM45(dev)) {
  3270. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  3271. dev_priv->display.enable_fbc = g4x_enable_fbc;
  3272. dev_priv->display.disable_fbc = g4x_disable_fbc;
  3273. } else if (IS_CRESTLINE(dev)) {
  3274. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  3275. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  3276. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  3277. }
  3278. /* 855GM needs testing */
  3279. }
  3280. /* For cxsr */
  3281. if (IS_PINEVIEW(dev))
  3282. i915_pineview_get_mem_freq(dev);
  3283. else if (IS_GEN5(dev))
  3284. i915_ironlake_get_mem_freq(dev);
  3285. /* For FIFO watermark updates */
  3286. if (HAS_PCH_SPLIT(dev)) {
  3287. if (HAS_PCH_IBX(dev))
  3288. dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
  3289. else if (HAS_PCH_CPT(dev))
  3290. dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
  3291. if (IS_GEN5(dev)) {
  3292. if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
  3293. dev_priv->display.update_wm = ironlake_update_wm;
  3294. else {
  3295. DRM_DEBUG_KMS("Failed to get proper latency. "
  3296. "Disable CxSR\n");
  3297. dev_priv->display.update_wm = NULL;
  3298. }
  3299. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  3300. } else if (IS_GEN6(dev)) {
  3301. if (SNB_READ_WM0_LATENCY()) {
  3302. dev_priv->display.update_wm = sandybridge_update_wm;
  3303. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3304. } else {
  3305. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3306. "Disable CxSR\n");
  3307. dev_priv->display.update_wm = NULL;
  3308. }
  3309. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  3310. } else if (IS_IVYBRIDGE(dev)) {
  3311. /* FIXME: detect B0+ stepping and use auto training */
  3312. if (SNB_READ_WM0_LATENCY()) {
  3313. dev_priv->display.update_wm = sandybridge_update_wm;
  3314. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3315. } else {
  3316. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3317. "Disable CxSR\n");
  3318. dev_priv->display.update_wm = NULL;
  3319. }
  3320. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  3321. } else if (IS_HASWELL(dev)) {
  3322. if (SNB_READ_WM0_LATENCY()) {
  3323. dev_priv->display.update_wm = sandybridge_update_wm;
  3324. dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
  3325. dev_priv->display.update_linetime_wm = haswell_update_linetime_wm;
  3326. } else {
  3327. DRM_DEBUG_KMS("Failed to read display plane latency. "
  3328. "Disable CxSR\n");
  3329. dev_priv->display.update_wm = NULL;
  3330. }
  3331. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  3332. } else
  3333. dev_priv->display.update_wm = NULL;
  3334. } else if (IS_VALLEYVIEW(dev)) {
  3335. dev_priv->display.update_wm = valleyview_update_wm;
  3336. dev_priv->display.init_clock_gating =
  3337. valleyview_init_clock_gating;
  3338. } else if (IS_PINEVIEW(dev)) {
  3339. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  3340. dev_priv->is_ddr3,
  3341. dev_priv->fsb_freq,
  3342. dev_priv->mem_freq)) {
  3343. DRM_INFO("failed to find known CxSR latency "
  3344. "(found ddr%s fsb freq %d, mem freq %d), "
  3345. "disabling CxSR\n",
  3346. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  3347. dev_priv->fsb_freq, dev_priv->mem_freq);
  3348. /* Disable CxSR and never update its watermark again */
  3349. pineview_disable_cxsr(dev);
  3350. dev_priv->display.update_wm = NULL;
  3351. } else
  3352. dev_priv->display.update_wm = pineview_update_wm;
  3353. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3354. } else if (IS_G4X(dev)) {
  3355. dev_priv->display.update_wm = g4x_update_wm;
  3356. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  3357. } else if (IS_GEN4(dev)) {
  3358. dev_priv->display.update_wm = i965_update_wm;
  3359. if (IS_CRESTLINE(dev))
  3360. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  3361. else if (IS_BROADWATER(dev))
  3362. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  3363. } else if (IS_GEN3(dev)) {
  3364. dev_priv->display.update_wm = i9xx_update_wm;
  3365. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  3366. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  3367. } else if (IS_I865G(dev)) {
  3368. dev_priv->display.update_wm = i830_update_wm;
  3369. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3370. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3371. } else if (IS_I85X(dev)) {
  3372. dev_priv->display.update_wm = i9xx_update_wm;
  3373. dev_priv->display.get_fifo_size = i85x_get_fifo_size;
  3374. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  3375. } else {
  3376. dev_priv->display.update_wm = i830_update_wm;
  3377. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  3378. if (IS_845G(dev))
  3379. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  3380. else
  3381. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  3382. }
  3383. }
  3384. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  3385. {
  3386. u32 gt_thread_status_mask;
  3387. if (IS_HASWELL(dev_priv->dev))
  3388. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  3389. else
  3390. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  3391. /* w/a for a sporadic read returning 0 by waiting for the GT
  3392. * thread to wake up.
  3393. */
  3394. if (wait_for_atomic_us((I915_READ_NOTRACE(GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  3395. DRM_ERROR("GT thread status wait timed out\n");
  3396. }
  3397. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3398. {
  3399. u32 forcewake_ack;
  3400. if (IS_HASWELL(dev_priv->dev))
  3401. forcewake_ack = FORCEWAKE_ACK_HSW;
  3402. else
  3403. forcewake_ack = FORCEWAKE_ACK;
  3404. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1) == 0,
  3405. FORCEWAKE_ACK_TIMEOUT_MS))
  3406. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3407. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  3408. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3409. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1),
  3410. FORCEWAKE_ACK_TIMEOUT_MS))
  3411. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3412. __gen6_gt_wait_for_thread_c0(dev_priv);
  3413. }
  3414. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  3415. {
  3416. u32 forcewake_ack;
  3417. if (IS_HASWELL(dev_priv->dev))
  3418. forcewake_ack = FORCEWAKE_ACK_HSW;
  3419. else
  3420. forcewake_ack = FORCEWAKE_MT_ACK;
  3421. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1) == 0,
  3422. FORCEWAKE_ACK_TIMEOUT_MS))
  3423. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3424. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_ENABLE(1));
  3425. POSTING_READ(ECOBUS); /* something from same cacheline, but !FORCEWAKE */
  3426. if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack) & 1),
  3427. FORCEWAKE_ACK_TIMEOUT_MS))
  3428. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3429. __gen6_gt_wait_for_thread_c0(dev_priv);
  3430. }
  3431. /*
  3432. * Generally this is called implicitly by the register read function. However,
  3433. * if some sequence requires the GT to not power down then this function should
  3434. * be called at the beginning of the sequence followed by a call to
  3435. * gen6_gt_force_wake_put() at the end of the sequence.
  3436. */
  3437. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  3438. {
  3439. unsigned long irqflags;
  3440. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  3441. if (dev_priv->forcewake_count++ == 0)
  3442. dev_priv->gt.force_wake_get(dev_priv);
  3443. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  3444. }
  3445. void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  3446. {
  3447. u32 gtfifodbg;
  3448. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  3449. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  3450. "MMIO read or write has been dropped %x\n", gtfifodbg))
  3451. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  3452. }
  3453. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  3454. {
  3455. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  3456. /* gen6_gt_check_fifodbg doubles as the POSTING_READ */
  3457. gen6_gt_check_fifodbg(dev_priv);
  3458. }
  3459. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  3460. {
  3461. I915_WRITE_NOTRACE(FORCEWAKE_MT, _MASKED_BIT_DISABLE(1));
  3462. /* gen6_gt_check_fifodbg doubles as the POSTING_READ */
  3463. gen6_gt_check_fifodbg(dev_priv);
  3464. }
  3465. /*
  3466. * see gen6_gt_force_wake_get()
  3467. */
  3468. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  3469. {
  3470. unsigned long irqflags;
  3471. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  3472. if (--dev_priv->forcewake_count == 0)
  3473. dev_priv->gt.force_wake_put(dev_priv);
  3474. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  3475. }
  3476. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  3477. {
  3478. int ret = 0;
  3479. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  3480. int loop = 500;
  3481. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  3482. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  3483. udelay(10);
  3484. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  3485. }
  3486. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  3487. ++ret;
  3488. dev_priv->gt_fifo_count = fifo;
  3489. }
  3490. dev_priv->gt_fifo_count--;
  3491. return ret;
  3492. }
  3493. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  3494. {
  3495. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0,
  3496. FORCEWAKE_ACK_TIMEOUT_MS))
  3497. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  3498. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_ENABLE(1));
  3499. if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1),
  3500. FORCEWAKE_ACK_TIMEOUT_MS))
  3501. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  3502. __gen6_gt_wait_for_thread_c0(dev_priv);
  3503. }
  3504. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  3505. {
  3506. I915_WRITE_NOTRACE(FORCEWAKE_VLV, _MASKED_BIT_DISABLE(1));
  3507. /* The below doubles as a POSTING_READ */
  3508. gen6_gt_check_fifodbg(dev_priv);
  3509. }
  3510. void intel_gt_init(struct drm_device *dev)
  3511. {
  3512. struct drm_i915_private *dev_priv = dev->dev_private;
  3513. spin_lock_init(&dev_priv->gt_lock);
  3514. if (IS_VALLEYVIEW(dev)) {
  3515. dev_priv->gt.force_wake_get = vlv_force_wake_get;
  3516. dev_priv->gt.force_wake_put = vlv_force_wake_put;
  3517. } else if (INTEL_INFO(dev)->gen >= 6) {
  3518. dev_priv->gt.force_wake_get = __gen6_gt_force_wake_get;
  3519. dev_priv->gt.force_wake_put = __gen6_gt_force_wake_put;
  3520. /* IVB configs may use multi-threaded forcewake */
  3521. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  3522. u32 ecobus;
  3523. /* A small trick here - if the bios hasn't configured
  3524. * MT forcewake, and if the device is in RC6, then
  3525. * force_wake_mt_get will not wake the device and the
  3526. * ECOBUS read will return zero. Which will be
  3527. * (correctly) interpreted by the test below as MT
  3528. * forcewake being disabled.
  3529. */
  3530. mutex_lock(&dev->struct_mutex);
  3531. __gen6_gt_force_wake_mt_get(dev_priv);
  3532. ecobus = I915_READ_NOTRACE(ECOBUS);
  3533. __gen6_gt_force_wake_mt_put(dev_priv);
  3534. mutex_unlock(&dev->struct_mutex);
  3535. if (ecobus & FORCEWAKE_MT_ENABLE) {
  3536. DRM_DEBUG_KMS("Using MT version of forcewake\n");
  3537. dev_priv->gt.force_wake_get =
  3538. __gen6_gt_force_wake_mt_get;
  3539. dev_priv->gt.force_wake_put =
  3540. __gen6_gt_force_wake_mt_put;
  3541. }
  3542. }
  3543. }
  3544. }