intel_overlay.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. int active;
  167. int pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key;
  170. u32 brightness, contrast, saturation;
  171. u32 old_xscale, old_yscale;
  172. /* register access */
  173. u32 flip_addr;
  174. struct drm_i915_gem_object *reg_bo;
  175. /* flip handling */
  176. uint32_t last_flip_req;
  177. void (*flip_tail)(struct intel_overlay *);
  178. };
  179. static struct overlay_registers __iomem *
  180. intel_overlay_map_regs(struct intel_overlay *overlay)
  181. {
  182. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  183. struct overlay_registers __iomem *regs;
  184. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  185. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  186. else
  187. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  188. overlay->reg_bo->gtt_offset);
  189. return regs;
  190. }
  191. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  192. struct overlay_registers __iomem *regs)
  193. {
  194. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  195. io_mapping_unmap(regs);
  196. }
  197. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  198. void (*tail)(struct intel_overlay *))
  199. {
  200. struct drm_device *dev = overlay->dev;
  201. drm_i915_private_t *dev_priv = dev->dev_private;
  202. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  203. int ret;
  204. BUG_ON(overlay->last_flip_req);
  205. ret = i915_add_request(ring, NULL, &overlay->last_flip_req);
  206. if (ret)
  207. return ret;
  208. overlay->flip_tail = tail;
  209. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  210. if (ret)
  211. return ret;
  212. i915_gem_retire_requests(dev);
  213. overlay->last_flip_req = 0;
  214. return 0;
  215. }
  216. /* overlay needs to be disable in OCMD reg */
  217. static int intel_overlay_on(struct intel_overlay *overlay)
  218. {
  219. struct drm_device *dev = overlay->dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  222. int ret;
  223. BUG_ON(overlay->active);
  224. overlay->active = 1;
  225. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  226. ret = intel_ring_begin(ring, 4);
  227. if (ret)
  228. return ret;
  229. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  230. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  231. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  232. intel_ring_emit(ring, MI_NOOP);
  233. intel_ring_advance(ring);
  234. return intel_overlay_do_wait_request(overlay, NULL);
  235. }
  236. /* overlay needs to be enabled in OCMD reg */
  237. static int intel_overlay_continue(struct intel_overlay *overlay,
  238. bool load_polyphase_filter)
  239. {
  240. struct drm_device *dev = overlay->dev;
  241. drm_i915_private_t *dev_priv = dev->dev_private;
  242. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  243. u32 flip_addr = overlay->flip_addr;
  244. u32 tmp;
  245. int ret;
  246. BUG_ON(!overlay->active);
  247. if (load_polyphase_filter)
  248. flip_addr |= OFC_UPDATE;
  249. /* check for underruns */
  250. tmp = I915_READ(DOVSTA);
  251. if (tmp & (1 << 17))
  252. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  253. ret = intel_ring_begin(ring, 2);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  257. intel_ring_emit(ring, flip_addr);
  258. intel_ring_advance(ring);
  259. return i915_add_request(ring, NULL, &overlay->last_flip_req);
  260. }
  261. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  262. {
  263. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  264. i915_gem_object_unpin(obj);
  265. drm_gem_object_unreference(&obj->base);
  266. overlay->old_vid_bo = NULL;
  267. }
  268. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  269. {
  270. struct drm_i915_gem_object *obj = overlay->vid_bo;
  271. /* never have the overlay hw on without showing a frame */
  272. BUG_ON(!overlay->vid_bo);
  273. i915_gem_object_unpin(obj);
  274. drm_gem_object_unreference(&obj->base);
  275. overlay->vid_bo = NULL;
  276. overlay->crtc->overlay = NULL;
  277. overlay->crtc = NULL;
  278. overlay->active = 0;
  279. }
  280. /* overlay needs to be disabled in OCMD reg */
  281. static int intel_overlay_off(struct intel_overlay *overlay)
  282. {
  283. struct drm_device *dev = overlay->dev;
  284. struct drm_i915_private *dev_priv = dev->dev_private;
  285. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  286. u32 flip_addr = overlay->flip_addr;
  287. int ret;
  288. BUG_ON(!overlay->active);
  289. /* According to intel docs the overlay hw may hang (when switching
  290. * off) without loading the filter coeffs. It is however unclear whether
  291. * this applies to the disabling of the overlay or to the switching off
  292. * of the hw. Do it in both cases */
  293. flip_addr |= OFC_UPDATE;
  294. ret = intel_ring_begin(ring, 6);
  295. if (ret)
  296. return ret;
  297. /* wait for overlay to go idle */
  298. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  299. intel_ring_emit(ring, flip_addr);
  300. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  301. /* turn overlay off */
  302. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  303. intel_ring_emit(ring, flip_addr);
  304. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  305. intel_ring_advance(ring);
  306. return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
  307. }
  308. /* recover from an interruption due to a signal
  309. * We have to be careful not to repeat work forever an make forward progess. */
  310. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  311. {
  312. struct drm_device *dev = overlay->dev;
  313. drm_i915_private_t *dev_priv = dev->dev_private;
  314. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  315. int ret;
  316. if (overlay->last_flip_req == 0)
  317. return 0;
  318. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  319. if (ret)
  320. return ret;
  321. i915_gem_retire_requests(dev);
  322. if (overlay->flip_tail)
  323. overlay->flip_tail(overlay);
  324. overlay->last_flip_req = 0;
  325. return 0;
  326. }
  327. /* Wait for pending overlay flip and release old frame.
  328. * Needs to be called before the overlay register are changed
  329. * via intel_overlay_(un)map_regs
  330. */
  331. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  332. {
  333. struct drm_device *dev = overlay->dev;
  334. drm_i915_private_t *dev_priv = dev->dev_private;
  335. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  336. int ret;
  337. /* Only wait if there is actually an old frame to release to
  338. * guarantee forward progress.
  339. */
  340. if (!overlay->old_vid_bo)
  341. return 0;
  342. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  343. /* synchronous slowpath */
  344. ret = intel_ring_begin(ring, 2);
  345. if (ret)
  346. return ret;
  347. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  348. intel_ring_emit(ring, MI_NOOP);
  349. intel_ring_advance(ring);
  350. ret = intel_overlay_do_wait_request(overlay,
  351. intel_overlay_release_old_vid_tail);
  352. if (ret)
  353. return ret;
  354. }
  355. intel_overlay_release_old_vid_tail(overlay);
  356. return 0;
  357. }
  358. struct put_image_params {
  359. int format;
  360. short dst_x;
  361. short dst_y;
  362. short dst_w;
  363. short dst_h;
  364. short src_w;
  365. short src_scan_h;
  366. short src_scan_w;
  367. short src_h;
  368. short stride_Y;
  369. short stride_UV;
  370. int offset_Y;
  371. int offset_U;
  372. int offset_V;
  373. };
  374. static int packed_depth_bytes(u32 format)
  375. {
  376. switch (format & I915_OVERLAY_DEPTH_MASK) {
  377. case I915_OVERLAY_YUV422:
  378. return 4;
  379. case I915_OVERLAY_YUV411:
  380. /* return 6; not implemented */
  381. default:
  382. return -EINVAL;
  383. }
  384. }
  385. static int packed_width_bytes(u32 format, short width)
  386. {
  387. switch (format & I915_OVERLAY_DEPTH_MASK) {
  388. case I915_OVERLAY_YUV422:
  389. return width << 1;
  390. default:
  391. return -EINVAL;
  392. }
  393. }
  394. static int uv_hsubsampling(u32 format)
  395. {
  396. switch (format & I915_OVERLAY_DEPTH_MASK) {
  397. case I915_OVERLAY_YUV422:
  398. case I915_OVERLAY_YUV420:
  399. return 2;
  400. case I915_OVERLAY_YUV411:
  401. case I915_OVERLAY_YUV410:
  402. return 4;
  403. default:
  404. return -EINVAL;
  405. }
  406. }
  407. static int uv_vsubsampling(u32 format)
  408. {
  409. switch (format & I915_OVERLAY_DEPTH_MASK) {
  410. case I915_OVERLAY_YUV420:
  411. case I915_OVERLAY_YUV410:
  412. return 2;
  413. case I915_OVERLAY_YUV422:
  414. case I915_OVERLAY_YUV411:
  415. return 1;
  416. default:
  417. return -EINVAL;
  418. }
  419. }
  420. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  421. {
  422. u32 mask, shift, ret;
  423. if (IS_GEN2(dev)) {
  424. mask = 0x1f;
  425. shift = 5;
  426. } else {
  427. mask = 0x3f;
  428. shift = 6;
  429. }
  430. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  431. if (!IS_GEN2(dev))
  432. ret <<= 1;
  433. ret -= 1;
  434. return ret << 2;
  435. }
  436. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  437. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  438. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  439. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  440. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  441. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  442. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  443. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  444. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  445. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  446. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  447. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  448. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  449. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  450. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  451. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  452. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  453. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  454. };
  455. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  456. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  457. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  458. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  459. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  460. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  461. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  462. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  463. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  464. 0x3000, 0x0800, 0x3000
  465. };
  466. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  467. {
  468. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  469. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  470. sizeof(uv_static_hcoeffs));
  471. }
  472. static bool update_scaling_factors(struct intel_overlay *overlay,
  473. struct overlay_registers __iomem *regs,
  474. struct put_image_params *params)
  475. {
  476. /* fixed point with a 12 bit shift */
  477. u32 xscale, yscale, xscale_UV, yscale_UV;
  478. #define FP_SHIFT 12
  479. #define FRACT_MASK 0xfff
  480. bool scale_changed = false;
  481. int uv_hscale = uv_hsubsampling(params->format);
  482. int uv_vscale = uv_vsubsampling(params->format);
  483. if (params->dst_w > 1)
  484. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  485. /(params->dst_w);
  486. else
  487. xscale = 1 << FP_SHIFT;
  488. if (params->dst_h > 1)
  489. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  490. /(params->dst_h);
  491. else
  492. yscale = 1 << FP_SHIFT;
  493. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  494. xscale_UV = xscale/uv_hscale;
  495. yscale_UV = yscale/uv_vscale;
  496. /* make the Y scale to UV scale ratio an exact multiply */
  497. xscale = xscale_UV * uv_hscale;
  498. yscale = yscale_UV * uv_vscale;
  499. /*} else {
  500. xscale_UV = 0;
  501. yscale_UV = 0;
  502. }*/
  503. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  504. scale_changed = true;
  505. overlay->old_xscale = xscale;
  506. overlay->old_yscale = yscale;
  507. iowrite32(((yscale & FRACT_MASK) << 20) |
  508. ((xscale >> FP_SHIFT) << 16) |
  509. ((xscale & FRACT_MASK) << 3),
  510. &regs->YRGBSCALE);
  511. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  512. ((xscale_UV >> FP_SHIFT) << 16) |
  513. ((xscale_UV & FRACT_MASK) << 3),
  514. &regs->UVSCALE);
  515. iowrite32((((yscale >> FP_SHIFT) << 16) |
  516. ((yscale_UV >> FP_SHIFT) << 0)),
  517. &regs->UVSCALEV);
  518. if (scale_changed)
  519. update_polyphase_filter(regs);
  520. return scale_changed;
  521. }
  522. static void update_colorkey(struct intel_overlay *overlay,
  523. struct overlay_registers __iomem *regs)
  524. {
  525. u32 key = overlay->color_key;
  526. switch (overlay->crtc->base.fb->bits_per_pixel) {
  527. case 8:
  528. iowrite32(0, &regs->DCLRKV);
  529. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  530. break;
  531. case 16:
  532. if (overlay->crtc->base.fb->depth == 15) {
  533. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  534. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  535. &regs->DCLRKM);
  536. } else {
  537. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  538. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  539. &regs->DCLRKM);
  540. }
  541. break;
  542. case 24:
  543. case 32:
  544. iowrite32(key, &regs->DCLRKV);
  545. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  546. break;
  547. }
  548. }
  549. static u32 overlay_cmd_reg(struct put_image_params *params)
  550. {
  551. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  552. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  553. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  554. case I915_OVERLAY_YUV422:
  555. cmd |= OCMD_YUV_422_PLANAR;
  556. break;
  557. case I915_OVERLAY_YUV420:
  558. cmd |= OCMD_YUV_420_PLANAR;
  559. break;
  560. case I915_OVERLAY_YUV411:
  561. case I915_OVERLAY_YUV410:
  562. cmd |= OCMD_YUV_410_PLANAR;
  563. break;
  564. }
  565. } else { /* YUV packed */
  566. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  567. case I915_OVERLAY_YUV422:
  568. cmd |= OCMD_YUV_422_PACKED;
  569. break;
  570. case I915_OVERLAY_YUV411:
  571. cmd |= OCMD_YUV_411_PACKED;
  572. break;
  573. }
  574. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  575. case I915_OVERLAY_NO_SWAP:
  576. break;
  577. case I915_OVERLAY_UV_SWAP:
  578. cmd |= OCMD_UV_SWAP;
  579. break;
  580. case I915_OVERLAY_Y_SWAP:
  581. cmd |= OCMD_Y_SWAP;
  582. break;
  583. case I915_OVERLAY_Y_AND_UV_SWAP:
  584. cmd |= OCMD_Y_AND_UV_SWAP;
  585. break;
  586. }
  587. }
  588. return cmd;
  589. }
  590. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  591. struct drm_i915_gem_object *new_bo,
  592. struct put_image_params *params)
  593. {
  594. int ret, tmp_width;
  595. struct overlay_registers __iomem *regs;
  596. bool scale_changed = false;
  597. struct drm_device *dev = overlay->dev;
  598. u32 swidth, swidthsw, sheight, ostride;
  599. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  600. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  601. BUG_ON(!overlay);
  602. ret = intel_overlay_release_old_vid(overlay);
  603. if (ret != 0)
  604. return ret;
  605. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  606. if (ret != 0)
  607. return ret;
  608. ret = i915_gem_object_put_fence(new_bo);
  609. if (ret)
  610. goto out_unpin;
  611. if (!overlay->active) {
  612. u32 oconfig;
  613. regs = intel_overlay_map_regs(overlay);
  614. if (!regs) {
  615. ret = -ENOMEM;
  616. goto out_unpin;
  617. }
  618. oconfig = OCONF_CC_OUT_8BIT;
  619. if (IS_GEN4(overlay->dev))
  620. oconfig |= OCONF_CSC_MODE_BT709;
  621. oconfig |= overlay->crtc->pipe == 0 ?
  622. OCONF_PIPE_A : OCONF_PIPE_B;
  623. iowrite32(oconfig, &regs->OCONFIG);
  624. intel_overlay_unmap_regs(overlay, regs);
  625. ret = intel_overlay_on(overlay);
  626. if (ret != 0)
  627. goto out_unpin;
  628. }
  629. regs = intel_overlay_map_regs(overlay);
  630. if (!regs) {
  631. ret = -ENOMEM;
  632. goto out_unpin;
  633. }
  634. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  635. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  636. if (params->format & I915_OVERLAY_YUV_PACKED)
  637. tmp_width = packed_width_bytes(params->format, params->src_w);
  638. else
  639. tmp_width = params->src_w;
  640. swidth = params->src_w;
  641. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  642. sheight = params->src_h;
  643. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  644. ostride = params->stride_Y;
  645. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  646. int uv_hscale = uv_hsubsampling(params->format);
  647. int uv_vscale = uv_vsubsampling(params->format);
  648. u32 tmp_U, tmp_V;
  649. swidth |= (params->src_w/uv_hscale) << 16;
  650. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  651. params->src_w/uv_hscale);
  652. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  653. params->src_w/uv_hscale);
  654. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  655. sheight |= (params->src_h/uv_vscale) << 16;
  656. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  657. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  658. ostride |= params->stride_UV << 16;
  659. }
  660. iowrite32(swidth, &regs->SWIDTH);
  661. iowrite32(swidthsw, &regs->SWIDTHSW);
  662. iowrite32(sheight, &regs->SHEIGHT);
  663. iowrite32(ostride, &regs->OSTRIDE);
  664. scale_changed = update_scaling_factors(overlay, regs, params);
  665. update_colorkey(overlay, regs);
  666. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  667. intel_overlay_unmap_regs(overlay, regs);
  668. ret = intel_overlay_continue(overlay, scale_changed);
  669. if (ret)
  670. goto out_unpin;
  671. overlay->old_vid_bo = overlay->vid_bo;
  672. overlay->vid_bo = new_bo;
  673. return 0;
  674. out_unpin:
  675. i915_gem_object_unpin(new_bo);
  676. return ret;
  677. }
  678. int intel_overlay_switch_off(struct intel_overlay *overlay)
  679. {
  680. struct overlay_registers __iomem *regs;
  681. struct drm_device *dev = overlay->dev;
  682. int ret;
  683. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  684. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  685. ret = intel_overlay_recover_from_interrupt(overlay);
  686. if (ret != 0)
  687. return ret;
  688. if (!overlay->active)
  689. return 0;
  690. ret = intel_overlay_release_old_vid(overlay);
  691. if (ret != 0)
  692. return ret;
  693. regs = intel_overlay_map_regs(overlay);
  694. iowrite32(0, &regs->OCMD);
  695. intel_overlay_unmap_regs(overlay, regs);
  696. ret = intel_overlay_off(overlay);
  697. if (ret != 0)
  698. return ret;
  699. intel_overlay_off_tail(overlay);
  700. return 0;
  701. }
  702. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  703. struct intel_crtc *crtc)
  704. {
  705. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  706. if (!crtc->active)
  707. return -EINVAL;
  708. /* can't use the overlay with double wide pipe */
  709. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  710. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  711. return -EINVAL;
  712. return 0;
  713. }
  714. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  715. {
  716. struct drm_device *dev = overlay->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. u32 pfit_control = I915_READ(PFIT_CONTROL);
  719. u32 ratio;
  720. /* XXX: This is not the same logic as in the xorg driver, but more in
  721. * line with the intel documentation for the i965
  722. */
  723. if (INTEL_INFO(dev)->gen >= 4) {
  724. /* on i965 use the PGM reg to read out the autoscaler values */
  725. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  726. } else {
  727. if (pfit_control & VERT_AUTO_SCALE)
  728. ratio = I915_READ(PFIT_AUTO_RATIOS);
  729. else
  730. ratio = I915_READ(PFIT_PGM_RATIOS);
  731. ratio >>= PFIT_VERT_SCALE_SHIFT;
  732. }
  733. overlay->pfit_vscale_ratio = ratio;
  734. }
  735. static int check_overlay_dst(struct intel_overlay *overlay,
  736. struct drm_intel_overlay_put_image *rec)
  737. {
  738. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  739. if (rec->dst_x < mode->hdisplay &&
  740. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  741. rec->dst_y < mode->vdisplay &&
  742. rec->dst_y + rec->dst_height <= mode->vdisplay)
  743. return 0;
  744. else
  745. return -EINVAL;
  746. }
  747. static int check_overlay_scaling(struct put_image_params *rec)
  748. {
  749. u32 tmp;
  750. /* downscaling limit is 8.0 */
  751. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  752. if (tmp > 7)
  753. return -EINVAL;
  754. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  755. if (tmp > 7)
  756. return -EINVAL;
  757. return 0;
  758. }
  759. static int check_overlay_src(struct drm_device *dev,
  760. struct drm_intel_overlay_put_image *rec,
  761. struct drm_i915_gem_object *new_bo)
  762. {
  763. int uv_hscale = uv_hsubsampling(rec->flags);
  764. int uv_vscale = uv_vsubsampling(rec->flags);
  765. u32 stride_mask;
  766. int depth;
  767. u32 tmp;
  768. /* check src dimensions */
  769. if (IS_845G(dev) || IS_I830(dev)) {
  770. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  771. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  772. return -EINVAL;
  773. } else {
  774. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  775. rec->src_width > IMAGE_MAX_WIDTH)
  776. return -EINVAL;
  777. }
  778. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  779. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  780. rec->src_width < N_HORIZ_Y_TAPS*4)
  781. return -EINVAL;
  782. /* check alignment constraints */
  783. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  784. case I915_OVERLAY_RGB:
  785. /* not implemented */
  786. return -EINVAL;
  787. case I915_OVERLAY_YUV_PACKED:
  788. if (uv_vscale != 1)
  789. return -EINVAL;
  790. depth = packed_depth_bytes(rec->flags);
  791. if (depth < 0)
  792. return depth;
  793. /* ignore UV planes */
  794. rec->stride_UV = 0;
  795. rec->offset_U = 0;
  796. rec->offset_V = 0;
  797. /* check pixel alignment */
  798. if (rec->offset_Y % depth)
  799. return -EINVAL;
  800. break;
  801. case I915_OVERLAY_YUV_PLANAR:
  802. if (uv_vscale < 0 || uv_hscale < 0)
  803. return -EINVAL;
  804. /* no offset restrictions for planar formats */
  805. break;
  806. default:
  807. return -EINVAL;
  808. }
  809. if (rec->src_width % uv_hscale)
  810. return -EINVAL;
  811. /* stride checking */
  812. if (IS_I830(dev) || IS_845G(dev))
  813. stride_mask = 255;
  814. else
  815. stride_mask = 63;
  816. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  817. return -EINVAL;
  818. if (IS_GEN4(dev) && rec->stride_Y < 512)
  819. return -EINVAL;
  820. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  821. 4096 : 8192;
  822. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  823. return -EINVAL;
  824. /* check buffer dimensions */
  825. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  826. case I915_OVERLAY_RGB:
  827. case I915_OVERLAY_YUV_PACKED:
  828. /* always 4 Y values per depth pixels */
  829. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  830. return -EINVAL;
  831. tmp = rec->stride_Y*rec->src_height;
  832. if (rec->offset_Y + tmp > new_bo->base.size)
  833. return -EINVAL;
  834. break;
  835. case I915_OVERLAY_YUV_PLANAR:
  836. if (rec->src_width > rec->stride_Y)
  837. return -EINVAL;
  838. if (rec->src_width/uv_hscale > rec->stride_UV)
  839. return -EINVAL;
  840. tmp = rec->stride_Y * rec->src_height;
  841. if (rec->offset_Y + tmp > new_bo->base.size)
  842. return -EINVAL;
  843. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  844. if (rec->offset_U + tmp > new_bo->base.size ||
  845. rec->offset_V + tmp > new_bo->base.size)
  846. return -EINVAL;
  847. break;
  848. }
  849. return 0;
  850. }
  851. /**
  852. * Return the pipe currently connected to the panel fitter,
  853. * or -1 if the panel fitter is not present or not in use
  854. */
  855. static int intel_panel_fitter_pipe(struct drm_device *dev)
  856. {
  857. struct drm_i915_private *dev_priv = dev->dev_private;
  858. u32 pfit_control;
  859. /* i830 doesn't have a panel fitter */
  860. if (IS_I830(dev))
  861. return -1;
  862. pfit_control = I915_READ(PFIT_CONTROL);
  863. /* See if the panel fitter is in use */
  864. if ((pfit_control & PFIT_ENABLE) == 0)
  865. return -1;
  866. /* 965 can place panel fitter on either pipe */
  867. if (IS_GEN4(dev))
  868. return (pfit_control >> 29) & 0x3;
  869. /* older chips can only use pipe 1 */
  870. return 1;
  871. }
  872. int intel_overlay_put_image(struct drm_device *dev, void *data,
  873. struct drm_file *file_priv)
  874. {
  875. struct drm_intel_overlay_put_image *put_image_rec = data;
  876. drm_i915_private_t *dev_priv = dev->dev_private;
  877. struct intel_overlay *overlay;
  878. struct drm_mode_object *drmmode_obj;
  879. struct intel_crtc *crtc;
  880. struct drm_i915_gem_object *new_bo;
  881. struct put_image_params *params;
  882. int ret;
  883. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  884. overlay = dev_priv->overlay;
  885. if (!overlay) {
  886. DRM_DEBUG("userspace bug: no overlay\n");
  887. return -ENODEV;
  888. }
  889. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  890. mutex_lock(&dev->mode_config.mutex);
  891. mutex_lock(&dev->struct_mutex);
  892. ret = intel_overlay_switch_off(overlay);
  893. mutex_unlock(&dev->struct_mutex);
  894. mutex_unlock(&dev->mode_config.mutex);
  895. return ret;
  896. }
  897. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  898. if (!params)
  899. return -ENOMEM;
  900. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  901. DRM_MODE_OBJECT_CRTC);
  902. if (!drmmode_obj) {
  903. ret = -ENOENT;
  904. goto out_free;
  905. }
  906. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  907. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  908. put_image_rec->bo_handle));
  909. if (&new_bo->base == NULL) {
  910. ret = -ENOENT;
  911. goto out_free;
  912. }
  913. mutex_lock(&dev->mode_config.mutex);
  914. mutex_lock(&dev->struct_mutex);
  915. if (new_bo->tiling_mode) {
  916. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  917. ret = -EINVAL;
  918. goto out_unlock;
  919. }
  920. ret = intel_overlay_recover_from_interrupt(overlay);
  921. if (ret != 0)
  922. goto out_unlock;
  923. if (overlay->crtc != crtc) {
  924. struct drm_display_mode *mode = &crtc->base.mode;
  925. ret = intel_overlay_switch_off(overlay);
  926. if (ret != 0)
  927. goto out_unlock;
  928. ret = check_overlay_possible_on_crtc(overlay, crtc);
  929. if (ret != 0)
  930. goto out_unlock;
  931. overlay->crtc = crtc;
  932. crtc->overlay = overlay;
  933. /* line too wide, i.e. one-line-mode */
  934. if (mode->hdisplay > 1024 &&
  935. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  936. overlay->pfit_active = 1;
  937. update_pfit_vscale_ratio(overlay);
  938. } else
  939. overlay->pfit_active = 0;
  940. }
  941. ret = check_overlay_dst(overlay, put_image_rec);
  942. if (ret != 0)
  943. goto out_unlock;
  944. if (overlay->pfit_active) {
  945. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  946. overlay->pfit_vscale_ratio);
  947. /* shifting right rounds downwards, so add 1 */
  948. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  949. overlay->pfit_vscale_ratio) + 1;
  950. } else {
  951. params->dst_y = put_image_rec->dst_y;
  952. params->dst_h = put_image_rec->dst_height;
  953. }
  954. params->dst_x = put_image_rec->dst_x;
  955. params->dst_w = put_image_rec->dst_width;
  956. params->src_w = put_image_rec->src_width;
  957. params->src_h = put_image_rec->src_height;
  958. params->src_scan_w = put_image_rec->src_scan_width;
  959. params->src_scan_h = put_image_rec->src_scan_height;
  960. if (params->src_scan_h > params->src_h ||
  961. params->src_scan_w > params->src_w) {
  962. ret = -EINVAL;
  963. goto out_unlock;
  964. }
  965. ret = check_overlay_src(dev, put_image_rec, new_bo);
  966. if (ret != 0)
  967. goto out_unlock;
  968. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  969. params->stride_Y = put_image_rec->stride_Y;
  970. params->stride_UV = put_image_rec->stride_UV;
  971. params->offset_Y = put_image_rec->offset_Y;
  972. params->offset_U = put_image_rec->offset_U;
  973. params->offset_V = put_image_rec->offset_V;
  974. /* Check scaling after src size to prevent a divide-by-zero. */
  975. ret = check_overlay_scaling(params);
  976. if (ret != 0)
  977. goto out_unlock;
  978. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  979. if (ret != 0)
  980. goto out_unlock;
  981. mutex_unlock(&dev->struct_mutex);
  982. mutex_unlock(&dev->mode_config.mutex);
  983. kfree(params);
  984. return 0;
  985. out_unlock:
  986. mutex_unlock(&dev->struct_mutex);
  987. mutex_unlock(&dev->mode_config.mutex);
  988. drm_gem_object_unreference_unlocked(&new_bo->base);
  989. out_free:
  990. kfree(params);
  991. return ret;
  992. }
  993. static void update_reg_attrs(struct intel_overlay *overlay,
  994. struct overlay_registers __iomem *regs)
  995. {
  996. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  997. &regs->OCLRC0);
  998. iowrite32(overlay->saturation, &regs->OCLRC1);
  999. }
  1000. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1001. {
  1002. int i;
  1003. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1004. return false;
  1005. for (i = 0; i < 3; i++) {
  1006. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1007. return false;
  1008. }
  1009. return true;
  1010. }
  1011. static bool check_gamma5_errata(u32 gamma5)
  1012. {
  1013. int i;
  1014. for (i = 0; i < 3; i++) {
  1015. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1016. return false;
  1017. }
  1018. return true;
  1019. }
  1020. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1021. {
  1022. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1023. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1024. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1025. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1026. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1027. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1028. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1029. return -EINVAL;
  1030. if (!check_gamma5_errata(attrs->gamma5))
  1031. return -EINVAL;
  1032. return 0;
  1033. }
  1034. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1035. struct drm_file *file_priv)
  1036. {
  1037. struct drm_intel_overlay_attrs *attrs = data;
  1038. drm_i915_private_t *dev_priv = dev->dev_private;
  1039. struct intel_overlay *overlay;
  1040. struct overlay_registers __iomem *regs;
  1041. int ret;
  1042. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1043. overlay = dev_priv->overlay;
  1044. if (!overlay) {
  1045. DRM_DEBUG("userspace bug: no overlay\n");
  1046. return -ENODEV;
  1047. }
  1048. mutex_lock(&dev->mode_config.mutex);
  1049. mutex_lock(&dev->struct_mutex);
  1050. ret = -EINVAL;
  1051. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1052. attrs->color_key = overlay->color_key;
  1053. attrs->brightness = overlay->brightness;
  1054. attrs->contrast = overlay->contrast;
  1055. attrs->saturation = overlay->saturation;
  1056. if (!IS_GEN2(dev)) {
  1057. attrs->gamma0 = I915_READ(OGAMC0);
  1058. attrs->gamma1 = I915_READ(OGAMC1);
  1059. attrs->gamma2 = I915_READ(OGAMC2);
  1060. attrs->gamma3 = I915_READ(OGAMC3);
  1061. attrs->gamma4 = I915_READ(OGAMC4);
  1062. attrs->gamma5 = I915_READ(OGAMC5);
  1063. }
  1064. } else {
  1065. if (attrs->brightness < -128 || attrs->brightness > 127)
  1066. goto out_unlock;
  1067. if (attrs->contrast > 255)
  1068. goto out_unlock;
  1069. if (attrs->saturation > 1023)
  1070. goto out_unlock;
  1071. overlay->color_key = attrs->color_key;
  1072. overlay->brightness = attrs->brightness;
  1073. overlay->contrast = attrs->contrast;
  1074. overlay->saturation = attrs->saturation;
  1075. regs = intel_overlay_map_regs(overlay);
  1076. if (!regs) {
  1077. ret = -ENOMEM;
  1078. goto out_unlock;
  1079. }
  1080. update_reg_attrs(overlay, regs);
  1081. intel_overlay_unmap_regs(overlay, regs);
  1082. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1083. if (IS_GEN2(dev))
  1084. goto out_unlock;
  1085. if (overlay->active) {
  1086. ret = -EBUSY;
  1087. goto out_unlock;
  1088. }
  1089. ret = check_gamma(attrs);
  1090. if (ret)
  1091. goto out_unlock;
  1092. I915_WRITE(OGAMC0, attrs->gamma0);
  1093. I915_WRITE(OGAMC1, attrs->gamma1);
  1094. I915_WRITE(OGAMC2, attrs->gamma2);
  1095. I915_WRITE(OGAMC3, attrs->gamma3);
  1096. I915_WRITE(OGAMC4, attrs->gamma4);
  1097. I915_WRITE(OGAMC5, attrs->gamma5);
  1098. }
  1099. }
  1100. ret = 0;
  1101. out_unlock:
  1102. mutex_unlock(&dev->struct_mutex);
  1103. mutex_unlock(&dev->mode_config.mutex);
  1104. return ret;
  1105. }
  1106. void intel_setup_overlay(struct drm_device *dev)
  1107. {
  1108. drm_i915_private_t *dev_priv = dev->dev_private;
  1109. struct intel_overlay *overlay;
  1110. struct drm_i915_gem_object *reg_bo;
  1111. struct overlay_registers __iomem *regs;
  1112. int ret;
  1113. if (!HAS_OVERLAY(dev))
  1114. return;
  1115. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1116. if (!overlay)
  1117. return;
  1118. mutex_lock(&dev->struct_mutex);
  1119. if (WARN_ON(dev_priv->overlay))
  1120. goto out_free;
  1121. overlay->dev = dev;
  1122. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1123. if (!reg_bo)
  1124. goto out_free;
  1125. overlay->reg_bo = reg_bo;
  1126. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1127. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1128. I915_GEM_PHYS_OVERLAY_REGS,
  1129. PAGE_SIZE);
  1130. if (ret) {
  1131. DRM_ERROR("failed to attach phys overlay regs\n");
  1132. goto out_free_bo;
  1133. }
  1134. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1135. } else {
  1136. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true, false);
  1137. if (ret) {
  1138. DRM_ERROR("failed to pin overlay register bo\n");
  1139. goto out_free_bo;
  1140. }
  1141. overlay->flip_addr = reg_bo->gtt_offset;
  1142. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1143. if (ret) {
  1144. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1145. goto out_unpin_bo;
  1146. }
  1147. }
  1148. /* init all values */
  1149. overlay->color_key = 0x0101fe;
  1150. overlay->brightness = -19;
  1151. overlay->contrast = 75;
  1152. overlay->saturation = 146;
  1153. regs = intel_overlay_map_regs(overlay);
  1154. if (!regs)
  1155. goto out_unpin_bo;
  1156. memset_io(regs, 0, sizeof(struct overlay_registers));
  1157. update_polyphase_filter(regs);
  1158. update_reg_attrs(overlay, regs);
  1159. intel_overlay_unmap_regs(overlay, regs);
  1160. dev_priv->overlay = overlay;
  1161. mutex_unlock(&dev->struct_mutex);
  1162. DRM_INFO("initialized overlay support\n");
  1163. return;
  1164. out_unpin_bo:
  1165. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1166. i915_gem_object_unpin(reg_bo);
  1167. out_free_bo:
  1168. drm_gem_object_unreference(&reg_bo->base);
  1169. out_free:
  1170. mutex_unlock(&dev->struct_mutex);
  1171. kfree(overlay);
  1172. return;
  1173. }
  1174. void intel_cleanup_overlay(struct drm_device *dev)
  1175. {
  1176. drm_i915_private_t *dev_priv = dev->dev_private;
  1177. if (!dev_priv->overlay)
  1178. return;
  1179. /* The bo's should be free'd by the generic code already.
  1180. * Furthermore modesetting teardown happens beforehand so the
  1181. * hardware should be off already */
  1182. BUG_ON(dev_priv->overlay->active);
  1183. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1184. kfree(dev_priv->overlay);
  1185. }
  1186. #ifdef CONFIG_DEBUG_FS
  1187. #include <linux/seq_file.h>
  1188. struct intel_overlay_error_state {
  1189. struct overlay_registers regs;
  1190. unsigned long base;
  1191. u32 dovsta;
  1192. u32 isr;
  1193. };
  1194. static struct overlay_registers __iomem *
  1195. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1196. {
  1197. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1198. struct overlay_registers __iomem *regs;
  1199. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1200. /* Cast to make sparse happy, but it's wc memory anyway, so
  1201. * equivalent to the wc io mapping on X86. */
  1202. regs = (struct overlay_registers __iomem *)
  1203. overlay->reg_bo->phys_obj->handle->vaddr;
  1204. else
  1205. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1206. overlay->reg_bo->gtt_offset);
  1207. return regs;
  1208. }
  1209. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1210. struct overlay_registers __iomem *regs)
  1211. {
  1212. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1213. io_mapping_unmap_atomic(regs);
  1214. }
  1215. struct intel_overlay_error_state *
  1216. intel_overlay_capture_error_state(struct drm_device *dev)
  1217. {
  1218. drm_i915_private_t *dev_priv = dev->dev_private;
  1219. struct intel_overlay *overlay = dev_priv->overlay;
  1220. struct intel_overlay_error_state *error;
  1221. struct overlay_registers __iomem *regs;
  1222. if (!overlay || !overlay->active)
  1223. return NULL;
  1224. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1225. if (error == NULL)
  1226. return NULL;
  1227. error->dovsta = I915_READ(DOVSTA);
  1228. error->isr = I915_READ(ISR);
  1229. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1230. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1231. else
  1232. error->base = overlay->reg_bo->gtt_offset;
  1233. regs = intel_overlay_map_regs_atomic(overlay);
  1234. if (!regs)
  1235. goto err;
  1236. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1237. intel_overlay_unmap_regs_atomic(overlay, regs);
  1238. return error;
  1239. err:
  1240. kfree(error);
  1241. return NULL;
  1242. }
  1243. void
  1244. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1245. {
  1246. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1247. error->dovsta, error->isr);
  1248. seq_printf(m, " Register file at 0x%08lx:\n",
  1249. error->base);
  1250. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1251. P(OBUF_0Y);
  1252. P(OBUF_1Y);
  1253. P(OBUF_0U);
  1254. P(OBUF_0V);
  1255. P(OBUF_1U);
  1256. P(OBUF_1V);
  1257. P(OSTRIDE);
  1258. P(YRGB_VPH);
  1259. P(UV_VPH);
  1260. P(HORZ_PH);
  1261. P(INIT_PHS);
  1262. P(DWINPOS);
  1263. P(DWINSZ);
  1264. P(SWIDTH);
  1265. P(SWIDTHSW);
  1266. P(SHEIGHT);
  1267. P(YRGBSCALE);
  1268. P(UVSCALE);
  1269. P(OCLRC0);
  1270. P(OCLRC1);
  1271. P(DCLRKV);
  1272. P(DCLRKM);
  1273. P(SCLRKVH);
  1274. P(SCLRKVL);
  1275. P(SCLRKEN);
  1276. P(OCONFIG);
  1277. P(OCMD);
  1278. P(OSTART_0Y);
  1279. P(OSTART_1Y);
  1280. P(OSTART_0U);
  1281. P(OSTART_0V);
  1282. P(OSTART_1U);
  1283. P(OSTART_1V);
  1284. P(OTILEOFF_0Y);
  1285. P(OTILEOFF_1Y);
  1286. P(OTILEOFF_0U);
  1287. P(OTILEOFF_0V);
  1288. P(OTILEOFF_1U);
  1289. P(OTILEOFF_1V);
  1290. P(FASTHSCALE);
  1291. P(UVSCALEV);
  1292. #undef P
  1293. }
  1294. #endif