intel-gtt.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. struct intel_gtt base;
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_bus_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. void __iomem *i9xx_flush_page;
  70. char *i81x_gtt_table;
  71. struct resource ifp_resource;
  72. int resource_valid;
  73. struct page *scratch_page;
  74. int refcount;
  75. } intel_private;
  76. #define INTEL_GTT_GEN intel_private.driver->gen
  77. #define IS_G33 intel_private.driver->is_g33
  78. #define IS_PINEVIEW intel_private.driver->is_pineview
  79. #define IS_IRONLAKE intel_private.driver->is_ironlake
  80. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  81. static int intel_gtt_map_memory(struct page **pages,
  82. unsigned int num_entries,
  83. struct sg_table *st)
  84. {
  85. struct scatterlist *sg;
  86. int i;
  87. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  88. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  89. goto err;
  90. for_each_sg(st->sgl, sg, num_entries, i)
  91. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  92. if (!pci_map_sg(intel_private.pcidev,
  93. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  94. goto err;
  95. return 0;
  96. err:
  97. sg_free_table(st);
  98. return -ENOMEM;
  99. }
  100. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  101. {
  102. struct sg_table st;
  103. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  104. pci_unmap_sg(intel_private.pcidev, sg_list,
  105. num_sg, PCI_DMA_BIDIRECTIONAL);
  106. st.sgl = sg_list;
  107. st.orig_nents = st.nents = num_sg;
  108. sg_free_table(&st);
  109. }
  110. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  111. {
  112. return;
  113. }
  114. /* Exists to support ARGB cursors */
  115. static struct page *i8xx_alloc_pages(void)
  116. {
  117. struct page *page;
  118. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  119. if (page == NULL)
  120. return NULL;
  121. if (set_pages_uc(page, 4) < 0) {
  122. set_pages_wb(page, 4);
  123. __free_pages(page, 2);
  124. return NULL;
  125. }
  126. get_page(page);
  127. atomic_inc(&agp_bridge->current_memory_agp);
  128. return page;
  129. }
  130. static void i8xx_destroy_pages(struct page *page)
  131. {
  132. if (page == NULL)
  133. return;
  134. set_pages_wb(page, 4);
  135. put_page(page);
  136. __free_pages(page, 2);
  137. atomic_dec(&agp_bridge->current_memory_agp);
  138. }
  139. #define I810_GTT_ORDER 4
  140. static int i810_setup(void)
  141. {
  142. u32 reg_addr;
  143. char *gtt_table;
  144. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  145. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  146. if (gtt_table == NULL)
  147. return -ENOMEM;
  148. intel_private.i81x_gtt_table = gtt_table;
  149. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  150. reg_addr &= 0xfff80000;
  151. intel_private.registers = ioremap(reg_addr, KB(64));
  152. if (!intel_private.registers)
  153. return -ENOMEM;
  154. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  155. intel_private.registers+I810_PGETBL_CTL);
  156. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  157. if ((readl(intel_private.registers+I810_DRAM_CTL)
  158. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  159. dev_info(&intel_private.pcidev->dev,
  160. "detected 4MB dedicated video ram\n");
  161. intel_private.num_dcache_entries = 1024;
  162. }
  163. return 0;
  164. }
  165. static void i810_cleanup(void)
  166. {
  167. writel(0, intel_private.registers+I810_PGETBL_CTL);
  168. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  169. }
  170. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  171. int type)
  172. {
  173. int i;
  174. if ((pg_start + mem->page_count)
  175. > intel_private.num_dcache_entries)
  176. return -EINVAL;
  177. if (!mem->is_flushed)
  178. global_cache_flush();
  179. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  180. dma_addr_t addr = i << PAGE_SHIFT;
  181. intel_private.driver->write_entry(addr,
  182. i, type);
  183. }
  184. readl(intel_private.gtt+i-1);
  185. return 0;
  186. }
  187. /*
  188. * The i810/i830 requires a physical address to program its mouse
  189. * pointer into hardware.
  190. * However the Xserver still writes to it through the agp aperture.
  191. */
  192. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  193. {
  194. struct agp_memory *new;
  195. struct page *page;
  196. switch (pg_count) {
  197. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  198. break;
  199. case 4:
  200. /* kludge to get 4 physical pages for ARGB cursor */
  201. page = i8xx_alloc_pages();
  202. break;
  203. default:
  204. return NULL;
  205. }
  206. if (page == NULL)
  207. return NULL;
  208. new = agp_create_memory(pg_count);
  209. if (new == NULL)
  210. return NULL;
  211. new->pages[0] = page;
  212. if (pg_count == 4) {
  213. /* kludge to get 4 physical pages for ARGB cursor */
  214. new->pages[1] = new->pages[0] + 1;
  215. new->pages[2] = new->pages[1] + 1;
  216. new->pages[3] = new->pages[2] + 1;
  217. }
  218. new->page_count = pg_count;
  219. new->num_scratch_pages = pg_count;
  220. new->type = AGP_PHYS_MEMORY;
  221. new->physical = page_to_phys(new->pages[0]);
  222. return new;
  223. }
  224. static void intel_i810_free_by_type(struct agp_memory *curr)
  225. {
  226. agp_free_key(curr->key);
  227. if (curr->type == AGP_PHYS_MEMORY) {
  228. if (curr->page_count == 4)
  229. i8xx_destroy_pages(curr->pages[0]);
  230. else {
  231. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  232. AGP_PAGE_DESTROY_UNMAP);
  233. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  234. AGP_PAGE_DESTROY_FREE);
  235. }
  236. agp_free_page_array(curr);
  237. }
  238. kfree(curr);
  239. }
  240. static int intel_gtt_setup_scratch_page(void)
  241. {
  242. struct page *page;
  243. dma_addr_t dma_addr;
  244. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  245. if (page == NULL)
  246. return -ENOMEM;
  247. get_page(page);
  248. set_pages_uc(page, 1);
  249. if (intel_private.base.needs_dmar) {
  250. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  251. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  252. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  253. return -EINVAL;
  254. intel_private.base.scratch_page_dma = dma_addr;
  255. } else
  256. intel_private.base.scratch_page_dma = page_to_phys(page);
  257. intel_private.scratch_page = page;
  258. return 0;
  259. }
  260. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  261. unsigned int flags)
  262. {
  263. u32 pte_flags = I810_PTE_VALID;
  264. switch (flags) {
  265. case AGP_DCACHE_MEMORY:
  266. pte_flags |= I810_PTE_LOCAL;
  267. break;
  268. case AGP_USER_CACHED_MEMORY:
  269. pte_flags |= I830_PTE_SYSTEM_CACHED;
  270. break;
  271. }
  272. writel(addr | pte_flags, intel_private.gtt + entry);
  273. }
  274. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  275. {32, 8192, 3},
  276. {64, 16384, 4},
  277. {128, 32768, 5},
  278. {256, 65536, 6},
  279. {512, 131072, 7},
  280. };
  281. static unsigned int intel_gtt_stolen_size(void)
  282. {
  283. u16 gmch_ctrl;
  284. u8 rdct;
  285. int local = 0;
  286. static const int ddt[4] = { 0, 16, 32, 64 };
  287. unsigned int stolen_size = 0;
  288. if (INTEL_GTT_GEN == 1)
  289. return 0; /* no stolen mem on i81x */
  290. pci_read_config_word(intel_private.bridge_dev,
  291. I830_GMCH_CTRL, &gmch_ctrl);
  292. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  293. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  294. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  295. case I830_GMCH_GMS_STOLEN_512:
  296. stolen_size = KB(512);
  297. break;
  298. case I830_GMCH_GMS_STOLEN_1024:
  299. stolen_size = MB(1);
  300. break;
  301. case I830_GMCH_GMS_STOLEN_8192:
  302. stolen_size = MB(8);
  303. break;
  304. case I830_GMCH_GMS_LOCAL:
  305. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  306. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  307. MB(ddt[I830_RDRAM_DDT(rdct)]);
  308. local = 1;
  309. break;
  310. default:
  311. stolen_size = 0;
  312. break;
  313. }
  314. } else if (INTEL_GTT_GEN == 6) {
  315. /*
  316. * SandyBridge has new memory control reg at 0x50.w
  317. */
  318. u16 snb_gmch_ctl;
  319. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  320. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  321. case SNB_GMCH_GMS_STOLEN_32M:
  322. stolen_size = MB(32);
  323. break;
  324. case SNB_GMCH_GMS_STOLEN_64M:
  325. stolen_size = MB(64);
  326. break;
  327. case SNB_GMCH_GMS_STOLEN_96M:
  328. stolen_size = MB(96);
  329. break;
  330. case SNB_GMCH_GMS_STOLEN_128M:
  331. stolen_size = MB(128);
  332. break;
  333. case SNB_GMCH_GMS_STOLEN_160M:
  334. stolen_size = MB(160);
  335. break;
  336. case SNB_GMCH_GMS_STOLEN_192M:
  337. stolen_size = MB(192);
  338. break;
  339. case SNB_GMCH_GMS_STOLEN_224M:
  340. stolen_size = MB(224);
  341. break;
  342. case SNB_GMCH_GMS_STOLEN_256M:
  343. stolen_size = MB(256);
  344. break;
  345. case SNB_GMCH_GMS_STOLEN_288M:
  346. stolen_size = MB(288);
  347. break;
  348. case SNB_GMCH_GMS_STOLEN_320M:
  349. stolen_size = MB(320);
  350. break;
  351. case SNB_GMCH_GMS_STOLEN_352M:
  352. stolen_size = MB(352);
  353. break;
  354. case SNB_GMCH_GMS_STOLEN_384M:
  355. stolen_size = MB(384);
  356. break;
  357. case SNB_GMCH_GMS_STOLEN_416M:
  358. stolen_size = MB(416);
  359. break;
  360. case SNB_GMCH_GMS_STOLEN_448M:
  361. stolen_size = MB(448);
  362. break;
  363. case SNB_GMCH_GMS_STOLEN_480M:
  364. stolen_size = MB(480);
  365. break;
  366. case SNB_GMCH_GMS_STOLEN_512M:
  367. stolen_size = MB(512);
  368. break;
  369. }
  370. } else {
  371. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  372. case I855_GMCH_GMS_STOLEN_1M:
  373. stolen_size = MB(1);
  374. break;
  375. case I855_GMCH_GMS_STOLEN_4M:
  376. stolen_size = MB(4);
  377. break;
  378. case I855_GMCH_GMS_STOLEN_8M:
  379. stolen_size = MB(8);
  380. break;
  381. case I855_GMCH_GMS_STOLEN_16M:
  382. stolen_size = MB(16);
  383. break;
  384. case I855_GMCH_GMS_STOLEN_32M:
  385. stolen_size = MB(32);
  386. break;
  387. case I915_GMCH_GMS_STOLEN_48M:
  388. stolen_size = MB(48);
  389. break;
  390. case I915_GMCH_GMS_STOLEN_64M:
  391. stolen_size = MB(64);
  392. break;
  393. case G33_GMCH_GMS_STOLEN_128M:
  394. stolen_size = MB(128);
  395. break;
  396. case G33_GMCH_GMS_STOLEN_256M:
  397. stolen_size = MB(256);
  398. break;
  399. case INTEL_GMCH_GMS_STOLEN_96M:
  400. stolen_size = MB(96);
  401. break;
  402. case INTEL_GMCH_GMS_STOLEN_160M:
  403. stolen_size = MB(160);
  404. break;
  405. case INTEL_GMCH_GMS_STOLEN_224M:
  406. stolen_size = MB(224);
  407. break;
  408. case INTEL_GMCH_GMS_STOLEN_352M:
  409. stolen_size = MB(352);
  410. break;
  411. default:
  412. stolen_size = 0;
  413. break;
  414. }
  415. }
  416. if (stolen_size > 0) {
  417. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  418. stolen_size / KB(1), local ? "local" : "stolen");
  419. } else {
  420. dev_info(&intel_private.bridge_dev->dev,
  421. "no pre-allocated video memory detected\n");
  422. stolen_size = 0;
  423. }
  424. return stolen_size;
  425. }
  426. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  427. {
  428. u32 pgetbl_ctl, pgetbl_ctl2;
  429. /* ensure that ppgtt is disabled */
  430. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  431. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  432. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  433. /* write the new ggtt size */
  434. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  435. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  436. pgetbl_ctl |= size_flag;
  437. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  438. }
  439. static unsigned int i965_gtt_total_entries(void)
  440. {
  441. int size;
  442. u32 pgetbl_ctl;
  443. u16 gmch_ctl;
  444. pci_read_config_word(intel_private.bridge_dev,
  445. I830_GMCH_CTRL, &gmch_ctl);
  446. if (INTEL_GTT_GEN == 5) {
  447. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  448. case G4x_GMCH_SIZE_1M:
  449. case G4x_GMCH_SIZE_VT_1M:
  450. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  451. break;
  452. case G4x_GMCH_SIZE_VT_1_5M:
  453. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  454. break;
  455. case G4x_GMCH_SIZE_2M:
  456. case G4x_GMCH_SIZE_VT_2M:
  457. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  458. break;
  459. }
  460. }
  461. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  462. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  463. case I965_PGETBL_SIZE_128KB:
  464. size = KB(128);
  465. break;
  466. case I965_PGETBL_SIZE_256KB:
  467. size = KB(256);
  468. break;
  469. case I965_PGETBL_SIZE_512KB:
  470. size = KB(512);
  471. break;
  472. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  473. case I965_PGETBL_SIZE_1MB:
  474. size = KB(1024);
  475. break;
  476. case I965_PGETBL_SIZE_2MB:
  477. size = KB(2048);
  478. break;
  479. case I965_PGETBL_SIZE_1_5MB:
  480. size = KB(1024 + 512);
  481. break;
  482. default:
  483. dev_info(&intel_private.pcidev->dev,
  484. "unknown page table size, assuming 512KB\n");
  485. size = KB(512);
  486. }
  487. return size/4;
  488. }
  489. static unsigned int intel_gtt_total_entries(void)
  490. {
  491. int size;
  492. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  493. return i965_gtt_total_entries();
  494. else if (INTEL_GTT_GEN == 6) {
  495. u16 snb_gmch_ctl;
  496. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  497. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  498. default:
  499. case SNB_GTT_SIZE_0M:
  500. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  501. size = MB(0);
  502. break;
  503. case SNB_GTT_SIZE_1M:
  504. size = MB(1);
  505. break;
  506. case SNB_GTT_SIZE_2M:
  507. size = MB(2);
  508. break;
  509. }
  510. return size/4;
  511. } else {
  512. /* On previous hardware, the GTT size was just what was
  513. * required to map the aperture.
  514. */
  515. return intel_private.base.gtt_mappable_entries;
  516. }
  517. }
  518. static unsigned int intel_gtt_mappable_entries(void)
  519. {
  520. unsigned int aperture_size;
  521. if (INTEL_GTT_GEN == 1) {
  522. u32 smram_miscc;
  523. pci_read_config_dword(intel_private.bridge_dev,
  524. I810_SMRAM_MISCC, &smram_miscc);
  525. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  526. == I810_GFX_MEM_WIN_32M)
  527. aperture_size = MB(32);
  528. else
  529. aperture_size = MB(64);
  530. } else if (INTEL_GTT_GEN == 2) {
  531. u16 gmch_ctrl;
  532. pci_read_config_word(intel_private.bridge_dev,
  533. I830_GMCH_CTRL, &gmch_ctrl);
  534. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  535. aperture_size = MB(64);
  536. else
  537. aperture_size = MB(128);
  538. } else {
  539. /* 9xx supports large sizes, just look at the length */
  540. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  541. }
  542. return aperture_size >> PAGE_SHIFT;
  543. }
  544. static void intel_gtt_teardown_scratch_page(void)
  545. {
  546. set_pages_wb(intel_private.scratch_page, 1);
  547. pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
  548. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  549. put_page(intel_private.scratch_page);
  550. __free_page(intel_private.scratch_page);
  551. }
  552. static void intel_gtt_cleanup(void)
  553. {
  554. intel_private.driver->cleanup();
  555. iounmap(intel_private.gtt);
  556. iounmap(intel_private.registers);
  557. intel_gtt_teardown_scratch_page();
  558. }
  559. static int intel_gtt_init(void)
  560. {
  561. u32 gma_addr;
  562. u32 gtt_map_size;
  563. int ret;
  564. ret = intel_private.driver->setup();
  565. if (ret != 0)
  566. return ret;
  567. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  568. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  569. /* save the PGETBL reg for resume */
  570. intel_private.PGETBL_save =
  571. readl(intel_private.registers+I810_PGETBL_CTL)
  572. & ~I810_PGETBL_ENABLED;
  573. /* we only ever restore the register when enabling the PGTBL... */
  574. if (HAS_PGTBL_EN)
  575. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  576. dev_info(&intel_private.bridge_dev->dev,
  577. "detected gtt size: %dK total, %dK mappable\n",
  578. intel_private.base.gtt_total_entries * 4,
  579. intel_private.base.gtt_mappable_entries * 4);
  580. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  581. intel_private.gtt = NULL;
  582. if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
  583. intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
  584. gtt_map_size);
  585. if (intel_private.gtt == NULL)
  586. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  587. gtt_map_size);
  588. if (intel_private.gtt == NULL) {
  589. intel_private.driver->cleanup();
  590. iounmap(intel_private.registers);
  591. return -ENOMEM;
  592. }
  593. intel_private.base.gtt = intel_private.gtt;
  594. global_cache_flush(); /* FIXME: ? */
  595. intel_private.base.stolen_size = intel_gtt_stolen_size();
  596. intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  597. ret = intel_gtt_setup_scratch_page();
  598. if (ret != 0) {
  599. intel_gtt_cleanup();
  600. return ret;
  601. }
  602. if (INTEL_GTT_GEN <= 2)
  603. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  604. &gma_addr);
  605. else
  606. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  607. &gma_addr);
  608. intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  609. return 0;
  610. }
  611. static int intel_fake_agp_fetch_size(void)
  612. {
  613. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  614. unsigned int aper_size;
  615. int i;
  616. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  617. / MB(1);
  618. for (i = 0; i < num_sizes; i++) {
  619. if (aper_size == intel_fake_agp_sizes[i].size) {
  620. agp_bridge->current_size =
  621. (void *) (intel_fake_agp_sizes + i);
  622. return aper_size;
  623. }
  624. }
  625. return 0;
  626. }
  627. static void i830_cleanup(void)
  628. {
  629. }
  630. /* The chipset_flush interface needs to get data that has already been
  631. * flushed out of the CPU all the way out to main memory, because the GPU
  632. * doesn't snoop those buffers.
  633. *
  634. * The 8xx series doesn't have the same lovely interface for flushing the
  635. * chipset write buffers that the later chips do. According to the 865
  636. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  637. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  638. * that it'll push whatever was in there out. It appears to work.
  639. */
  640. static void i830_chipset_flush(void)
  641. {
  642. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  643. /* Forcibly evict everything from the CPU write buffers.
  644. * clflush appears to be insufficient.
  645. */
  646. wbinvd_on_all_cpus();
  647. /* Now we've only seen documents for this magic bit on 855GM,
  648. * we hope it exists for the other gen2 chipsets...
  649. *
  650. * Also works as advertised on my 845G.
  651. */
  652. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  653. intel_private.registers+I830_HIC);
  654. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  655. if (time_after(jiffies, timeout))
  656. break;
  657. udelay(50);
  658. }
  659. }
  660. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  661. unsigned int flags)
  662. {
  663. u32 pte_flags = I810_PTE_VALID;
  664. if (flags == AGP_USER_CACHED_MEMORY)
  665. pte_flags |= I830_PTE_SYSTEM_CACHED;
  666. writel(addr | pte_flags, intel_private.gtt + entry);
  667. }
  668. bool intel_enable_gtt(void)
  669. {
  670. u8 __iomem *reg;
  671. if (INTEL_GTT_GEN >= 6)
  672. return true;
  673. if (INTEL_GTT_GEN == 2) {
  674. u16 gmch_ctrl;
  675. pci_read_config_word(intel_private.bridge_dev,
  676. I830_GMCH_CTRL, &gmch_ctrl);
  677. gmch_ctrl |= I830_GMCH_ENABLED;
  678. pci_write_config_word(intel_private.bridge_dev,
  679. I830_GMCH_CTRL, gmch_ctrl);
  680. pci_read_config_word(intel_private.bridge_dev,
  681. I830_GMCH_CTRL, &gmch_ctrl);
  682. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  683. dev_err(&intel_private.pcidev->dev,
  684. "failed to enable the GTT: GMCH_CTRL=%x\n",
  685. gmch_ctrl);
  686. return false;
  687. }
  688. }
  689. /* On the resume path we may be adjusting the PGTBL value, so
  690. * be paranoid and flush all chipset write buffers...
  691. */
  692. if (INTEL_GTT_GEN >= 3)
  693. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  694. reg = intel_private.registers+I810_PGETBL_CTL;
  695. writel(intel_private.PGETBL_save, reg);
  696. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  697. dev_err(&intel_private.pcidev->dev,
  698. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  699. readl(reg), intel_private.PGETBL_save);
  700. return false;
  701. }
  702. if (INTEL_GTT_GEN >= 3)
  703. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  704. return true;
  705. }
  706. EXPORT_SYMBOL(intel_enable_gtt);
  707. static int i830_setup(void)
  708. {
  709. u32 reg_addr;
  710. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  711. reg_addr &= 0xfff80000;
  712. intel_private.registers = ioremap(reg_addr, KB(64));
  713. if (!intel_private.registers)
  714. return -ENOMEM;
  715. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  716. return 0;
  717. }
  718. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  719. {
  720. agp_bridge->gatt_table_real = NULL;
  721. agp_bridge->gatt_table = NULL;
  722. agp_bridge->gatt_bus_addr = 0;
  723. return 0;
  724. }
  725. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  726. {
  727. return 0;
  728. }
  729. static int intel_fake_agp_configure(void)
  730. {
  731. if (!intel_enable_gtt())
  732. return -EIO;
  733. intel_private.clear_fake_agp = true;
  734. agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
  735. return 0;
  736. }
  737. static bool i830_check_flags(unsigned int flags)
  738. {
  739. switch (flags) {
  740. case 0:
  741. case AGP_PHYS_MEMORY:
  742. case AGP_USER_CACHED_MEMORY:
  743. case AGP_USER_MEMORY:
  744. return true;
  745. }
  746. return false;
  747. }
  748. void intel_gtt_insert_sg_entries(struct sg_table *st,
  749. unsigned int pg_start,
  750. unsigned int flags)
  751. {
  752. struct scatterlist *sg;
  753. unsigned int len, m;
  754. int i, j;
  755. j = pg_start;
  756. /* sg may merge pages, but we have to separate
  757. * per-page addr for GTT */
  758. for_each_sg(st->sgl, sg, st->nents, i) {
  759. len = sg_dma_len(sg) >> PAGE_SHIFT;
  760. for (m = 0; m < len; m++) {
  761. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  762. intel_private.driver->write_entry(addr, j, flags);
  763. j++;
  764. }
  765. }
  766. readl(intel_private.gtt+j-1);
  767. }
  768. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  769. static void intel_gtt_insert_pages(unsigned int first_entry,
  770. unsigned int num_entries,
  771. struct page **pages,
  772. unsigned int flags)
  773. {
  774. int i, j;
  775. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  776. dma_addr_t addr = page_to_phys(pages[i]);
  777. intel_private.driver->write_entry(addr,
  778. j, flags);
  779. }
  780. readl(intel_private.gtt+j-1);
  781. }
  782. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  783. off_t pg_start, int type)
  784. {
  785. int ret = -EINVAL;
  786. if (intel_private.base.do_idle_maps)
  787. return -ENODEV;
  788. if (intel_private.clear_fake_agp) {
  789. int start = intel_private.base.stolen_size / PAGE_SIZE;
  790. int end = intel_private.base.gtt_mappable_entries;
  791. intel_gtt_clear_range(start, end - start);
  792. intel_private.clear_fake_agp = false;
  793. }
  794. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  795. return i810_insert_dcache_entries(mem, pg_start, type);
  796. if (mem->page_count == 0)
  797. goto out;
  798. if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
  799. goto out_err;
  800. if (type != mem->type)
  801. goto out_err;
  802. if (!intel_private.driver->check_flags(type))
  803. goto out_err;
  804. if (!mem->is_flushed)
  805. global_cache_flush();
  806. if (intel_private.base.needs_dmar) {
  807. struct sg_table st;
  808. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  809. if (ret != 0)
  810. return ret;
  811. intel_gtt_insert_sg_entries(&st, pg_start, type);
  812. mem->sg_list = st.sgl;
  813. mem->num_sg = st.nents;
  814. } else
  815. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  816. type);
  817. out:
  818. ret = 0;
  819. out_err:
  820. mem->is_flushed = true;
  821. return ret;
  822. }
  823. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  824. {
  825. unsigned int i;
  826. for (i = first_entry; i < (first_entry + num_entries); i++) {
  827. intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
  828. i, 0);
  829. }
  830. readl(intel_private.gtt+i-1);
  831. }
  832. EXPORT_SYMBOL(intel_gtt_clear_range);
  833. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  834. off_t pg_start, int type)
  835. {
  836. if (mem->page_count == 0)
  837. return 0;
  838. if (intel_private.base.do_idle_maps)
  839. return -ENODEV;
  840. intel_gtt_clear_range(pg_start, mem->page_count);
  841. if (intel_private.base.needs_dmar) {
  842. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  843. mem->sg_list = NULL;
  844. mem->num_sg = 0;
  845. }
  846. return 0;
  847. }
  848. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  849. int type)
  850. {
  851. struct agp_memory *new;
  852. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  853. if (pg_count != intel_private.num_dcache_entries)
  854. return NULL;
  855. new = agp_create_memory(1);
  856. if (new == NULL)
  857. return NULL;
  858. new->type = AGP_DCACHE_MEMORY;
  859. new->page_count = pg_count;
  860. new->num_scratch_pages = 0;
  861. agp_free_page_array(new);
  862. return new;
  863. }
  864. if (type == AGP_PHYS_MEMORY)
  865. return alloc_agpphysmem_i8xx(pg_count, type);
  866. /* always return NULL for other allocation types for now */
  867. return NULL;
  868. }
  869. static int intel_alloc_chipset_flush_resource(void)
  870. {
  871. int ret;
  872. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  873. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  874. pcibios_align_resource, intel_private.bridge_dev);
  875. return ret;
  876. }
  877. static void intel_i915_setup_chipset_flush(void)
  878. {
  879. int ret;
  880. u32 temp;
  881. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  882. if (!(temp & 0x1)) {
  883. intel_alloc_chipset_flush_resource();
  884. intel_private.resource_valid = 1;
  885. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  886. } else {
  887. temp &= ~1;
  888. intel_private.resource_valid = 1;
  889. intel_private.ifp_resource.start = temp;
  890. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  891. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  892. /* some BIOSes reserve this area in a pnp some don't */
  893. if (ret)
  894. intel_private.resource_valid = 0;
  895. }
  896. }
  897. static void intel_i965_g33_setup_chipset_flush(void)
  898. {
  899. u32 temp_hi, temp_lo;
  900. int ret;
  901. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  902. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  903. if (!(temp_lo & 0x1)) {
  904. intel_alloc_chipset_flush_resource();
  905. intel_private.resource_valid = 1;
  906. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  907. upper_32_bits(intel_private.ifp_resource.start));
  908. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  909. } else {
  910. u64 l64;
  911. temp_lo &= ~0x1;
  912. l64 = ((u64)temp_hi << 32) | temp_lo;
  913. intel_private.resource_valid = 1;
  914. intel_private.ifp_resource.start = l64;
  915. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  916. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  917. /* some BIOSes reserve this area in a pnp some don't */
  918. if (ret)
  919. intel_private.resource_valid = 0;
  920. }
  921. }
  922. static void intel_i9xx_setup_flush(void)
  923. {
  924. /* return if already configured */
  925. if (intel_private.ifp_resource.start)
  926. return;
  927. if (INTEL_GTT_GEN == 6)
  928. return;
  929. /* setup a resource for this object */
  930. intel_private.ifp_resource.name = "Intel Flush Page";
  931. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  932. /* Setup chipset flush for 915 */
  933. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  934. intel_i965_g33_setup_chipset_flush();
  935. } else {
  936. intel_i915_setup_chipset_flush();
  937. }
  938. if (intel_private.ifp_resource.start)
  939. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  940. if (!intel_private.i9xx_flush_page)
  941. dev_err(&intel_private.pcidev->dev,
  942. "can't ioremap flush page - no chipset flushing\n");
  943. }
  944. static void i9xx_cleanup(void)
  945. {
  946. if (intel_private.i9xx_flush_page)
  947. iounmap(intel_private.i9xx_flush_page);
  948. if (intel_private.resource_valid)
  949. release_resource(&intel_private.ifp_resource);
  950. intel_private.ifp_resource.start = 0;
  951. intel_private.resource_valid = 0;
  952. }
  953. static void i9xx_chipset_flush(void)
  954. {
  955. if (intel_private.i9xx_flush_page)
  956. writel(1, intel_private.i9xx_flush_page);
  957. }
  958. static void i965_write_entry(dma_addr_t addr,
  959. unsigned int entry,
  960. unsigned int flags)
  961. {
  962. u32 pte_flags;
  963. pte_flags = I810_PTE_VALID;
  964. if (flags == AGP_USER_CACHED_MEMORY)
  965. pte_flags |= I830_PTE_SYSTEM_CACHED;
  966. /* Shift high bits down */
  967. addr |= (addr >> 28) & 0xf0;
  968. writel(addr | pte_flags, intel_private.gtt + entry);
  969. }
  970. static bool gen6_check_flags(unsigned int flags)
  971. {
  972. return true;
  973. }
  974. static void haswell_write_entry(dma_addr_t addr, unsigned int entry,
  975. unsigned int flags)
  976. {
  977. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  978. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  979. u32 pte_flags;
  980. if (type_mask == AGP_USER_MEMORY)
  981. pte_flags = HSW_PTE_UNCACHED | I810_PTE_VALID;
  982. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  983. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  984. if (gfdt)
  985. pte_flags |= GEN6_PTE_GFDT;
  986. } else { /* set 'normal'/'cached' to LLC by default */
  987. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  988. if (gfdt)
  989. pte_flags |= GEN6_PTE_GFDT;
  990. }
  991. /* gen6 has bit11-4 for physical addr bit39-32 */
  992. addr |= (addr >> 28) & 0xff0;
  993. writel(addr | pte_flags, intel_private.gtt + entry);
  994. }
  995. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  996. unsigned int flags)
  997. {
  998. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  999. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1000. u32 pte_flags;
  1001. if (type_mask == AGP_USER_MEMORY)
  1002. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1003. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1004. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1005. if (gfdt)
  1006. pte_flags |= GEN6_PTE_GFDT;
  1007. } else { /* set 'normal'/'cached' to LLC by default */
  1008. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1009. if (gfdt)
  1010. pte_flags |= GEN6_PTE_GFDT;
  1011. }
  1012. /* gen6 has bit11-4 for physical addr bit39-32 */
  1013. addr |= (addr >> 28) & 0xff0;
  1014. writel(addr | pte_flags, intel_private.gtt + entry);
  1015. }
  1016. static void valleyview_write_entry(dma_addr_t addr, unsigned int entry,
  1017. unsigned int flags)
  1018. {
  1019. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1020. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1021. u32 pte_flags;
  1022. if (type_mask == AGP_USER_MEMORY)
  1023. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1024. else {
  1025. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1026. if (gfdt)
  1027. pte_flags |= GEN6_PTE_GFDT;
  1028. }
  1029. /* gen6 has bit11-4 for physical addr bit39-32 */
  1030. addr |= (addr >> 28) & 0xff0;
  1031. writel(addr | pte_flags, intel_private.gtt + entry);
  1032. writel(1, intel_private.registers + GFX_FLSH_CNTL_VLV);
  1033. }
  1034. static void gen6_cleanup(void)
  1035. {
  1036. }
  1037. /* Certain Gen5 chipsets require require idling the GPU before
  1038. * unmapping anything from the GTT when VT-d is enabled.
  1039. */
  1040. static inline int needs_idle_maps(void)
  1041. {
  1042. #ifdef CONFIG_INTEL_IOMMU
  1043. const unsigned short gpu_devid = intel_private.pcidev->device;
  1044. /* Query intel_iommu to see if we need the workaround. Presumably that
  1045. * was loaded first.
  1046. */
  1047. if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
  1048. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  1049. intel_iommu_gfx_mapped)
  1050. return 1;
  1051. #endif
  1052. return 0;
  1053. }
  1054. static int i9xx_setup(void)
  1055. {
  1056. u32 reg_addr;
  1057. int size = KB(512);
  1058. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1059. reg_addr &= 0xfff80000;
  1060. if (INTEL_GTT_GEN >= 7)
  1061. size = MB(2);
  1062. intel_private.registers = ioremap(reg_addr, size);
  1063. if (!intel_private.registers)
  1064. return -ENOMEM;
  1065. if (INTEL_GTT_GEN == 3) {
  1066. u32 gtt_addr;
  1067. pci_read_config_dword(intel_private.pcidev,
  1068. I915_PTEADDR, &gtt_addr);
  1069. intel_private.gtt_bus_addr = gtt_addr;
  1070. } else {
  1071. u32 gtt_offset;
  1072. switch (INTEL_GTT_GEN) {
  1073. case 5:
  1074. case 6:
  1075. case 7:
  1076. gtt_offset = MB(2);
  1077. break;
  1078. case 4:
  1079. default:
  1080. gtt_offset = KB(512);
  1081. break;
  1082. }
  1083. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1084. }
  1085. if (needs_idle_maps())
  1086. intel_private.base.do_idle_maps = 1;
  1087. intel_i9xx_setup_flush();
  1088. return 0;
  1089. }
  1090. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1091. .owner = THIS_MODULE,
  1092. .size_type = FIXED_APER_SIZE,
  1093. .aperture_sizes = intel_fake_agp_sizes,
  1094. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1095. .configure = intel_fake_agp_configure,
  1096. .fetch_size = intel_fake_agp_fetch_size,
  1097. .cleanup = intel_gtt_cleanup,
  1098. .agp_enable = intel_fake_agp_enable,
  1099. .cache_flush = global_cache_flush,
  1100. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1101. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1102. .insert_memory = intel_fake_agp_insert_entries,
  1103. .remove_memory = intel_fake_agp_remove_entries,
  1104. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1105. .free_by_type = intel_i810_free_by_type,
  1106. .agp_alloc_page = agp_generic_alloc_page,
  1107. .agp_alloc_pages = agp_generic_alloc_pages,
  1108. .agp_destroy_page = agp_generic_destroy_page,
  1109. .agp_destroy_pages = agp_generic_destroy_pages,
  1110. };
  1111. static const struct intel_gtt_driver i81x_gtt_driver = {
  1112. .gen = 1,
  1113. .has_pgtbl_enable = 1,
  1114. .dma_mask_size = 32,
  1115. .setup = i810_setup,
  1116. .cleanup = i810_cleanup,
  1117. .check_flags = i830_check_flags,
  1118. .write_entry = i810_write_entry,
  1119. };
  1120. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1121. .gen = 2,
  1122. .has_pgtbl_enable = 1,
  1123. .setup = i830_setup,
  1124. .cleanup = i830_cleanup,
  1125. .write_entry = i830_write_entry,
  1126. .dma_mask_size = 32,
  1127. .check_flags = i830_check_flags,
  1128. .chipset_flush = i830_chipset_flush,
  1129. };
  1130. static const struct intel_gtt_driver i915_gtt_driver = {
  1131. .gen = 3,
  1132. .has_pgtbl_enable = 1,
  1133. .setup = i9xx_setup,
  1134. .cleanup = i9xx_cleanup,
  1135. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1136. .write_entry = i830_write_entry,
  1137. .dma_mask_size = 32,
  1138. .check_flags = i830_check_flags,
  1139. .chipset_flush = i9xx_chipset_flush,
  1140. };
  1141. static const struct intel_gtt_driver g33_gtt_driver = {
  1142. .gen = 3,
  1143. .is_g33 = 1,
  1144. .setup = i9xx_setup,
  1145. .cleanup = i9xx_cleanup,
  1146. .write_entry = i965_write_entry,
  1147. .dma_mask_size = 36,
  1148. .check_flags = i830_check_flags,
  1149. .chipset_flush = i9xx_chipset_flush,
  1150. };
  1151. static const struct intel_gtt_driver pineview_gtt_driver = {
  1152. .gen = 3,
  1153. .is_pineview = 1, .is_g33 = 1,
  1154. .setup = i9xx_setup,
  1155. .cleanup = i9xx_cleanup,
  1156. .write_entry = i965_write_entry,
  1157. .dma_mask_size = 36,
  1158. .check_flags = i830_check_flags,
  1159. .chipset_flush = i9xx_chipset_flush,
  1160. };
  1161. static const struct intel_gtt_driver i965_gtt_driver = {
  1162. .gen = 4,
  1163. .has_pgtbl_enable = 1,
  1164. .setup = i9xx_setup,
  1165. .cleanup = i9xx_cleanup,
  1166. .write_entry = i965_write_entry,
  1167. .dma_mask_size = 36,
  1168. .check_flags = i830_check_flags,
  1169. .chipset_flush = i9xx_chipset_flush,
  1170. };
  1171. static const struct intel_gtt_driver g4x_gtt_driver = {
  1172. .gen = 5,
  1173. .setup = i9xx_setup,
  1174. .cleanup = i9xx_cleanup,
  1175. .write_entry = i965_write_entry,
  1176. .dma_mask_size = 36,
  1177. .check_flags = i830_check_flags,
  1178. .chipset_flush = i9xx_chipset_flush,
  1179. };
  1180. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1181. .gen = 5,
  1182. .is_ironlake = 1,
  1183. .setup = i9xx_setup,
  1184. .cleanup = i9xx_cleanup,
  1185. .write_entry = i965_write_entry,
  1186. .dma_mask_size = 36,
  1187. .check_flags = i830_check_flags,
  1188. .chipset_flush = i9xx_chipset_flush,
  1189. };
  1190. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1191. .gen = 6,
  1192. .setup = i9xx_setup,
  1193. .cleanup = gen6_cleanup,
  1194. .write_entry = gen6_write_entry,
  1195. .dma_mask_size = 40,
  1196. .check_flags = gen6_check_flags,
  1197. .chipset_flush = i9xx_chipset_flush,
  1198. };
  1199. static const struct intel_gtt_driver haswell_gtt_driver = {
  1200. .gen = 6,
  1201. .setup = i9xx_setup,
  1202. .cleanup = gen6_cleanup,
  1203. .write_entry = haswell_write_entry,
  1204. .dma_mask_size = 40,
  1205. .check_flags = gen6_check_flags,
  1206. .chipset_flush = i9xx_chipset_flush,
  1207. };
  1208. static const struct intel_gtt_driver valleyview_gtt_driver = {
  1209. .gen = 7,
  1210. .setup = i9xx_setup,
  1211. .cleanup = gen6_cleanup,
  1212. .write_entry = valleyview_write_entry,
  1213. .dma_mask_size = 40,
  1214. .check_flags = gen6_check_flags,
  1215. };
  1216. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1217. * driver and gmch_driver must be non-null, and find_gmch will determine
  1218. * which one should be used if a gmch_chip_id is present.
  1219. */
  1220. static const struct intel_gtt_driver_description {
  1221. unsigned int gmch_chip_id;
  1222. char *name;
  1223. const struct intel_gtt_driver *gtt_driver;
  1224. } intel_gtt_chipsets[] = {
  1225. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1226. &i81x_gtt_driver},
  1227. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1228. &i81x_gtt_driver},
  1229. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1230. &i81x_gtt_driver},
  1231. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1232. &i81x_gtt_driver},
  1233. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1234. &i8xx_gtt_driver},
  1235. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1236. &i8xx_gtt_driver},
  1237. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1238. &i8xx_gtt_driver},
  1239. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1240. &i8xx_gtt_driver},
  1241. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1242. &i8xx_gtt_driver},
  1243. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1244. &i915_gtt_driver },
  1245. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1246. &i915_gtt_driver },
  1247. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1248. &i915_gtt_driver },
  1249. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1250. &i915_gtt_driver },
  1251. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1252. &i915_gtt_driver },
  1253. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1254. &i915_gtt_driver },
  1255. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1256. &i965_gtt_driver },
  1257. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1258. &i965_gtt_driver },
  1259. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1260. &i965_gtt_driver },
  1261. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1262. &i965_gtt_driver },
  1263. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1264. &i965_gtt_driver },
  1265. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1266. &i965_gtt_driver },
  1267. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1268. &g33_gtt_driver },
  1269. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1270. &g33_gtt_driver },
  1271. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1272. &g33_gtt_driver },
  1273. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1274. &pineview_gtt_driver },
  1275. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1276. &pineview_gtt_driver },
  1277. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1278. &g4x_gtt_driver },
  1279. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1280. &g4x_gtt_driver },
  1281. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1282. &g4x_gtt_driver },
  1283. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1284. &g4x_gtt_driver },
  1285. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1286. &g4x_gtt_driver },
  1287. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1288. &g4x_gtt_driver },
  1289. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1290. &g4x_gtt_driver },
  1291. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1292. "HD Graphics", &ironlake_gtt_driver },
  1293. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1294. "HD Graphics", &ironlake_gtt_driver },
  1295. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1296. "Sandybridge", &sandybridge_gtt_driver },
  1297. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1298. "Sandybridge", &sandybridge_gtt_driver },
  1299. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1300. "Sandybridge", &sandybridge_gtt_driver },
  1301. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1302. "Sandybridge", &sandybridge_gtt_driver },
  1303. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1304. "Sandybridge", &sandybridge_gtt_driver },
  1305. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1306. "Sandybridge", &sandybridge_gtt_driver },
  1307. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1308. "Sandybridge", &sandybridge_gtt_driver },
  1309. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
  1310. "Ivybridge", &sandybridge_gtt_driver },
  1311. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
  1312. "Ivybridge", &sandybridge_gtt_driver },
  1313. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
  1314. "Ivybridge", &sandybridge_gtt_driver },
  1315. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
  1316. "Ivybridge", &sandybridge_gtt_driver },
  1317. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
  1318. "Ivybridge", &sandybridge_gtt_driver },
  1319. { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT2_IG,
  1320. "Ivybridge", &sandybridge_gtt_driver },
  1321. { PCI_DEVICE_ID_INTEL_VALLEYVIEW_IG,
  1322. "ValleyView", &valleyview_gtt_driver },
  1323. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT1_IG,
  1324. "Haswell", &haswell_gtt_driver },
  1325. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_IG,
  1326. "Haswell", &haswell_gtt_driver },
  1327. { PCI_DEVICE_ID_INTEL_HASWELL_D_GT2_PLUS_IG,
  1328. "Haswell", &haswell_gtt_driver },
  1329. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT1_IG,
  1330. "Haswell", &haswell_gtt_driver },
  1331. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_IG,
  1332. "Haswell", &haswell_gtt_driver },
  1333. { PCI_DEVICE_ID_INTEL_HASWELL_M_GT2_PLUS_IG,
  1334. "Haswell", &haswell_gtt_driver },
  1335. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT1_IG,
  1336. "Haswell", &haswell_gtt_driver },
  1337. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_IG,
  1338. "Haswell", &haswell_gtt_driver },
  1339. { PCI_DEVICE_ID_INTEL_HASWELL_S_GT2_PLUS_IG,
  1340. "Haswell", &haswell_gtt_driver },
  1341. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT1_IG,
  1342. "Haswell", &haswell_gtt_driver },
  1343. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_IG,
  1344. "Haswell", &haswell_gtt_driver },
  1345. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_D_GT2_PLUS_IG,
  1346. "Haswell", &haswell_gtt_driver },
  1347. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT1_IG,
  1348. "Haswell", &haswell_gtt_driver },
  1349. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_IG,
  1350. "Haswell", &haswell_gtt_driver },
  1351. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_M_GT2_PLUS_IG,
  1352. "Haswell", &haswell_gtt_driver },
  1353. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT1_IG,
  1354. "Haswell", &haswell_gtt_driver },
  1355. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_IG,
  1356. "Haswell", &haswell_gtt_driver },
  1357. { PCI_DEVICE_ID_INTEL_HASWELL_SDV_S_GT2_PLUS_IG,
  1358. "Haswell", &haswell_gtt_driver },
  1359. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT1_IG,
  1360. "Haswell", &haswell_gtt_driver },
  1361. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_IG,
  1362. "Haswell", &haswell_gtt_driver },
  1363. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_D_GT2_PLUS_IG,
  1364. "Haswell", &haswell_gtt_driver },
  1365. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT1_IG,
  1366. "Haswell", &haswell_gtt_driver },
  1367. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_IG,
  1368. "Haswell", &haswell_gtt_driver },
  1369. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_M_GT2_PLUS_IG,
  1370. "Haswell", &haswell_gtt_driver },
  1371. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT1_IG,
  1372. "Haswell", &haswell_gtt_driver },
  1373. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_IG,
  1374. "Haswell", &haswell_gtt_driver },
  1375. { PCI_DEVICE_ID_INTEL_HASWELL_ULT_S_GT2_PLUS_IG,
  1376. "Haswell", &haswell_gtt_driver },
  1377. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT1_IG,
  1378. "Haswell", &haswell_gtt_driver },
  1379. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_IG,
  1380. "Haswell", &haswell_gtt_driver },
  1381. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_D_GT2_PLUS_IG,
  1382. "Haswell", &haswell_gtt_driver },
  1383. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT1_IG,
  1384. "Haswell", &haswell_gtt_driver },
  1385. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_IG,
  1386. "Haswell", &haswell_gtt_driver },
  1387. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_M_GT2_PLUS_IG,
  1388. "Haswell", &haswell_gtt_driver },
  1389. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT1_IG,
  1390. "Haswell", &haswell_gtt_driver },
  1391. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_IG,
  1392. "Haswell", &haswell_gtt_driver },
  1393. { PCI_DEVICE_ID_INTEL_HASWELL_CRW_S_GT2_PLUS_IG,
  1394. "Haswell", &haswell_gtt_driver },
  1395. { 0, NULL, NULL }
  1396. };
  1397. static int find_gmch(u16 device)
  1398. {
  1399. struct pci_dev *gmch_device;
  1400. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1401. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1402. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1403. device, gmch_device);
  1404. }
  1405. if (!gmch_device)
  1406. return 0;
  1407. intel_private.pcidev = gmch_device;
  1408. return 1;
  1409. }
  1410. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1411. struct agp_bridge_data *bridge)
  1412. {
  1413. int i, mask;
  1414. /*
  1415. * Can be called from the fake agp driver but also directly from
  1416. * drm/i915.ko. Hence we need to check whether everything is set up
  1417. * already.
  1418. */
  1419. if (intel_private.driver) {
  1420. intel_private.refcount++;
  1421. return 1;
  1422. }
  1423. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1424. if (gpu_pdev) {
  1425. if (gpu_pdev->device ==
  1426. intel_gtt_chipsets[i].gmch_chip_id) {
  1427. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1428. intel_private.driver =
  1429. intel_gtt_chipsets[i].gtt_driver;
  1430. break;
  1431. }
  1432. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1433. intel_private.driver =
  1434. intel_gtt_chipsets[i].gtt_driver;
  1435. break;
  1436. }
  1437. }
  1438. if (!intel_private.driver)
  1439. return 0;
  1440. intel_private.refcount++;
  1441. if (bridge) {
  1442. bridge->driver = &intel_fake_agp_driver;
  1443. bridge->dev_private_data = &intel_private;
  1444. bridge->dev = bridge_pdev;
  1445. }
  1446. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1447. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1448. mask = intel_private.driver->dma_mask_size;
  1449. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1450. dev_err(&intel_private.pcidev->dev,
  1451. "set gfx device dma mask %d-bit failed!\n", mask);
  1452. else
  1453. pci_set_consistent_dma_mask(intel_private.pcidev,
  1454. DMA_BIT_MASK(mask));
  1455. if (intel_gtt_init() != 0) {
  1456. intel_gmch_remove();
  1457. return 0;
  1458. }
  1459. return 1;
  1460. }
  1461. EXPORT_SYMBOL(intel_gmch_probe);
  1462. const struct intel_gtt *intel_gtt_get(void)
  1463. {
  1464. return &intel_private.base;
  1465. }
  1466. EXPORT_SYMBOL(intel_gtt_get);
  1467. void intel_gtt_chipset_flush(void)
  1468. {
  1469. if (intel_private.driver->chipset_flush)
  1470. intel_private.driver->chipset_flush();
  1471. }
  1472. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1473. void intel_gmch_remove(void)
  1474. {
  1475. if (--intel_private.refcount)
  1476. return;
  1477. if (intel_private.pcidev)
  1478. pci_dev_put(intel_private.pcidev);
  1479. if (intel_private.bridge_dev)
  1480. pci_dev_put(intel_private.bridge_dev);
  1481. intel_private.driver = NULL;
  1482. }
  1483. EXPORT_SYMBOL(intel_gmch_remove);
  1484. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1485. MODULE_LICENSE("GPL and additional rights");