fsl_dma.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * Freescale DMA ALSA SoC PCM driver
  3. *
  4. * Author: Timur Tabi <timur@freescale.com>
  5. *
  6. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  7. *
  8. * This file is licensed under the terms of the GNU General Public License
  9. * version 2. This program is licensed "as is" without any warranty of any
  10. * kind, whether express or implied.
  11. *
  12. * This driver implements ASoC support for the Elo DMA controller, which is
  13. * the DMA controller on Freescale 83xx, 85xx, and 86xx SOCs. In ALSA terms,
  14. * the PCM driver is what handles the DMA buffer.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/delay.h>
  22. #include <linux/gfp.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/list.h>
  25. #include <linux/slab.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <asm/io.h>
  31. #include "fsl_dma.h"
  32. #include "fsl_ssi.h" /* For the offset of stx0 and srx0 */
  33. /*
  34. * The formats that the DMA controller supports, which is anything
  35. * that is 8, 16, or 32 bits.
  36. */
  37. #define FSLDMA_PCM_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
  38. SNDRV_PCM_FMTBIT_U8 | \
  39. SNDRV_PCM_FMTBIT_S16_LE | \
  40. SNDRV_PCM_FMTBIT_S16_BE | \
  41. SNDRV_PCM_FMTBIT_U16_LE | \
  42. SNDRV_PCM_FMTBIT_U16_BE | \
  43. SNDRV_PCM_FMTBIT_S24_LE | \
  44. SNDRV_PCM_FMTBIT_S24_BE | \
  45. SNDRV_PCM_FMTBIT_U24_LE | \
  46. SNDRV_PCM_FMTBIT_U24_BE | \
  47. SNDRV_PCM_FMTBIT_S32_LE | \
  48. SNDRV_PCM_FMTBIT_S32_BE | \
  49. SNDRV_PCM_FMTBIT_U32_LE | \
  50. SNDRV_PCM_FMTBIT_U32_BE)
  51. #define FSLDMA_PCM_RATES (SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_192000 | \
  52. SNDRV_PCM_RATE_CONTINUOUS)
  53. struct dma_object {
  54. struct snd_soc_platform_driver dai;
  55. dma_addr_t ssi_stx_phys;
  56. dma_addr_t ssi_srx_phys;
  57. unsigned int ssi_fifo_depth;
  58. struct ccsr_dma_channel __iomem *channel;
  59. unsigned int irq;
  60. bool assigned;
  61. char path[1];
  62. };
  63. /*
  64. * The number of DMA links to use. Two is the bare minimum, but if you
  65. * have really small links you might need more.
  66. */
  67. #define NUM_DMA_LINKS 2
  68. /** fsl_dma_private: p-substream DMA data
  69. *
  70. * Each substream has a 1-to-1 association with a DMA channel.
  71. *
  72. * The link[] array is first because it needs to be aligned on a 32-byte
  73. * boundary, so putting it first will ensure alignment without padding the
  74. * structure.
  75. *
  76. * @link[]: array of link descriptors
  77. * @dma_channel: pointer to the DMA channel's registers
  78. * @irq: IRQ for this DMA channel
  79. * @substream: pointer to the substream object, needed by the ISR
  80. * @ssi_sxx_phys: bus address of the STX or SRX register to use
  81. * @ld_buf_phys: physical address of the LD buffer
  82. * @current_link: index into link[] of the link currently being processed
  83. * @dma_buf_phys: physical address of the DMA buffer
  84. * @dma_buf_next: physical address of the next period to process
  85. * @dma_buf_end: physical address of the byte after the end of the DMA
  86. * @buffer period_size: the size of a single period
  87. * @num_periods: the number of periods in the DMA buffer
  88. */
  89. struct fsl_dma_private {
  90. struct fsl_dma_link_descriptor link[NUM_DMA_LINKS];
  91. struct ccsr_dma_channel __iomem *dma_channel;
  92. unsigned int irq;
  93. struct snd_pcm_substream *substream;
  94. dma_addr_t ssi_sxx_phys;
  95. unsigned int ssi_fifo_depth;
  96. dma_addr_t ld_buf_phys;
  97. unsigned int current_link;
  98. dma_addr_t dma_buf_phys;
  99. dma_addr_t dma_buf_next;
  100. dma_addr_t dma_buf_end;
  101. size_t period_size;
  102. unsigned int num_periods;
  103. };
  104. /**
  105. * fsl_dma_hardare: define characteristics of the PCM hardware.
  106. *
  107. * The PCM hardware is the Freescale DMA controller. This structure defines
  108. * the capabilities of that hardware.
  109. *
  110. * Since the sampling rate and data format are not controlled by the DMA
  111. * controller, we specify no limits for those values. The only exception is
  112. * period_bytes_min, which is set to a reasonably low value to prevent the
  113. * DMA controller from generating too many interrupts per second.
  114. *
  115. * Since each link descriptor has a 32-bit byte count field, we set
  116. * period_bytes_max to the largest 32-bit number. We also have no maximum
  117. * number of periods.
  118. *
  119. * Note that we specify SNDRV_PCM_INFO_JOINT_DUPLEX here, but only because a
  120. * limitation in the SSI driver requires the sample rates for playback and
  121. * capture to be the same.
  122. */
  123. static const struct snd_pcm_hardware fsl_dma_hardware = {
  124. .info = SNDRV_PCM_INFO_INTERLEAVED |
  125. SNDRV_PCM_INFO_MMAP |
  126. SNDRV_PCM_INFO_MMAP_VALID |
  127. SNDRV_PCM_INFO_JOINT_DUPLEX |
  128. SNDRV_PCM_INFO_PAUSE,
  129. .formats = FSLDMA_PCM_FORMATS,
  130. .rates = FSLDMA_PCM_RATES,
  131. .rate_min = 5512,
  132. .rate_max = 192000,
  133. .period_bytes_min = 512, /* A reasonable limit */
  134. .period_bytes_max = (u32) -1,
  135. .periods_min = NUM_DMA_LINKS,
  136. .periods_max = (unsigned int) -1,
  137. .buffer_bytes_max = 128 * 1024, /* A reasonable limit */
  138. };
  139. /**
  140. * fsl_dma_abort_stream: tell ALSA that the DMA transfer has aborted
  141. *
  142. * This function should be called by the ISR whenever the DMA controller
  143. * halts data transfer.
  144. */
  145. static void fsl_dma_abort_stream(struct snd_pcm_substream *substream)
  146. {
  147. unsigned long flags;
  148. snd_pcm_stream_lock_irqsave(substream, flags);
  149. if (snd_pcm_running(substream))
  150. snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
  151. snd_pcm_stream_unlock_irqrestore(substream, flags);
  152. }
  153. /**
  154. * fsl_dma_update_pointers - update LD pointers to point to the next period
  155. *
  156. * As each period is completed, this function changes the the link
  157. * descriptor pointers for that period to point to the next period.
  158. */
  159. static void fsl_dma_update_pointers(struct fsl_dma_private *dma_private)
  160. {
  161. struct fsl_dma_link_descriptor *link =
  162. &dma_private->link[dma_private->current_link];
  163. /* Update our link descriptors to point to the next period. On a 36-bit
  164. * system, we also need to update the ESAD bits. We also set (keep) the
  165. * snoop bits. See the comments in fsl_dma_hw_params() about snooping.
  166. */
  167. if (dma_private->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  168. link->source_addr = cpu_to_be32(dma_private->dma_buf_next);
  169. #ifdef CONFIG_PHYS_64BIT
  170. link->source_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
  171. upper_32_bits(dma_private->dma_buf_next));
  172. #endif
  173. } else {
  174. link->dest_addr = cpu_to_be32(dma_private->dma_buf_next);
  175. #ifdef CONFIG_PHYS_64BIT
  176. link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
  177. upper_32_bits(dma_private->dma_buf_next));
  178. #endif
  179. }
  180. /* Update our variables for next time */
  181. dma_private->dma_buf_next += dma_private->period_size;
  182. if (dma_private->dma_buf_next >= dma_private->dma_buf_end)
  183. dma_private->dma_buf_next = dma_private->dma_buf_phys;
  184. if (++dma_private->current_link >= NUM_DMA_LINKS)
  185. dma_private->current_link = 0;
  186. }
  187. /**
  188. * fsl_dma_isr: interrupt handler for the DMA controller
  189. *
  190. * @irq: IRQ of the DMA channel
  191. * @dev_id: pointer to the dma_private structure for this DMA channel
  192. */
  193. static irqreturn_t fsl_dma_isr(int irq, void *dev_id)
  194. {
  195. struct fsl_dma_private *dma_private = dev_id;
  196. struct snd_pcm_substream *substream = dma_private->substream;
  197. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  198. struct device *dev = rtd->platform->dev;
  199. struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
  200. irqreturn_t ret = IRQ_NONE;
  201. u32 sr, sr2 = 0;
  202. /* We got an interrupt, so read the status register to see what we
  203. were interrupted for.
  204. */
  205. sr = in_be32(&dma_channel->sr);
  206. if (sr & CCSR_DMA_SR_TE) {
  207. dev_err(dev, "dma transmit error\n");
  208. fsl_dma_abort_stream(substream);
  209. sr2 |= CCSR_DMA_SR_TE;
  210. ret = IRQ_HANDLED;
  211. }
  212. if (sr & CCSR_DMA_SR_CH)
  213. ret = IRQ_HANDLED;
  214. if (sr & CCSR_DMA_SR_PE) {
  215. dev_err(dev, "dma programming error\n");
  216. fsl_dma_abort_stream(substream);
  217. sr2 |= CCSR_DMA_SR_PE;
  218. ret = IRQ_HANDLED;
  219. }
  220. if (sr & CCSR_DMA_SR_EOLNI) {
  221. sr2 |= CCSR_DMA_SR_EOLNI;
  222. ret = IRQ_HANDLED;
  223. }
  224. if (sr & CCSR_DMA_SR_CB)
  225. ret = IRQ_HANDLED;
  226. if (sr & CCSR_DMA_SR_EOSI) {
  227. /* Tell ALSA we completed a period. */
  228. snd_pcm_period_elapsed(substream);
  229. /*
  230. * Update our link descriptors to point to the next period. We
  231. * only need to do this if the number of periods is not equal to
  232. * the number of links.
  233. */
  234. if (dma_private->num_periods != NUM_DMA_LINKS)
  235. fsl_dma_update_pointers(dma_private);
  236. sr2 |= CCSR_DMA_SR_EOSI;
  237. ret = IRQ_HANDLED;
  238. }
  239. if (sr & CCSR_DMA_SR_EOLSI) {
  240. sr2 |= CCSR_DMA_SR_EOLSI;
  241. ret = IRQ_HANDLED;
  242. }
  243. /* Clear the bits that we set */
  244. if (sr2)
  245. out_be32(&dma_channel->sr, sr2);
  246. return ret;
  247. }
  248. /**
  249. * fsl_dma_new: initialize this PCM driver.
  250. *
  251. * This function is called when the codec driver calls snd_soc_new_pcms(),
  252. * once for each .dai_link in the machine driver's snd_soc_card
  253. * structure.
  254. *
  255. * snd_dma_alloc_pages() is just a front-end to dma_alloc_coherent(), which
  256. * (currently) always allocates the DMA buffer in lowmem, even if GFP_HIGHMEM
  257. * is specified. Therefore, any DMA buffers we allocate will always be in low
  258. * memory, but we support for 36-bit physical addresses anyway.
  259. *
  260. * Regardless of where the memory is actually allocated, since the device can
  261. * technically DMA to any 36-bit address, we do need to set the DMA mask to 36.
  262. */
  263. static int fsl_dma_new(struct snd_soc_pcm_runtime *rtd)
  264. {
  265. struct snd_card *card = rtd->card->snd_card;
  266. struct snd_soc_dai *dai = rtd->cpu_dai;
  267. struct snd_pcm *pcm = rtd->pcm;
  268. static u64 fsl_dma_dmamask = DMA_BIT_MASK(36);
  269. int ret;
  270. if (!card->dev->dma_mask)
  271. card->dev->dma_mask = &fsl_dma_dmamask;
  272. if (!card->dev->coherent_dma_mask)
  273. card->dev->coherent_dma_mask = fsl_dma_dmamask;
  274. /* Some codecs have separate DAIs for playback and capture, so we
  275. * should allocate a DMA buffer only for the streams that are valid.
  276. */
  277. if (pcm->streams[0].substream) {
  278. ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, card->dev,
  279. fsl_dma_hardware.buffer_bytes_max,
  280. &pcm->streams[0].substream->dma_buffer);
  281. if (ret) {
  282. dev_err(card->dev, "can't alloc playback dma buffer\n");
  283. return ret;
  284. }
  285. }
  286. if (pcm->streams[1].substream) {
  287. ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, card->dev,
  288. fsl_dma_hardware.buffer_bytes_max,
  289. &pcm->streams[1].substream->dma_buffer);
  290. if (ret) {
  291. dev_err(card->dev, "can't alloc capture dma buffer\n");
  292. snd_dma_free_pages(&pcm->streams[0].substream->dma_buffer);
  293. return ret;
  294. }
  295. }
  296. return 0;
  297. }
  298. /**
  299. * fsl_dma_open: open a new substream.
  300. *
  301. * Each substream has its own DMA buffer.
  302. *
  303. * ALSA divides the DMA buffer into N periods. We create NUM_DMA_LINKS link
  304. * descriptors that ping-pong from one period to the next. For example, if
  305. * there are six periods and two link descriptors, this is how they look
  306. * before playback starts:
  307. *
  308. * The last link descriptor
  309. * ____________ points back to the first
  310. * | |
  311. * V |
  312. * ___ ___ |
  313. * | |->| |->|
  314. * |___| |___|
  315. * | |
  316. * | |
  317. * V V
  318. * _________________________________________
  319. * | | | | | | | The DMA buffer is
  320. * | | | | | | | divided into 6 parts
  321. * |______|______|______|______|______|______|
  322. *
  323. * and here's how they look after the first period is finished playing:
  324. *
  325. * ____________
  326. * | |
  327. * V |
  328. * ___ ___ |
  329. * | |->| |->|
  330. * |___| |___|
  331. * | |
  332. * |______________
  333. * | |
  334. * V V
  335. * _________________________________________
  336. * | | | | | | |
  337. * | | | | | | |
  338. * |______|______|______|______|______|______|
  339. *
  340. * The first link descriptor now points to the third period. The DMA
  341. * controller is currently playing the second period. When it finishes, it
  342. * will jump back to the first descriptor and play the third period.
  343. *
  344. * There are four reasons we do this:
  345. *
  346. * 1. The only way to get the DMA controller to automatically restart the
  347. * transfer when it gets to the end of the buffer is to use chaining
  348. * mode. Basic direct mode doesn't offer that feature.
  349. * 2. We need to receive an interrupt at the end of every period. The DMA
  350. * controller can generate an interrupt at the end of every link transfer
  351. * (aka segment). Making each period into a DMA segment will give us the
  352. * interrupts we need.
  353. * 3. By creating only two link descriptors, regardless of the number of
  354. * periods, we do not need to reallocate the link descriptors if the
  355. * number of periods changes.
  356. * 4. All of the audio data is still stored in a single, contiguous DMA
  357. * buffer, which is what ALSA expects. We're just dividing it into
  358. * contiguous parts, and creating a link descriptor for each one.
  359. */
  360. static int fsl_dma_open(struct snd_pcm_substream *substream)
  361. {
  362. struct snd_pcm_runtime *runtime = substream->runtime;
  363. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  364. struct device *dev = rtd->platform->dev;
  365. struct dma_object *dma =
  366. container_of(rtd->platform->driver, struct dma_object, dai);
  367. struct fsl_dma_private *dma_private;
  368. struct ccsr_dma_channel __iomem *dma_channel;
  369. dma_addr_t ld_buf_phys;
  370. u64 temp_link; /* Pointer to next link descriptor */
  371. u32 mr;
  372. unsigned int channel;
  373. int ret = 0;
  374. unsigned int i;
  375. /*
  376. * Reject any DMA buffer whose size is not a multiple of the period
  377. * size. We need to make sure that the DMA buffer can be evenly divided
  378. * into periods.
  379. */
  380. ret = snd_pcm_hw_constraint_integer(runtime,
  381. SNDRV_PCM_HW_PARAM_PERIODS);
  382. if (ret < 0) {
  383. dev_err(dev, "invalid buffer size\n");
  384. return ret;
  385. }
  386. channel = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1;
  387. if (dma->assigned) {
  388. dev_err(dev, "dma channel already assigned\n");
  389. return -EBUSY;
  390. }
  391. dma_private = dma_alloc_coherent(dev, sizeof(struct fsl_dma_private),
  392. &ld_buf_phys, GFP_KERNEL);
  393. if (!dma_private) {
  394. dev_err(dev, "can't allocate dma private data\n");
  395. return -ENOMEM;
  396. }
  397. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  398. dma_private->ssi_sxx_phys = dma->ssi_stx_phys;
  399. else
  400. dma_private->ssi_sxx_phys = dma->ssi_srx_phys;
  401. dma_private->ssi_fifo_depth = dma->ssi_fifo_depth;
  402. dma_private->dma_channel = dma->channel;
  403. dma_private->irq = dma->irq;
  404. dma_private->substream = substream;
  405. dma_private->ld_buf_phys = ld_buf_phys;
  406. dma_private->dma_buf_phys = substream->dma_buffer.addr;
  407. ret = request_irq(dma_private->irq, fsl_dma_isr, 0, "fsldma-audio",
  408. dma_private);
  409. if (ret) {
  410. dev_err(dev, "can't register ISR for IRQ %u (ret=%i)\n",
  411. dma_private->irq, ret);
  412. dma_free_coherent(dev, sizeof(struct fsl_dma_private),
  413. dma_private, dma_private->ld_buf_phys);
  414. return ret;
  415. }
  416. dma->assigned = 1;
  417. snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
  418. snd_soc_set_runtime_hwparams(substream, &fsl_dma_hardware);
  419. runtime->private_data = dma_private;
  420. /* Program the fixed DMA controller parameters */
  421. dma_channel = dma_private->dma_channel;
  422. temp_link = dma_private->ld_buf_phys +
  423. sizeof(struct fsl_dma_link_descriptor);
  424. for (i = 0; i < NUM_DMA_LINKS; i++) {
  425. dma_private->link[i].next = cpu_to_be64(temp_link);
  426. temp_link += sizeof(struct fsl_dma_link_descriptor);
  427. }
  428. /* The last link descriptor points to the first */
  429. dma_private->link[i - 1].next = cpu_to_be64(dma_private->ld_buf_phys);
  430. /* Tell the DMA controller where the first link descriptor is */
  431. out_be32(&dma_channel->clndar,
  432. CCSR_DMA_CLNDAR_ADDR(dma_private->ld_buf_phys));
  433. out_be32(&dma_channel->eclndar,
  434. CCSR_DMA_ECLNDAR_ADDR(dma_private->ld_buf_phys));
  435. /* The manual says the BCR must be clear before enabling EMP */
  436. out_be32(&dma_channel->bcr, 0);
  437. /*
  438. * Program the mode register for interrupts, external master control,
  439. * and source/destination hold. Also clear the Channel Abort bit.
  440. */
  441. mr = in_be32(&dma_channel->mr) &
  442. ~(CCSR_DMA_MR_CA | CCSR_DMA_MR_DAHE | CCSR_DMA_MR_SAHE);
  443. /*
  444. * We want External Master Start and External Master Pause enabled,
  445. * because the SSI is controlling the DMA controller. We want the DMA
  446. * controller to be set up in advance, and then we signal only the SSI
  447. * to start transferring.
  448. *
  449. * We want End-Of-Segment Interrupts enabled, because this will generate
  450. * an interrupt at the end of each segment (each link descriptor
  451. * represents one segment). Each DMA segment is the same thing as an
  452. * ALSA period, so this is how we get an interrupt at the end of every
  453. * period.
  454. *
  455. * We want Error Interrupt enabled, so that we can get an error if
  456. * the DMA controller is mis-programmed somehow.
  457. */
  458. mr |= CCSR_DMA_MR_EOSIE | CCSR_DMA_MR_EIE | CCSR_DMA_MR_EMP_EN |
  459. CCSR_DMA_MR_EMS_EN;
  460. /* For playback, we want the destination address to be held. For
  461. capture, set the source address to be held. */
  462. mr |= (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ?
  463. CCSR_DMA_MR_DAHE : CCSR_DMA_MR_SAHE;
  464. out_be32(&dma_channel->mr, mr);
  465. return 0;
  466. }
  467. /**
  468. * fsl_dma_hw_params: continue initializing the DMA links
  469. *
  470. * This function obtains hardware parameters about the opened stream and
  471. * programs the DMA controller accordingly.
  472. *
  473. * One drawback of big-endian is that when copying integers of different
  474. * sizes to a fixed-sized register, the address to which the integer must be
  475. * copied is dependent on the size of the integer.
  476. *
  477. * For example, if P is the address of a 32-bit register, and X is a 32-bit
  478. * integer, then X should be copied to address P. However, if X is a 16-bit
  479. * integer, then it should be copied to P+2. If X is an 8-bit register,
  480. * then it should be copied to P+3.
  481. *
  482. * So for playback of 8-bit samples, the DMA controller must transfer single
  483. * bytes from the DMA buffer to the last byte of the STX0 register, i.e.
  484. * offset by 3 bytes. For 16-bit samples, the offset is two bytes.
  485. *
  486. * For 24-bit samples, the offset is 1 byte. However, the DMA controller
  487. * does not support 3-byte copies (the DAHTS register supports only 1, 2, 4,
  488. * and 8 bytes at a time). So we do not support packed 24-bit samples.
  489. * 24-bit data must be padded to 32 bits.
  490. */
  491. static int fsl_dma_hw_params(struct snd_pcm_substream *substream,
  492. struct snd_pcm_hw_params *hw_params)
  493. {
  494. struct snd_pcm_runtime *runtime = substream->runtime;
  495. struct fsl_dma_private *dma_private = runtime->private_data;
  496. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  497. struct device *dev = rtd->platform->dev;
  498. /* Number of bits per sample */
  499. unsigned int sample_bits =
  500. snd_pcm_format_physical_width(params_format(hw_params));
  501. /* Number of bytes per frame */
  502. unsigned int sample_bytes = sample_bits / 8;
  503. /* Bus address of SSI STX register */
  504. dma_addr_t ssi_sxx_phys = dma_private->ssi_sxx_phys;
  505. /* Size of the DMA buffer, in bytes */
  506. size_t buffer_size = params_buffer_bytes(hw_params);
  507. /* Number of bytes per period */
  508. size_t period_size = params_period_bytes(hw_params);
  509. /* Pointer to next period */
  510. dma_addr_t temp_addr = substream->dma_buffer.addr;
  511. /* Pointer to DMA controller */
  512. struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
  513. u32 mr; /* DMA Mode Register */
  514. unsigned int i;
  515. /* Initialize our DMA tracking variables */
  516. dma_private->period_size = period_size;
  517. dma_private->num_periods = params_periods(hw_params);
  518. dma_private->dma_buf_end = dma_private->dma_buf_phys + buffer_size;
  519. dma_private->dma_buf_next = dma_private->dma_buf_phys +
  520. (NUM_DMA_LINKS * period_size);
  521. if (dma_private->dma_buf_next >= dma_private->dma_buf_end)
  522. /* This happens if the number of periods == NUM_DMA_LINKS */
  523. dma_private->dma_buf_next = dma_private->dma_buf_phys;
  524. mr = in_be32(&dma_channel->mr) & ~(CCSR_DMA_MR_BWC_MASK |
  525. CCSR_DMA_MR_SAHTS_MASK | CCSR_DMA_MR_DAHTS_MASK);
  526. /* Due to a quirk of the SSI's STX register, the target address
  527. * for the DMA operations depends on the sample size. So we calculate
  528. * that offset here. While we're at it, also tell the DMA controller
  529. * how much data to transfer per sample.
  530. */
  531. switch (sample_bits) {
  532. case 8:
  533. mr |= CCSR_DMA_MR_DAHTS_1 | CCSR_DMA_MR_SAHTS_1;
  534. ssi_sxx_phys += 3;
  535. break;
  536. case 16:
  537. mr |= CCSR_DMA_MR_DAHTS_2 | CCSR_DMA_MR_SAHTS_2;
  538. ssi_sxx_phys += 2;
  539. break;
  540. case 32:
  541. mr |= CCSR_DMA_MR_DAHTS_4 | CCSR_DMA_MR_SAHTS_4;
  542. break;
  543. default:
  544. /* We should never get here */
  545. dev_err(dev, "unsupported sample size %u\n", sample_bits);
  546. return -EINVAL;
  547. }
  548. /*
  549. * BWC determines how many bytes are sent/received before the DMA
  550. * controller checks the SSI to see if it needs to stop. BWC should
  551. * always be a multiple of the frame size, so that we always transmit
  552. * whole frames. Each frame occupies two slots in the FIFO. The
  553. * parameter for CCSR_DMA_MR_BWC() is rounded down the next power of two
  554. * (MR[BWC] can only represent even powers of two).
  555. *
  556. * To simplify the process, we set BWC to the largest value that is
  557. * less than or equal to the FIFO watermark. For playback, this ensures
  558. * that we transfer the maximum amount without overrunning the FIFO.
  559. * For capture, this ensures that we transfer the maximum amount without
  560. * underrunning the FIFO.
  561. *
  562. * f = SSI FIFO depth
  563. * w = SSI watermark value (which equals f - 2)
  564. * b = DMA bandwidth count (in bytes)
  565. * s = sample size (in bytes, which equals frame_size * 2)
  566. *
  567. * For playback, we never transmit more than the transmit FIFO
  568. * watermark, otherwise we might write more data than the FIFO can hold.
  569. * The watermark is equal to the FIFO depth minus two.
  570. *
  571. * For capture, two equations must hold:
  572. * w > f - (b / s)
  573. * w >= b / s
  574. *
  575. * So, b > 2 * s, but b must also be <= s * w. To simplify, we set
  576. * b = s * w, which is equal to
  577. * (dma_private->ssi_fifo_depth - 2) * sample_bytes.
  578. */
  579. mr |= CCSR_DMA_MR_BWC((dma_private->ssi_fifo_depth - 2) * sample_bytes);
  580. out_be32(&dma_channel->mr, mr);
  581. for (i = 0; i < NUM_DMA_LINKS; i++) {
  582. struct fsl_dma_link_descriptor *link = &dma_private->link[i];
  583. link->count = cpu_to_be32(period_size);
  584. /* The snoop bit tells the DMA controller whether it should tell
  585. * the ECM to snoop during a read or write to an address. For
  586. * audio, we use DMA to transfer data between memory and an I/O
  587. * device (the SSI's STX0 or SRX0 register). Snooping is only
  588. * needed if there is a cache, so we need to snoop memory
  589. * addresses only. For playback, that means we snoop the source
  590. * but not the destination. For capture, we snoop the
  591. * destination but not the source.
  592. *
  593. * Note that failing to snoop properly is unlikely to cause
  594. * cache incoherency if the period size is larger than the
  595. * size of L1 cache. This is because filling in one period will
  596. * flush out the data for the previous period. So if you
  597. * increased period_bytes_min to a large enough size, you might
  598. * get more performance by not snooping, and you'll still be
  599. * okay. You'll need to update fsl_dma_update_pointers() also.
  600. */
  601. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  602. link->source_addr = cpu_to_be32(temp_addr);
  603. link->source_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
  604. upper_32_bits(temp_addr));
  605. link->dest_addr = cpu_to_be32(ssi_sxx_phys);
  606. link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_NOSNOOP |
  607. upper_32_bits(ssi_sxx_phys));
  608. } else {
  609. link->source_addr = cpu_to_be32(ssi_sxx_phys);
  610. link->source_attr = cpu_to_be32(CCSR_DMA_ATR_NOSNOOP |
  611. upper_32_bits(ssi_sxx_phys));
  612. link->dest_addr = cpu_to_be32(temp_addr);
  613. link->dest_attr = cpu_to_be32(CCSR_DMA_ATR_SNOOP |
  614. upper_32_bits(temp_addr));
  615. }
  616. temp_addr += period_size;
  617. }
  618. return 0;
  619. }
  620. /**
  621. * fsl_dma_pointer: determine the current position of the DMA transfer
  622. *
  623. * This function is called by ALSA when ALSA wants to know where in the
  624. * stream buffer the hardware currently is.
  625. *
  626. * For playback, the SAR register contains the physical address of the most
  627. * recent DMA transfer. For capture, the value is in the DAR register.
  628. *
  629. * The base address of the buffer is stored in the source_addr field of the
  630. * first link descriptor.
  631. */
  632. static snd_pcm_uframes_t fsl_dma_pointer(struct snd_pcm_substream *substream)
  633. {
  634. struct snd_pcm_runtime *runtime = substream->runtime;
  635. struct fsl_dma_private *dma_private = runtime->private_data;
  636. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  637. struct device *dev = rtd->platform->dev;
  638. struct ccsr_dma_channel __iomem *dma_channel = dma_private->dma_channel;
  639. dma_addr_t position;
  640. snd_pcm_uframes_t frames;
  641. /* Obtain the current DMA pointer, but don't read the ESAD bits if we
  642. * only have 32-bit DMA addresses. This function is typically called
  643. * in interrupt context, so we need to optimize it.
  644. */
  645. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  646. position = in_be32(&dma_channel->sar);
  647. #ifdef CONFIG_PHYS_64BIT
  648. position |= (u64)(in_be32(&dma_channel->satr) &
  649. CCSR_DMA_ATR_ESAD_MASK) << 32;
  650. #endif
  651. } else {
  652. position = in_be32(&dma_channel->dar);
  653. #ifdef CONFIG_PHYS_64BIT
  654. position |= (u64)(in_be32(&dma_channel->datr) &
  655. CCSR_DMA_ATR_ESAD_MASK) << 32;
  656. #endif
  657. }
  658. /*
  659. * When capture is started, the SSI immediately starts to fill its FIFO.
  660. * This means that the DMA controller is not started until the FIFO is
  661. * full. However, ALSA calls this function before that happens, when
  662. * MR.DAR is still zero. In this case, just return zero to indicate
  663. * that nothing has been received yet.
  664. */
  665. if (!position)
  666. return 0;
  667. if ((position < dma_private->dma_buf_phys) ||
  668. (position > dma_private->dma_buf_end)) {
  669. dev_err(dev, "dma pointer is out of range, halting stream\n");
  670. return SNDRV_PCM_POS_XRUN;
  671. }
  672. frames = bytes_to_frames(runtime, position - dma_private->dma_buf_phys);
  673. /*
  674. * If the current address is just past the end of the buffer, wrap it
  675. * around.
  676. */
  677. if (frames == runtime->buffer_size)
  678. frames = 0;
  679. return frames;
  680. }
  681. /**
  682. * fsl_dma_hw_free: release resources allocated in fsl_dma_hw_params()
  683. *
  684. * Release the resources allocated in fsl_dma_hw_params() and de-program the
  685. * registers.
  686. *
  687. * This function can be called multiple times.
  688. */
  689. static int fsl_dma_hw_free(struct snd_pcm_substream *substream)
  690. {
  691. struct snd_pcm_runtime *runtime = substream->runtime;
  692. struct fsl_dma_private *dma_private = runtime->private_data;
  693. if (dma_private) {
  694. struct ccsr_dma_channel __iomem *dma_channel;
  695. dma_channel = dma_private->dma_channel;
  696. /* Stop the DMA */
  697. out_be32(&dma_channel->mr, CCSR_DMA_MR_CA);
  698. out_be32(&dma_channel->mr, 0);
  699. /* Reset all the other registers */
  700. out_be32(&dma_channel->sr, -1);
  701. out_be32(&dma_channel->clndar, 0);
  702. out_be32(&dma_channel->eclndar, 0);
  703. out_be32(&dma_channel->satr, 0);
  704. out_be32(&dma_channel->sar, 0);
  705. out_be32(&dma_channel->datr, 0);
  706. out_be32(&dma_channel->dar, 0);
  707. out_be32(&dma_channel->bcr, 0);
  708. out_be32(&dma_channel->nlndar, 0);
  709. out_be32(&dma_channel->enlndar, 0);
  710. }
  711. return 0;
  712. }
  713. /**
  714. * fsl_dma_close: close the stream.
  715. */
  716. static int fsl_dma_close(struct snd_pcm_substream *substream)
  717. {
  718. struct snd_pcm_runtime *runtime = substream->runtime;
  719. struct fsl_dma_private *dma_private = runtime->private_data;
  720. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  721. struct device *dev = rtd->platform->dev;
  722. struct dma_object *dma =
  723. container_of(rtd->platform->driver, struct dma_object, dai);
  724. if (dma_private) {
  725. if (dma_private->irq)
  726. free_irq(dma_private->irq, dma_private);
  727. if (dma_private->ld_buf_phys) {
  728. dma_unmap_single(dev, dma_private->ld_buf_phys,
  729. sizeof(dma_private->link),
  730. DMA_TO_DEVICE);
  731. }
  732. /* Deallocate the fsl_dma_private structure */
  733. dma_free_coherent(dev, sizeof(struct fsl_dma_private),
  734. dma_private, dma_private->ld_buf_phys);
  735. substream->runtime->private_data = NULL;
  736. }
  737. dma->assigned = 0;
  738. return 0;
  739. }
  740. /*
  741. * Remove this PCM driver.
  742. */
  743. static void fsl_dma_free_dma_buffers(struct snd_pcm *pcm)
  744. {
  745. struct snd_pcm_substream *substream;
  746. unsigned int i;
  747. for (i = 0; i < ARRAY_SIZE(pcm->streams); i++) {
  748. substream = pcm->streams[i].substream;
  749. if (substream) {
  750. snd_dma_free_pages(&substream->dma_buffer);
  751. substream->dma_buffer.area = NULL;
  752. substream->dma_buffer.addr = 0;
  753. }
  754. }
  755. }
  756. /**
  757. * find_ssi_node -- returns the SSI node that points to his DMA channel node
  758. *
  759. * Although this DMA driver attempts to operate independently of the other
  760. * devices, it still needs to determine some information about the SSI device
  761. * that it's working with. Unfortunately, the device tree does not contain
  762. * a pointer from the DMA channel node to the SSI node -- the pointer goes the
  763. * other way. So we need to scan the device tree for SSI nodes until we find
  764. * the one that points to the given DMA channel node. It's ugly, but at least
  765. * it's contained in this one function.
  766. */
  767. static struct device_node *find_ssi_node(struct device_node *dma_channel_np)
  768. {
  769. struct device_node *ssi_np, *np;
  770. for_each_compatible_node(ssi_np, NULL, "fsl,mpc8610-ssi") {
  771. /* Check each DMA phandle to see if it points to us. We
  772. * assume that device_node pointers are a valid comparison.
  773. */
  774. np = of_parse_phandle(ssi_np, "fsl,playback-dma", 0);
  775. if (np == dma_channel_np)
  776. return ssi_np;
  777. np = of_parse_phandle(ssi_np, "fsl,capture-dma", 0);
  778. if (np == dma_channel_np)
  779. return ssi_np;
  780. }
  781. return NULL;
  782. }
  783. static struct snd_pcm_ops fsl_dma_ops = {
  784. .open = fsl_dma_open,
  785. .close = fsl_dma_close,
  786. .ioctl = snd_pcm_lib_ioctl,
  787. .hw_params = fsl_dma_hw_params,
  788. .hw_free = fsl_dma_hw_free,
  789. .pointer = fsl_dma_pointer,
  790. };
  791. static int __devinit fsl_soc_dma_probe(struct platform_device *pdev)
  792. {
  793. struct dma_object *dma;
  794. struct device_node *np = pdev->dev.of_node;
  795. struct device_node *ssi_np;
  796. struct resource res;
  797. const uint32_t *iprop;
  798. int ret;
  799. /* Find the SSI node that points to us. */
  800. ssi_np = find_ssi_node(np);
  801. if (!ssi_np) {
  802. dev_err(&pdev->dev, "cannot find parent SSI node\n");
  803. return -ENODEV;
  804. }
  805. ret = of_address_to_resource(ssi_np, 0, &res);
  806. if (ret) {
  807. dev_err(&pdev->dev, "could not determine resources for %s\n",
  808. ssi_np->full_name);
  809. of_node_put(ssi_np);
  810. return ret;
  811. }
  812. dma = kzalloc(sizeof(*dma) + strlen(np->full_name), GFP_KERNEL);
  813. if (!dma) {
  814. dev_err(&pdev->dev, "could not allocate dma object\n");
  815. of_node_put(ssi_np);
  816. return -ENOMEM;
  817. }
  818. strcpy(dma->path, np->full_name);
  819. dma->dai.ops = &fsl_dma_ops;
  820. dma->dai.pcm_new = fsl_dma_new;
  821. dma->dai.pcm_free = fsl_dma_free_dma_buffers;
  822. /* Store the SSI-specific information that we need */
  823. dma->ssi_stx_phys = res.start + offsetof(struct ccsr_ssi, stx0);
  824. dma->ssi_srx_phys = res.start + offsetof(struct ccsr_ssi, srx0);
  825. iprop = of_get_property(ssi_np, "fsl,fifo-depth", NULL);
  826. if (iprop)
  827. dma->ssi_fifo_depth = be32_to_cpup(iprop);
  828. else
  829. /* Older 8610 DTs didn't have the fifo-depth property */
  830. dma->ssi_fifo_depth = 8;
  831. of_node_put(ssi_np);
  832. ret = snd_soc_register_platform(&pdev->dev, &dma->dai);
  833. if (ret) {
  834. dev_err(&pdev->dev, "could not register platform\n");
  835. kfree(dma);
  836. return ret;
  837. }
  838. dma->channel = of_iomap(np, 0);
  839. dma->irq = irq_of_parse_and_map(np, 0);
  840. dev_set_drvdata(&pdev->dev, dma);
  841. return 0;
  842. }
  843. static int __devexit fsl_soc_dma_remove(struct platform_device *pdev)
  844. {
  845. struct dma_object *dma = dev_get_drvdata(&pdev->dev);
  846. snd_soc_unregister_platform(&pdev->dev);
  847. iounmap(dma->channel);
  848. irq_dispose_mapping(dma->irq);
  849. kfree(dma);
  850. return 0;
  851. }
  852. static const struct of_device_id fsl_soc_dma_ids[] = {
  853. { .compatible = "fsl,ssi-dma-channel", },
  854. {}
  855. };
  856. MODULE_DEVICE_TABLE(of, fsl_soc_dma_ids);
  857. static struct platform_driver fsl_soc_dma_driver = {
  858. .driver = {
  859. .name = "fsl-pcm-audio",
  860. .owner = THIS_MODULE,
  861. .of_match_table = fsl_soc_dma_ids,
  862. },
  863. .probe = fsl_soc_dma_probe,
  864. .remove = __devexit_p(fsl_soc_dma_remove),
  865. };
  866. static int __init fsl_soc_dma_init(void)
  867. {
  868. pr_info("Freescale Elo DMA ASoC PCM Driver\n");
  869. return platform_driver_register(&fsl_soc_dma_driver);
  870. }
  871. static void __exit fsl_soc_dma_exit(void)
  872. {
  873. platform_driver_unregister(&fsl_soc_dma_driver);
  874. }
  875. module_init(fsl_soc_dma_init);
  876. module_exit(fsl_soc_dma_exit);
  877. MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
  878. MODULE_DESCRIPTION("Freescale Elo DMA ASoC PCM Driver");
  879. MODULE_LICENSE("GPL v2");