wm8994.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM8994_NUM_DRC 3
  38. #define WM8994_NUM_EQ 3
  39. static int wm8994_drc_base[] = {
  40. WM8994_AIF1_DRC1_1,
  41. WM8994_AIF1_DRC2_1,
  42. WM8994_AIF2_DRC_1,
  43. };
  44. static int wm8994_retune_mobile_base[] = {
  45. WM8994_AIF1_DAC1_EQ_GAINS_1,
  46. WM8994_AIF1_DAC2_EQ_GAINS_1,
  47. WM8994_AIF2_EQ_GAINS_1,
  48. };
  49. static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
  50. {
  51. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  52. struct wm8994 *control = wm8994->control_data;
  53. switch (reg) {
  54. case WM8994_GPIO_1:
  55. case WM8994_GPIO_2:
  56. case WM8994_GPIO_3:
  57. case WM8994_GPIO_4:
  58. case WM8994_GPIO_5:
  59. case WM8994_GPIO_6:
  60. case WM8994_GPIO_7:
  61. case WM8994_GPIO_8:
  62. case WM8994_GPIO_9:
  63. case WM8994_GPIO_10:
  64. case WM8994_GPIO_11:
  65. case WM8994_INTERRUPT_STATUS_1:
  66. case WM8994_INTERRUPT_STATUS_2:
  67. case WM8994_INTERRUPT_RAW_STATUS_2:
  68. return 1;
  69. case WM8958_DSP2_PROGRAM:
  70. case WM8958_DSP2_CONFIG:
  71. case WM8958_DSP2_EXECCONTROL:
  72. if (control->type == WM8958)
  73. return 1;
  74. else
  75. return 0;
  76. default:
  77. break;
  78. }
  79. if (reg >= WM8994_CACHE_SIZE)
  80. return 0;
  81. return wm8994_access_masks[reg].readable != 0;
  82. }
  83. static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
  84. {
  85. if (reg >= WM8994_CACHE_SIZE)
  86. return 1;
  87. switch (reg) {
  88. case WM8994_SOFTWARE_RESET:
  89. case WM8994_CHIP_REVISION:
  90. case WM8994_DC_SERVO_1:
  91. case WM8994_DC_SERVO_READBACK:
  92. case WM8994_RATE_STATUS:
  93. case WM8994_LDO_1:
  94. case WM8994_LDO_2:
  95. case WM8958_DSP2_EXECCONTROL:
  96. case WM8958_MIC_DETECT_3:
  97. return 1;
  98. default:
  99. return 0;
  100. }
  101. }
  102. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  103. unsigned int value)
  104. {
  105. int ret;
  106. BUG_ON(reg > WM8994_MAX_REGISTER);
  107. if (!wm8994_volatile(codec, reg)) {
  108. ret = snd_soc_cache_write(codec, reg, value);
  109. if (ret != 0)
  110. dev_err(codec->dev, "Cache write to %x failed: %d\n",
  111. reg, ret);
  112. }
  113. return wm8994_reg_write(codec->control_data, reg, value);
  114. }
  115. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  116. unsigned int reg)
  117. {
  118. unsigned int val;
  119. int ret;
  120. BUG_ON(reg > WM8994_MAX_REGISTER);
  121. if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
  122. reg < codec->driver->reg_cache_size) {
  123. ret = snd_soc_cache_read(codec, reg, &val);
  124. if (ret >= 0)
  125. return val;
  126. else
  127. dev_err(codec->dev, "Cache read from %x failed: %d\n",
  128. reg, ret);
  129. }
  130. return wm8994_reg_read(codec->control_data, reg);
  131. }
  132. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  133. {
  134. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  135. int rate;
  136. int reg1 = 0;
  137. int offset;
  138. if (aif)
  139. offset = 4;
  140. else
  141. offset = 0;
  142. switch (wm8994->sysclk[aif]) {
  143. case WM8994_SYSCLK_MCLK1:
  144. rate = wm8994->mclk[0];
  145. break;
  146. case WM8994_SYSCLK_MCLK2:
  147. reg1 |= 0x8;
  148. rate = wm8994->mclk[1];
  149. break;
  150. case WM8994_SYSCLK_FLL1:
  151. reg1 |= 0x10;
  152. rate = wm8994->fll[0].out;
  153. break;
  154. case WM8994_SYSCLK_FLL2:
  155. reg1 |= 0x18;
  156. rate = wm8994->fll[1].out;
  157. break;
  158. default:
  159. return -EINVAL;
  160. }
  161. if (rate >= 13500000) {
  162. rate /= 2;
  163. reg1 |= WM8994_AIF1CLK_DIV;
  164. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  165. aif + 1, rate);
  166. }
  167. wm8994->aifclk[aif] = rate;
  168. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  169. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  170. reg1);
  171. return 0;
  172. }
  173. static int configure_clock(struct snd_soc_codec *codec)
  174. {
  175. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  176. int old, new;
  177. /* Bring up the AIF clocks first */
  178. configure_aif_clock(codec, 0);
  179. configure_aif_clock(codec, 1);
  180. /* Then switch CLK_SYS over to the higher of them; a change
  181. * can only happen as a result of a clocking change which can
  182. * only be made outside of DAPM so we can safely redo the
  183. * clocking.
  184. */
  185. /* If they're equal it doesn't matter which is used */
  186. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  187. return 0;
  188. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  189. new = WM8994_SYSCLK_SRC;
  190. else
  191. new = 0;
  192. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  193. /* If there's no change then we're done. */
  194. if (old == new)
  195. return 0;
  196. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  197. snd_soc_dapm_sync(&codec->dapm);
  198. return 0;
  199. }
  200. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  201. struct snd_soc_dapm_widget *sink)
  202. {
  203. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  204. const char *clk;
  205. /* Check what we're currently using for CLK_SYS */
  206. if (reg & WM8994_SYSCLK_SRC)
  207. clk = "AIF2CLK";
  208. else
  209. clk = "AIF1CLK";
  210. return strcmp(source->name, clk) == 0;
  211. }
  212. static const char *sidetone_hpf_text[] = {
  213. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  214. };
  215. static const struct soc_enum sidetone_hpf =
  216. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  217. static const char *adc_hpf_text[] = {
  218. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  219. };
  220. static const struct soc_enum aif1adc1_hpf =
  221. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  222. static const struct soc_enum aif1adc2_hpf =
  223. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  224. static const struct soc_enum aif2adc_hpf =
  225. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  226. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  227. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  228. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  229. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  230. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  231. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  232. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  233. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  234. .put = wm8994_put_drc_sw, \
  235. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  236. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  237. struct snd_ctl_elem_value *ucontrol)
  238. {
  239. struct soc_mixer_control *mc =
  240. (struct soc_mixer_control *)kcontrol->private_value;
  241. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  242. int mask, ret;
  243. /* Can't enable both ADC and DAC paths simultaneously */
  244. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  245. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  246. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  247. else
  248. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  249. ret = snd_soc_read(codec, mc->reg);
  250. if (ret < 0)
  251. return ret;
  252. if (ret & mask)
  253. return -EINVAL;
  254. return snd_soc_put_volsw(kcontrol, ucontrol);
  255. }
  256. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  257. {
  258. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  259. struct wm8994_pdata *pdata = wm8994->pdata;
  260. int base = wm8994_drc_base[drc];
  261. int cfg = wm8994->drc_cfg[drc];
  262. int save, i;
  263. /* Save any enables; the configuration should clear them. */
  264. save = snd_soc_read(codec, base);
  265. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  266. WM8994_AIF1ADC1R_DRC_ENA;
  267. for (i = 0; i < WM8994_DRC_REGS; i++)
  268. snd_soc_update_bits(codec, base + i, 0xffff,
  269. pdata->drc_cfgs[cfg].regs[i]);
  270. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  271. WM8994_AIF1ADC1L_DRC_ENA |
  272. WM8994_AIF1ADC1R_DRC_ENA, save);
  273. }
  274. /* Icky as hell but saves code duplication */
  275. static int wm8994_get_drc(const char *name)
  276. {
  277. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  278. return 0;
  279. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  280. return 1;
  281. if (strcmp(name, "AIF2DRC Mode") == 0)
  282. return 2;
  283. return -EINVAL;
  284. }
  285. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  286. struct snd_ctl_elem_value *ucontrol)
  287. {
  288. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  289. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  290. struct wm8994_pdata *pdata = wm8994->pdata;
  291. int drc = wm8994_get_drc(kcontrol->id.name);
  292. int value = ucontrol->value.integer.value[0];
  293. if (drc < 0)
  294. return drc;
  295. if (value >= pdata->num_drc_cfgs)
  296. return -EINVAL;
  297. wm8994->drc_cfg[drc] = value;
  298. wm8994_set_drc(codec, drc);
  299. return 0;
  300. }
  301. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  302. struct snd_ctl_elem_value *ucontrol)
  303. {
  304. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  305. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  306. int drc = wm8994_get_drc(kcontrol->id.name);
  307. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  308. return 0;
  309. }
  310. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  311. {
  312. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  313. struct wm8994_pdata *pdata = wm8994->pdata;
  314. int base = wm8994_retune_mobile_base[block];
  315. int iface, best, best_val, save, i, cfg;
  316. if (!pdata || !wm8994->num_retune_mobile_texts)
  317. return;
  318. switch (block) {
  319. case 0:
  320. case 1:
  321. iface = 0;
  322. break;
  323. case 2:
  324. iface = 1;
  325. break;
  326. default:
  327. return;
  328. }
  329. /* Find the version of the currently selected configuration
  330. * with the nearest sample rate. */
  331. cfg = wm8994->retune_mobile_cfg[block];
  332. best = 0;
  333. best_val = INT_MAX;
  334. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  335. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  336. wm8994->retune_mobile_texts[cfg]) == 0 &&
  337. abs(pdata->retune_mobile_cfgs[i].rate
  338. - wm8994->dac_rates[iface]) < best_val) {
  339. best = i;
  340. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  341. - wm8994->dac_rates[iface]);
  342. }
  343. }
  344. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  345. block,
  346. pdata->retune_mobile_cfgs[best].name,
  347. pdata->retune_mobile_cfgs[best].rate,
  348. wm8994->dac_rates[iface]);
  349. /* The EQ will be disabled while reconfiguring it, remember the
  350. * current configuration.
  351. */
  352. save = snd_soc_read(codec, base);
  353. save &= WM8994_AIF1DAC1_EQ_ENA;
  354. for (i = 0; i < WM8994_EQ_REGS; i++)
  355. snd_soc_update_bits(codec, base + i, 0xffff,
  356. pdata->retune_mobile_cfgs[best].regs[i]);
  357. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  358. }
  359. /* Icky as hell but saves code duplication */
  360. static int wm8994_get_retune_mobile_block(const char *name)
  361. {
  362. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  363. return 0;
  364. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  365. return 1;
  366. if (strcmp(name, "AIF2 EQ Mode") == 0)
  367. return 2;
  368. return -EINVAL;
  369. }
  370. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  371. struct snd_ctl_elem_value *ucontrol)
  372. {
  373. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  374. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  375. struct wm8994_pdata *pdata = wm8994->pdata;
  376. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  377. int value = ucontrol->value.integer.value[0];
  378. if (block < 0)
  379. return block;
  380. if (value >= pdata->num_retune_mobile_cfgs)
  381. return -EINVAL;
  382. wm8994->retune_mobile_cfg[block] = value;
  383. wm8994_set_retune_mobile(codec, block);
  384. return 0;
  385. }
  386. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  387. struct snd_ctl_elem_value *ucontrol)
  388. {
  389. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  390. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  393. return 0;
  394. }
  395. static const char *aif_chan_src_text[] = {
  396. "Left", "Right"
  397. };
  398. static const struct soc_enum aif1adcl_src =
  399. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  400. static const struct soc_enum aif1adcr_src =
  401. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  402. static const struct soc_enum aif2adcl_src =
  403. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  404. static const struct soc_enum aif2adcr_src =
  405. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  406. static const struct soc_enum aif1dacl_src =
  407. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  408. static const struct soc_enum aif1dacr_src =
  409. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  410. static const struct soc_enum aif2dacl_src =
  411. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  412. static const struct soc_enum aif2dacr_src =
  413. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  414. static const char *osr_text[] = {
  415. "Low Power", "High Performance",
  416. };
  417. static const struct soc_enum dac_osr =
  418. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  419. static const struct soc_enum adc_osr =
  420. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  421. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  422. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  423. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  424. 1, 119, 0, digital_tlv),
  425. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  426. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  427. 1, 119, 0, digital_tlv),
  428. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  429. WM8994_AIF2_ADC_RIGHT_VOLUME,
  430. 1, 119, 0, digital_tlv),
  431. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  432. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  433. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  434. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  435. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  436. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  437. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  438. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  439. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  440. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  442. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  444. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  445. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  446. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  447. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  448. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  449. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  450. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  451. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  452. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  453. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  454. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  455. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  456. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  457. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  458. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  459. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  460. 5, 12, 0, st_tlv),
  461. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  462. 0, 12, 0, st_tlv),
  463. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  464. 5, 12, 0, st_tlv),
  465. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  466. 0, 12, 0, st_tlv),
  467. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  468. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  469. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  470. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  471. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  472. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  473. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  474. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  475. SOC_ENUM("ADC OSR", adc_osr),
  476. SOC_ENUM("DAC OSR", dac_osr),
  477. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  478. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  479. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  480. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  481. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  482. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  483. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  484. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  485. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  486. 6, 1, 1, wm_hubs_spkmix_tlv),
  487. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  488. 2, 1, 1, wm_hubs_spkmix_tlv),
  489. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  490. 6, 1, 1, wm_hubs_spkmix_tlv),
  491. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  492. 2, 1, 1, wm_hubs_spkmix_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  494. 10, 15, 0, wm8994_3d_tlv),
  495. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  496. 8, 1, 0),
  497. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  498. 10, 15, 0, wm8994_3d_tlv),
  499. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  500. 8, 1, 0),
  501. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  502. 10, 15, 0, wm8994_3d_tlv),
  503. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  504. 8, 1, 0),
  505. };
  506. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  507. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  518. eq_tlv),
  519. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  520. eq_tlv),
  521. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  530. eq_tlv),
  531. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  532. eq_tlv),
  533. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  534. eq_tlv),
  535. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  536. eq_tlv),
  537. };
  538. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  539. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  540. };
  541. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  542. struct snd_kcontrol *kcontrol, int event)
  543. {
  544. struct snd_soc_codec *codec = w->codec;
  545. switch (event) {
  546. case SND_SOC_DAPM_PRE_PMU:
  547. return configure_clock(codec);
  548. case SND_SOC_DAPM_POST_PMD:
  549. configure_clock(codec);
  550. break;
  551. }
  552. return 0;
  553. }
  554. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  555. {
  556. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  557. int enable = 1;
  558. int source = 0; /* GCC flow analysis can't track enable */
  559. int reg, reg_r;
  560. /* Only support direct DAC->headphone paths */
  561. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  562. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  563. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  564. enable = 0;
  565. }
  566. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  567. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  568. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  569. enable = 0;
  570. }
  571. /* We also need the same setting for L/R and only one path */
  572. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  573. switch (reg) {
  574. case WM8994_AIF2DACL_TO_DAC1L:
  575. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  576. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  577. break;
  578. case WM8994_AIF1DAC2L_TO_DAC1L:
  579. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  580. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  581. break;
  582. case WM8994_AIF1DAC1L_TO_DAC1L:
  583. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  584. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  585. break;
  586. default:
  587. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  588. enable = 0;
  589. break;
  590. }
  591. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  592. if (reg_r != reg) {
  593. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  594. enable = 0;
  595. }
  596. if (enable) {
  597. dev_dbg(codec->dev, "Class W enabled\n");
  598. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  599. WM8994_CP_DYN_PWR |
  600. WM8994_CP_DYN_SRC_SEL_MASK,
  601. source | WM8994_CP_DYN_PWR);
  602. wm8994->hubs.class_w = true;
  603. } else {
  604. dev_dbg(codec->dev, "Class W disabled\n");
  605. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  606. WM8994_CP_DYN_PWR, 0);
  607. wm8994->hubs.class_w = false;
  608. }
  609. }
  610. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  611. struct snd_kcontrol *kcontrol, int event)
  612. {
  613. struct snd_soc_codec *codec = w->codec;
  614. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  615. switch (event) {
  616. case SND_SOC_DAPM_PRE_PMU:
  617. if (wm8994->aif1clk_enable) {
  618. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  619. WM8994_AIF1CLK_ENA_MASK,
  620. WM8994_AIF1CLK_ENA);
  621. wm8994->aif1clk_enable = 0;
  622. }
  623. if (wm8994->aif2clk_enable) {
  624. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  625. WM8994_AIF2CLK_ENA_MASK,
  626. WM8994_AIF2CLK_ENA);
  627. wm8994->aif2clk_enable = 0;
  628. }
  629. break;
  630. }
  631. /* We may also have postponed startup of DSP, handle that. */
  632. wm8958_aif_ev(w, kcontrol, event);
  633. return 0;
  634. }
  635. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  636. struct snd_kcontrol *kcontrol, int event)
  637. {
  638. struct snd_soc_codec *codec = w->codec;
  639. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  640. switch (event) {
  641. case SND_SOC_DAPM_POST_PMD:
  642. if (wm8994->aif1clk_disable) {
  643. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  644. WM8994_AIF1CLK_ENA_MASK, 0);
  645. wm8994->aif1clk_disable = 0;
  646. }
  647. if (wm8994->aif2clk_disable) {
  648. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  649. WM8994_AIF2CLK_ENA_MASK, 0);
  650. wm8994->aif2clk_disable = 0;
  651. }
  652. break;
  653. }
  654. return 0;
  655. }
  656. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  657. struct snd_kcontrol *kcontrol, int event)
  658. {
  659. struct snd_soc_codec *codec = w->codec;
  660. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  661. switch (event) {
  662. case SND_SOC_DAPM_PRE_PMU:
  663. wm8994->aif1clk_enable = 1;
  664. break;
  665. case SND_SOC_DAPM_POST_PMD:
  666. wm8994->aif1clk_disable = 1;
  667. break;
  668. }
  669. return 0;
  670. }
  671. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  672. struct snd_kcontrol *kcontrol, int event)
  673. {
  674. struct snd_soc_codec *codec = w->codec;
  675. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  676. switch (event) {
  677. case SND_SOC_DAPM_PRE_PMU:
  678. wm8994->aif2clk_enable = 1;
  679. break;
  680. case SND_SOC_DAPM_POST_PMD:
  681. wm8994->aif2clk_disable = 1;
  682. break;
  683. }
  684. return 0;
  685. }
  686. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  687. struct snd_kcontrol *kcontrol, int event)
  688. {
  689. late_enable_ev(w, kcontrol, event);
  690. return 0;
  691. }
  692. static int micbias_ev(struct snd_soc_dapm_widget *w,
  693. struct snd_kcontrol *kcontrol, int event)
  694. {
  695. late_enable_ev(w, kcontrol, event);
  696. return 0;
  697. }
  698. static int dac_ev(struct snd_soc_dapm_widget *w,
  699. struct snd_kcontrol *kcontrol, int event)
  700. {
  701. struct snd_soc_codec *codec = w->codec;
  702. unsigned int mask = 1 << w->shift;
  703. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  704. mask, mask);
  705. return 0;
  706. }
  707. static const char *hp_mux_text[] = {
  708. "Mixer",
  709. "DAC",
  710. };
  711. #define WM8994_HP_ENUM(xname, xenum) \
  712. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  713. .info = snd_soc_info_enum_double, \
  714. .get = snd_soc_dapm_get_enum_double, \
  715. .put = wm8994_put_hp_enum, \
  716. .private_value = (unsigned long)&xenum }
  717. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  718. struct snd_ctl_elem_value *ucontrol)
  719. {
  720. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  721. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  722. struct snd_soc_codec *codec = w->codec;
  723. int ret;
  724. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  725. wm8994_update_class_w(codec);
  726. return ret;
  727. }
  728. static const struct soc_enum hpl_enum =
  729. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  730. static const struct snd_kcontrol_new hpl_mux =
  731. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  732. static const struct soc_enum hpr_enum =
  733. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  734. static const struct snd_kcontrol_new hpr_mux =
  735. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  736. static const char *adc_mux_text[] = {
  737. "ADC",
  738. "DMIC",
  739. };
  740. static const struct soc_enum adc_enum =
  741. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  742. static const struct snd_kcontrol_new adcl_mux =
  743. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  744. static const struct snd_kcontrol_new adcr_mux =
  745. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  746. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  747. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  748. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  749. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  750. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  751. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  752. };
  753. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  754. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  755. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  756. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  757. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  758. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  759. };
  760. /* Debugging; dump chip status after DAPM transitions */
  761. static int post_ev(struct snd_soc_dapm_widget *w,
  762. struct snd_kcontrol *kcontrol, int event)
  763. {
  764. struct snd_soc_codec *codec = w->codec;
  765. dev_dbg(codec->dev, "SRC status: %x\n",
  766. snd_soc_read(codec,
  767. WM8994_RATE_STATUS));
  768. return 0;
  769. }
  770. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  771. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  772. 1, 1, 0),
  773. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  774. 0, 1, 0),
  775. };
  776. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  777. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  778. 1, 1, 0),
  779. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  780. 0, 1, 0),
  781. };
  782. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  783. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  784. 1, 1, 0),
  785. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  786. 0, 1, 0),
  787. };
  788. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  789. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  790. 1, 1, 0),
  791. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  792. 0, 1, 0),
  793. };
  794. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  795. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  796. 5, 1, 0),
  797. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  798. 4, 1, 0),
  799. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  800. 2, 1, 0),
  801. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  802. 1, 1, 0),
  803. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  804. 0, 1, 0),
  805. };
  806. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  807. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  808. 5, 1, 0),
  809. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  810. 4, 1, 0),
  811. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  812. 2, 1, 0),
  813. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  814. 1, 1, 0),
  815. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  816. 0, 1, 0),
  817. };
  818. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  819. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  820. .info = snd_soc_info_volsw, \
  821. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  822. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  823. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  824. struct snd_ctl_elem_value *ucontrol)
  825. {
  826. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  827. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  828. struct snd_soc_codec *codec = w->codec;
  829. int ret;
  830. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  831. wm8994_update_class_w(codec);
  832. return ret;
  833. }
  834. static const struct snd_kcontrol_new dac1l_mix[] = {
  835. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  836. 5, 1, 0),
  837. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  838. 4, 1, 0),
  839. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  840. 2, 1, 0),
  841. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  842. 1, 1, 0),
  843. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  844. 0, 1, 0),
  845. };
  846. static const struct snd_kcontrol_new dac1r_mix[] = {
  847. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  848. 5, 1, 0),
  849. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  850. 4, 1, 0),
  851. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  852. 2, 1, 0),
  853. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  854. 1, 1, 0),
  855. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  856. 0, 1, 0),
  857. };
  858. static const char *sidetone_text[] = {
  859. "ADC/DMIC1", "DMIC2",
  860. };
  861. static const struct soc_enum sidetone1_enum =
  862. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  863. static const struct snd_kcontrol_new sidetone1_mux =
  864. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  865. static const struct soc_enum sidetone2_enum =
  866. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  867. static const struct snd_kcontrol_new sidetone2_mux =
  868. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  869. static const char *aif1dac_text[] = {
  870. "AIF1DACDAT", "AIF3DACDAT",
  871. };
  872. static const struct soc_enum aif1dac_enum =
  873. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  874. static const struct snd_kcontrol_new aif1dac_mux =
  875. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  876. static const char *aif2dac_text[] = {
  877. "AIF2DACDAT", "AIF3DACDAT",
  878. };
  879. static const struct soc_enum aif2dac_enum =
  880. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  881. static const struct snd_kcontrol_new aif2dac_mux =
  882. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  883. static const char *aif2adc_text[] = {
  884. "AIF2ADCDAT", "AIF3DACDAT",
  885. };
  886. static const struct soc_enum aif2adc_enum =
  887. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  888. static const struct snd_kcontrol_new aif2adc_mux =
  889. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  890. static const char *aif3adc_text[] = {
  891. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  892. };
  893. static const struct soc_enum wm8994_aif3adc_enum =
  894. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  895. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  896. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  897. static const struct soc_enum wm8958_aif3adc_enum =
  898. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  899. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  900. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  901. static const char *mono_pcm_out_text[] = {
  902. "None", "AIF2ADCL", "AIF2ADCR",
  903. };
  904. static const struct soc_enum mono_pcm_out_enum =
  905. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  906. static const struct snd_kcontrol_new mono_pcm_out_mux =
  907. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  908. static const char *aif2dac_src_text[] = {
  909. "AIF2", "AIF3",
  910. };
  911. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  912. static const struct soc_enum aif2dacl_src_enum =
  913. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  914. static const struct snd_kcontrol_new aif2dacl_src_mux =
  915. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  916. static const struct soc_enum aif2dacr_src_enum =
  917. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  918. static const struct snd_kcontrol_new aif2dacr_src_mux =
  919. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  920. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  921. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  922. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  923. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  924. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  925. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  926. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  927. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  928. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  929. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  930. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  931. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  932. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  933. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  934. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  935. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  936. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  937. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  938. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  939. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  940. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  941. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  942. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  943. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  944. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  945. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  946. };
  947. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  948. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  949. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  951. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  952. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  953. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  954. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  955. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  956. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  957. };
  958. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  959. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  960. dac_ev, SND_SOC_DAPM_PRE_PMU),
  961. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  962. dac_ev, SND_SOC_DAPM_PRE_PMU),
  963. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  964. dac_ev, SND_SOC_DAPM_PRE_PMU),
  965. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  966. dac_ev, SND_SOC_DAPM_PRE_PMU),
  967. };
  968. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  969. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  970. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  971. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  972. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  973. };
  974. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  975. SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  976. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  977. SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  978. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  979. };
  980. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  981. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  982. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  983. };
  984. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  985. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  986. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  987. SND_SOC_DAPM_INPUT("Clock"),
  988. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  989. SND_SOC_DAPM_PRE_PMU),
  990. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  991. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  992. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  993. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  994. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  995. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  996. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  997. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  998. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  999. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1000. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1001. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1002. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1003. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1004. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1005. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1006. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1007. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1008. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1009. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1010. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1011. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1012. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1013. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1014. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1015. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1016. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1017. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1018. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1019. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1020. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1021. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1022. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1023. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1024. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1025. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1026. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1027. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1028. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1029. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1030. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1031. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1032. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1033. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1034. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1035. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1036. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1037. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1038. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1039. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1040. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1041. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1042. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1043. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1044. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1045. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1046. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1047. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1048. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1049. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1050. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1051. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1052. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1053. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1054. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1055. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1056. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1057. /* Power is done with the muxes since the ADC power also controls the
  1058. * downsampling chain, the chip will automatically manage the analogue
  1059. * specific portions.
  1060. */
  1061. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1062. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1063. SND_SOC_DAPM_POST("Debug log", post_ev),
  1064. };
  1065. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1066. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1067. };
  1068. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1069. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1070. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1071. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1072. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1073. };
  1074. static const struct snd_soc_dapm_route intercon[] = {
  1075. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1076. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1077. { "DSP1CLK", NULL, "CLK_SYS" },
  1078. { "DSP2CLK", NULL, "CLK_SYS" },
  1079. { "DSPINTCLK", NULL, "CLK_SYS" },
  1080. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1081. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1082. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1083. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1084. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1085. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1086. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1087. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1088. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1089. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1090. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1091. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1092. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1093. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1094. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1095. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1096. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1097. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1098. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1099. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1100. { "AIF2ADCL", NULL, "AIF2CLK" },
  1101. { "AIF2ADCL", NULL, "DSP2CLK" },
  1102. { "AIF2ADCR", NULL, "AIF2CLK" },
  1103. { "AIF2ADCR", NULL, "DSP2CLK" },
  1104. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1105. { "AIF2DACL", NULL, "AIF2CLK" },
  1106. { "AIF2DACL", NULL, "DSP2CLK" },
  1107. { "AIF2DACR", NULL, "AIF2CLK" },
  1108. { "AIF2DACR", NULL, "DSP2CLK" },
  1109. { "AIF2DACR", NULL, "DSPINTCLK" },
  1110. { "DMIC1L", NULL, "DMIC1DAT" },
  1111. { "DMIC1L", NULL, "CLK_SYS" },
  1112. { "DMIC1R", NULL, "DMIC1DAT" },
  1113. { "DMIC1R", NULL, "CLK_SYS" },
  1114. { "DMIC2L", NULL, "DMIC2DAT" },
  1115. { "DMIC2L", NULL, "CLK_SYS" },
  1116. { "DMIC2R", NULL, "DMIC2DAT" },
  1117. { "DMIC2R", NULL, "CLK_SYS" },
  1118. { "ADCL", NULL, "AIF1CLK" },
  1119. { "ADCL", NULL, "DSP1CLK" },
  1120. { "ADCL", NULL, "DSPINTCLK" },
  1121. { "ADCR", NULL, "AIF1CLK" },
  1122. { "ADCR", NULL, "DSP1CLK" },
  1123. { "ADCR", NULL, "DSPINTCLK" },
  1124. { "ADCL Mux", "ADC", "ADCL" },
  1125. { "ADCL Mux", "DMIC", "DMIC1L" },
  1126. { "ADCR Mux", "ADC", "ADCR" },
  1127. { "ADCR Mux", "DMIC", "DMIC1R" },
  1128. { "DAC1L", NULL, "AIF1CLK" },
  1129. { "DAC1L", NULL, "DSP1CLK" },
  1130. { "DAC1L", NULL, "DSPINTCLK" },
  1131. { "DAC1R", NULL, "AIF1CLK" },
  1132. { "DAC1R", NULL, "DSP1CLK" },
  1133. { "DAC1R", NULL, "DSPINTCLK" },
  1134. { "DAC2L", NULL, "AIF2CLK" },
  1135. { "DAC2L", NULL, "DSP2CLK" },
  1136. { "DAC2L", NULL, "DSPINTCLK" },
  1137. { "DAC2R", NULL, "AIF2DACR" },
  1138. { "DAC2R", NULL, "AIF2CLK" },
  1139. { "DAC2R", NULL, "DSP2CLK" },
  1140. { "DAC2R", NULL, "DSPINTCLK" },
  1141. { "TOCLK", NULL, "CLK_SYS" },
  1142. /* AIF1 outputs */
  1143. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1144. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1145. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1146. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1147. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1148. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1149. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1150. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1151. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1152. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1153. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1154. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1155. /* Pin level routing for AIF3 */
  1156. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1157. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1158. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1159. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1160. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1161. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1162. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1163. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1164. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1165. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1166. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1167. /* DAC1 inputs */
  1168. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1169. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1170. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1171. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1172. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1173. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1174. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1175. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1176. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1177. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1178. /* DAC2/AIF2 outputs */
  1179. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1180. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1181. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1182. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1183. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1184. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1185. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1186. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1187. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1188. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1189. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1190. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1191. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1192. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1193. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1194. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1195. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1196. /* AIF3 output */
  1197. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1198. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1199. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1200. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1201. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1202. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1203. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1204. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1205. /* Sidetone */
  1206. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1207. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1208. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1209. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1210. /* Output stages */
  1211. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1212. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1213. { "SPKL", "DAC1 Switch", "DAC1L" },
  1214. { "SPKL", "DAC2 Switch", "DAC2L" },
  1215. { "SPKR", "DAC1 Switch", "DAC1R" },
  1216. { "SPKR", "DAC2 Switch", "DAC2R" },
  1217. { "Left Headphone Mux", "DAC", "DAC1L" },
  1218. { "Right Headphone Mux", "DAC", "DAC1R" },
  1219. };
  1220. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1221. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1222. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1223. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1224. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1225. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1226. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1227. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1228. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1229. };
  1230. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1231. { "DAC1L", NULL, "DAC1L Mixer" },
  1232. { "DAC1R", NULL, "DAC1R Mixer" },
  1233. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1234. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1235. };
  1236. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1237. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1238. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1239. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1240. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1241. { "MICBIAS1", NULL, "CLK_SYS" },
  1242. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1243. { "MICBIAS2", NULL, "CLK_SYS" },
  1244. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1245. };
  1246. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1247. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1248. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1249. };
  1250. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1251. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1252. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1253. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1254. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1255. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1256. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1257. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1258. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1259. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1260. };
  1261. /* The size in bits of the FLL divide multiplied by 10
  1262. * to allow rounding later */
  1263. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1264. struct fll_div {
  1265. u16 outdiv;
  1266. u16 n;
  1267. u16 k;
  1268. u16 clk_ref_div;
  1269. u16 fll_fratio;
  1270. };
  1271. static int wm8994_get_fll_config(struct fll_div *fll,
  1272. int freq_in, int freq_out)
  1273. {
  1274. u64 Kpart;
  1275. unsigned int K, Ndiv, Nmod;
  1276. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1277. /* Scale the input frequency down to <= 13.5MHz */
  1278. fll->clk_ref_div = 0;
  1279. while (freq_in > 13500000) {
  1280. fll->clk_ref_div++;
  1281. freq_in /= 2;
  1282. if (fll->clk_ref_div > 3)
  1283. return -EINVAL;
  1284. }
  1285. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1286. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1287. fll->outdiv = 3;
  1288. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1289. fll->outdiv++;
  1290. if (fll->outdiv > 63)
  1291. return -EINVAL;
  1292. }
  1293. freq_out *= fll->outdiv + 1;
  1294. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1295. if (freq_in > 1000000) {
  1296. fll->fll_fratio = 0;
  1297. } else if (freq_in > 256000) {
  1298. fll->fll_fratio = 1;
  1299. freq_in *= 2;
  1300. } else if (freq_in > 128000) {
  1301. fll->fll_fratio = 2;
  1302. freq_in *= 4;
  1303. } else if (freq_in > 64000) {
  1304. fll->fll_fratio = 3;
  1305. freq_in *= 8;
  1306. } else {
  1307. fll->fll_fratio = 4;
  1308. freq_in *= 16;
  1309. }
  1310. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1311. /* Now, calculate N.K */
  1312. Ndiv = freq_out / freq_in;
  1313. fll->n = Ndiv;
  1314. Nmod = freq_out % freq_in;
  1315. pr_debug("Nmod=%d\n", Nmod);
  1316. /* Calculate fractional part - scale up so we can round. */
  1317. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1318. do_div(Kpart, freq_in);
  1319. K = Kpart & 0xFFFFFFFF;
  1320. if ((K % 10) >= 5)
  1321. K += 5;
  1322. /* Move down to proper range now rounding is done */
  1323. fll->k = K / 10;
  1324. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1325. return 0;
  1326. }
  1327. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1328. unsigned int freq_in, unsigned int freq_out)
  1329. {
  1330. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1331. int reg_offset, ret;
  1332. struct fll_div fll;
  1333. u16 reg, aif1, aif2;
  1334. unsigned long timeout;
  1335. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1336. & WM8994_AIF1CLK_ENA;
  1337. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1338. & WM8994_AIF2CLK_ENA;
  1339. switch (id) {
  1340. case WM8994_FLL1:
  1341. reg_offset = 0;
  1342. id = 0;
  1343. break;
  1344. case WM8994_FLL2:
  1345. reg_offset = 0x20;
  1346. id = 1;
  1347. break;
  1348. default:
  1349. return -EINVAL;
  1350. }
  1351. switch (src) {
  1352. case 0:
  1353. /* Allow no source specification when stopping */
  1354. if (freq_out)
  1355. return -EINVAL;
  1356. src = wm8994->fll[id].src;
  1357. break;
  1358. case WM8994_FLL_SRC_MCLK1:
  1359. case WM8994_FLL_SRC_MCLK2:
  1360. case WM8994_FLL_SRC_LRCLK:
  1361. case WM8994_FLL_SRC_BCLK:
  1362. break;
  1363. default:
  1364. return -EINVAL;
  1365. }
  1366. /* Are we changing anything? */
  1367. if (wm8994->fll[id].src == src &&
  1368. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1369. return 0;
  1370. /* If we're stopping the FLL redo the old config - no
  1371. * registers will actually be written but we avoid GCC flow
  1372. * analysis bugs spewing warnings.
  1373. */
  1374. if (freq_out)
  1375. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1376. else
  1377. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1378. wm8994->fll[id].out);
  1379. if (ret < 0)
  1380. return ret;
  1381. /* Gate the AIF clocks while we reclock */
  1382. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1383. WM8994_AIF1CLK_ENA, 0);
  1384. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1385. WM8994_AIF2CLK_ENA, 0);
  1386. /* We always need to disable the FLL while reconfiguring */
  1387. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1388. WM8994_FLL1_ENA, 0);
  1389. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1390. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1391. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1392. WM8994_FLL1_OUTDIV_MASK |
  1393. WM8994_FLL1_FRATIO_MASK, reg);
  1394. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1395. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1396. WM8994_FLL1_N_MASK,
  1397. fll.n << WM8994_FLL1_N_SHIFT);
  1398. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1399. WM8994_FLL1_REFCLK_DIV_MASK |
  1400. WM8994_FLL1_REFCLK_SRC_MASK,
  1401. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1402. (src - 1));
  1403. /* Clear any pending completion from a previous failure */
  1404. try_wait_for_completion(&wm8994->fll_locked[id]);
  1405. /* Enable (with fractional mode if required) */
  1406. if (freq_out) {
  1407. if (fll.k)
  1408. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1409. else
  1410. reg = WM8994_FLL1_ENA;
  1411. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1412. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1413. reg);
  1414. if (wm8994->fll_locked_irq) {
  1415. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1416. msecs_to_jiffies(10));
  1417. if (timeout == 0)
  1418. dev_warn(codec->dev,
  1419. "Timed out waiting for FLL lock\n");
  1420. } else {
  1421. msleep(5);
  1422. }
  1423. }
  1424. wm8994->fll[id].in = freq_in;
  1425. wm8994->fll[id].out = freq_out;
  1426. wm8994->fll[id].src = src;
  1427. /* Enable any gated AIF clocks */
  1428. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1429. WM8994_AIF1CLK_ENA, aif1);
  1430. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1431. WM8994_AIF2CLK_ENA, aif2);
  1432. configure_clock(codec);
  1433. return 0;
  1434. }
  1435. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1436. {
  1437. struct completion *completion = data;
  1438. complete(completion);
  1439. return IRQ_HANDLED;
  1440. }
  1441. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1442. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1443. unsigned int freq_in, unsigned int freq_out)
  1444. {
  1445. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1446. }
  1447. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1448. int clk_id, unsigned int freq, int dir)
  1449. {
  1450. struct snd_soc_codec *codec = dai->codec;
  1451. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1452. int i;
  1453. switch (dai->id) {
  1454. case 1:
  1455. case 2:
  1456. break;
  1457. default:
  1458. /* AIF3 shares clocking with AIF1/2 */
  1459. return -EINVAL;
  1460. }
  1461. switch (clk_id) {
  1462. case WM8994_SYSCLK_MCLK1:
  1463. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1464. wm8994->mclk[0] = freq;
  1465. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1466. dai->id, freq);
  1467. break;
  1468. case WM8994_SYSCLK_MCLK2:
  1469. /* TODO: Set GPIO AF */
  1470. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1471. wm8994->mclk[1] = freq;
  1472. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1473. dai->id, freq);
  1474. break;
  1475. case WM8994_SYSCLK_FLL1:
  1476. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1477. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1478. break;
  1479. case WM8994_SYSCLK_FLL2:
  1480. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1481. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1482. break;
  1483. case WM8994_SYSCLK_OPCLK:
  1484. /* Special case - a division (times 10) is given and
  1485. * no effect on main clocking.
  1486. */
  1487. if (freq) {
  1488. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1489. if (opclk_divs[i] == freq)
  1490. break;
  1491. if (i == ARRAY_SIZE(opclk_divs))
  1492. return -EINVAL;
  1493. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1494. WM8994_OPCLK_DIV_MASK, i);
  1495. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1496. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1497. } else {
  1498. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1499. WM8994_OPCLK_ENA, 0);
  1500. }
  1501. default:
  1502. return -EINVAL;
  1503. }
  1504. configure_clock(codec);
  1505. return 0;
  1506. }
  1507. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1508. enum snd_soc_bias_level level)
  1509. {
  1510. struct wm8994 *control = codec->control_data;
  1511. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1512. switch (level) {
  1513. case SND_SOC_BIAS_ON:
  1514. break;
  1515. case SND_SOC_BIAS_PREPARE:
  1516. /* VMID=2x40k */
  1517. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1518. WM8994_VMID_SEL_MASK, 0x2);
  1519. break;
  1520. case SND_SOC_BIAS_STANDBY:
  1521. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1522. pm_runtime_get_sync(codec->dev);
  1523. switch (control->type) {
  1524. case WM8994:
  1525. if (wm8994->revision < 4) {
  1526. /* Tweak DC servo and DSP
  1527. * configuration for improved
  1528. * performance. */
  1529. snd_soc_write(codec, 0x102, 0x3);
  1530. snd_soc_write(codec, 0x56, 0x3);
  1531. snd_soc_write(codec, 0x817, 0);
  1532. snd_soc_write(codec, 0x102, 0);
  1533. }
  1534. break;
  1535. case WM8958:
  1536. if (wm8994->revision == 0) {
  1537. /* Optimise performance for rev A */
  1538. snd_soc_write(codec, 0x102, 0x3);
  1539. snd_soc_write(codec, 0xcb, 0x81);
  1540. snd_soc_write(codec, 0x817, 0);
  1541. snd_soc_write(codec, 0x102, 0);
  1542. snd_soc_update_bits(codec,
  1543. WM8958_CHARGE_PUMP_2,
  1544. WM8958_CP_DISCH,
  1545. WM8958_CP_DISCH);
  1546. }
  1547. break;
  1548. }
  1549. /* Discharge LINEOUT1 & 2 */
  1550. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1551. WM8994_LINEOUT1_DISCH |
  1552. WM8994_LINEOUT2_DISCH,
  1553. WM8994_LINEOUT1_DISCH |
  1554. WM8994_LINEOUT2_DISCH);
  1555. /* Startup bias, VMID ramp & buffer */
  1556. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1557. WM8994_STARTUP_BIAS_ENA |
  1558. WM8994_VMID_BUF_ENA |
  1559. WM8994_VMID_RAMP_MASK,
  1560. WM8994_STARTUP_BIAS_ENA |
  1561. WM8994_VMID_BUF_ENA |
  1562. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1563. /* Main bias enable, VMID=2x40k */
  1564. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1565. WM8994_BIAS_ENA |
  1566. WM8994_VMID_SEL_MASK,
  1567. WM8994_BIAS_ENA | 0x2);
  1568. msleep(20);
  1569. }
  1570. /* VMID=2x500k */
  1571. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1572. WM8994_VMID_SEL_MASK, 0x4);
  1573. break;
  1574. case SND_SOC_BIAS_OFF:
  1575. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1576. /* Switch over to startup biases */
  1577. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1578. WM8994_BIAS_SRC |
  1579. WM8994_STARTUP_BIAS_ENA |
  1580. WM8994_VMID_BUF_ENA |
  1581. WM8994_VMID_RAMP_MASK,
  1582. WM8994_BIAS_SRC |
  1583. WM8994_STARTUP_BIAS_ENA |
  1584. WM8994_VMID_BUF_ENA |
  1585. (1 << WM8994_VMID_RAMP_SHIFT));
  1586. /* Disable main biases */
  1587. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1588. WM8994_BIAS_ENA |
  1589. WM8994_VMID_SEL_MASK, 0);
  1590. /* Discharge line */
  1591. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1592. WM8994_LINEOUT1_DISCH |
  1593. WM8994_LINEOUT2_DISCH,
  1594. WM8994_LINEOUT1_DISCH |
  1595. WM8994_LINEOUT2_DISCH);
  1596. msleep(5);
  1597. /* Switch off startup biases */
  1598. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1599. WM8994_BIAS_SRC |
  1600. WM8994_STARTUP_BIAS_ENA |
  1601. WM8994_VMID_BUF_ENA |
  1602. WM8994_VMID_RAMP_MASK, 0);
  1603. wm8994->cur_fw = NULL;
  1604. pm_runtime_put(codec->dev);
  1605. }
  1606. break;
  1607. }
  1608. codec->dapm.bias_level = level;
  1609. return 0;
  1610. }
  1611. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1612. {
  1613. struct snd_soc_codec *codec = dai->codec;
  1614. struct wm8994 *control = codec->control_data;
  1615. int ms_reg;
  1616. int aif1_reg;
  1617. int ms = 0;
  1618. int aif1 = 0;
  1619. switch (dai->id) {
  1620. case 1:
  1621. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1622. aif1_reg = WM8994_AIF1_CONTROL_1;
  1623. break;
  1624. case 2:
  1625. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1626. aif1_reg = WM8994_AIF2_CONTROL_1;
  1627. break;
  1628. default:
  1629. return -EINVAL;
  1630. }
  1631. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1632. case SND_SOC_DAIFMT_CBS_CFS:
  1633. break;
  1634. case SND_SOC_DAIFMT_CBM_CFM:
  1635. ms = WM8994_AIF1_MSTR;
  1636. break;
  1637. default:
  1638. return -EINVAL;
  1639. }
  1640. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1641. case SND_SOC_DAIFMT_DSP_B:
  1642. aif1 |= WM8994_AIF1_LRCLK_INV;
  1643. case SND_SOC_DAIFMT_DSP_A:
  1644. aif1 |= 0x18;
  1645. break;
  1646. case SND_SOC_DAIFMT_I2S:
  1647. aif1 |= 0x10;
  1648. break;
  1649. case SND_SOC_DAIFMT_RIGHT_J:
  1650. break;
  1651. case SND_SOC_DAIFMT_LEFT_J:
  1652. aif1 |= 0x8;
  1653. break;
  1654. default:
  1655. return -EINVAL;
  1656. }
  1657. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1658. case SND_SOC_DAIFMT_DSP_A:
  1659. case SND_SOC_DAIFMT_DSP_B:
  1660. /* frame inversion not valid for DSP modes */
  1661. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1662. case SND_SOC_DAIFMT_NB_NF:
  1663. break;
  1664. case SND_SOC_DAIFMT_IB_NF:
  1665. aif1 |= WM8994_AIF1_BCLK_INV;
  1666. break;
  1667. default:
  1668. return -EINVAL;
  1669. }
  1670. break;
  1671. case SND_SOC_DAIFMT_I2S:
  1672. case SND_SOC_DAIFMT_RIGHT_J:
  1673. case SND_SOC_DAIFMT_LEFT_J:
  1674. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1675. case SND_SOC_DAIFMT_NB_NF:
  1676. break;
  1677. case SND_SOC_DAIFMT_IB_IF:
  1678. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1679. break;
  1680. case SND_SOC_DAIFMT_IB_NF:
  1681. aif1 |= WM8994_AIF1_BCLK_INV;
  1682. break;
  1683. case SND_SOC_DAIFMT_NB_IF:
  1684. aif1 |= WM8994_AIF1_LRCLK_INV;
  1685. break;
  1686. default:
  1687. return -EINVAL;
  1688. }
  1689. break;
  1690. default:
  1691. return -EINVAL;
  1692. }
  1693. /* The AIF2 format configuration needs to be mirrored to AIF3
  1694. * on WM8958 if it's in use so just do it all the time. */
  1695. if (control->type == WM8958 && dai->id == 2)
  1696. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1697. WM8994_AIF1_LRCLK_INV |
  1698. WM8958_AIF3_FMT_MASK, aif1);
  1699. snd_soc_update_bits(codec, aif1_reg,
  1700. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1701. WM8994_AIF1_FMT_MASK,
  1702. aif1);
  1703. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1704. ms);
  1705. return 0;
  1706. }
  1707. static struct {
  1708. int val, rate;
  1709. } srs[] = {
  1710. { 0, 8000 },
  1711. { 1, 11025 },
  1712. { 2, 12000 },
  1713. { 3, 16000 },
  1714. { 4, 22050 },
  1715. { 5, 24000 },
  1716. { 6, 32000 },
  1717. { 7, 44100 },
  1718. { 8, 48000 },
  1719. { 9, 88200 },
  1720. { 10, 96000 },
  1721. };
  1722. static int fs_ratios[] = {
  1723. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1724. };
  1725. static int bclk_divs[] = {
  1726. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1727. 640, 880, 960, 1280, 1760, 1920
  1728. };
  1729. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1730. struct snd_pcm_hw_params *params,
  1731. struct snd_soc_dai *dai)
  1732. {
  1733. struct snd_soc_codec *codec = dai->codec;
  1734. struct wm8994 *control = codec->control_data;
  1735. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1736. int aif1_reg;
  1737. int aif2_reg;
  1738. int bclk_reg;
  1739. int lrclk_reg;
  1740. int rate_reg;
  1741. int aif1 = 0;
  1742. int aif2 = 0;
  1743. int bclk = 0;
  1744. int lrclk = 0;
  1745. int rate_val = 0;
  1746. int id = dai->id - 1;
  1747. int i, cur_val, best_val, bclk_rate, best;
  1748. switch (dai->id) {
  1749. case 1:
  1750. aif1_reg = WM8994_AIF1_CONTROL_1;
  1751. aif2_reg = WM8994_AIF1_CONTROL_2;
  1752. bclk_reg = WM8994_AIF1_BCLK;
  1753. rate_reg = WM8994_AIF1_RATE;
  1754. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1755. wm8994->lrclk_shared[0]) {
  1756. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1757. } else {
  1758. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1759. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1760. }
  1761. break;
  1762. case 2:
  1763. aif1_reg = WM8994_AIF2_CONTROL_1;
  1764. aif2_reg = WM8994_AIF2_CONTROL_2;
  1765. bclk_reg = WM8994_AIF2_BCLK;
  1766. rate_reg = WM8994_AIF2_RATE;
  1767. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1768. wm8994->lrclk_shared[1]) {
  1769. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1770. } else {
  1771. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1772. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1773. }
  1774. break;
  1775. case 3:
  1776. switch (control->type) {
  1777. case WM8958:
  1778. aif1_reg = WM8958_AIF3_CONTROL_1;
  1779. break;
  1780. default:
  1781. return 0;
  1782. }
  1783. default:
  1784. return -EINVAL;
  1785. }
  1786. bclk_rate = params_rate(params) * 2;
  1787. switch (params_format(params)) {
  1788. case SNDRV_PCM_FORMAT_S16_LE:
  1789. bclk_rate *= 16;
  1790. break;
  1791. case SNDRV_PCM_FORMAT_S20_3LE:
  1792. bclk_rate *= 20;
  1793. aif1 |= 0x20;
  1794. break;
  1795. case SNDRV_PCM_FORMAT_S24_LE:
  1796. bclk_rate *= 24;
  1797. aif1 |= 0x40;
  1798. break;
  1799. case SNDRV_PCM_FORMAT_S32_LE:
  1800. bclk_rate *= 32;
  1801. aif1 |= 0x60;
  1802. break;
  1803. default:
  1804. return -EINVAL;
  1805. }
  1806. /* Try to find an appropriate sample rate; look for an exact match. */
  1807. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1808. if (srs[i].rate == params_rate(params))
  1809. break;
  1810. if (i == ARRAY_SIZE(srs))
  1811. return -EINVAL;
  1812. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1813. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1814. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1815. dai->id, wm8994->aifclk[id], bclk_rate);
  1816. if (params_channels(params) == 1 &&
  1817. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1818. aif2 |= WM8994_AIF1_MONO;
  1819. if (wm8994->aifclk[id] == 0) {
  1820. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1821. return -EINVAL;
  1822. }
  1823. /* AIFCLK/fs ratio; look for a close match in either direction */
  1824. best = 0;
  1825. best_val = abs((fs_ratios[0] * params_rate(params))
  1826. - wm8994->aifclk[id]);
  1827. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1828. cur_val = abs((fs_ratios[i] * params_rate(params))
  1829. - wm8994->aifclk[id]);
  1830. if (cur_val >= best_val)
  1831. continue;
  1832. best = i;
  1833. best_val = cur_val;
  1834. }
  1835. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1836. dai->id, fs_ratios[best]);
  1837. rate_val |= best;
  1838. /* We may not get quite the right frequency if using
  1839. * approximate clocks so look for the closest match that is
  1840. * higher than the target (we need to ensure that there enough
  1841. * BCLKs to clock out the samples).
  1842. */
  1843. best = 0;
  1844. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1845. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1846. if (cur_val < 0) /* BCLK table is sorted */
  1847. break;
  1848. best = i;
  1849. }
  1850. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1851. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1852. bclk_divs[best], bclk_rate);
  1853. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1854. lrclk = bclk_rate / params_rate(params);
  1855. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1856. lrclk, bclk_rate / lrclk);
  1857. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1858. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  1859. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1860. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1861. lrclk);
  1862. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1863. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1864. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1865. switch (dai->id) {
  1866. case 1:
  1867. wm8994->dac_rates[0] = params_rate(params);
  1868. wm8994_set_retune_mobile(codec, 0);
  1869. wm8994_set_retune_mobile(codec, 1);
  1870. break;
  1871. case 2:
  1872. wm8994->dac_rates[1] = params_rate(params);
  1873. wm8994_set_retune_mobile(codec, 2);
  1874. break;
  1875. }
  1876. }
  1877. return 0;
  1878. }
  1879. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  1880. struct snd_pcm_hw_params *params,
  1881. struct snd_soc_dai *dai)
  1882. {
  1883. struct snd_soc_codec *codec = dai->codec;
  1884. struct wm8994 *control = codec->control_data;
  1885. int aif1_reg;
  1886. int aif1 = 0;
  1887. switch (dai->id) {
  1888. case 3:
  1889. switch (control->type) {
  1890. case WM8958:
  1891. aif1_reg = WM8958_AIF3_CONTROL_1;
  1892. break;
  1893. default:
  1894. return 0;
  1895. }
  1896. default:
  1897. return 0;
  1898. }
  1899. switch (params_format(params)) {
  1900. case SNDRV_PCM_FORMAT_S16_LE:
  1901. break;
  1902. case SNDRV_PCM_FORMAT_S20_3LE:
  1903. aif1 |= 0x20;
  1904. break;
  1905. case SNDRV_PCM_FORMAT_S24_LE:
  1906. aif1 |= 0x40;
  1907. break;
  1908. case SNDRV_PCM_FORMAT_S32_LE:
  1909. aif1 |= 0x60;
  1910. break;
  1911. default:
  1912. return -EINVAL;
  1913. }
  1914. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1915. }
  1916. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  1917. struct snd_soc_dai *dai)
  1918. {
  1919. struct snd_soc_codec *codec = dai->codec;
  1920. int rate_reg = 0;
  1921. switch (dai->id) {
  1922. case 1:
  1923. rate_reg = WM8994_AIF1_RATE;
  1924. break;
  1925. case 2:
  1926. rate_reg = WM8994_AIF1_RATE;
  1927. break;
  1928. default:
  1929. break;
  1930. }
  1931. /* If the DAI is idle then configure the divider tree for the
  1932. * lowest output rate to save a little power if the clock is
  1933. * still active (eg, because it is system clock).
  1934. */
  1935. if (rate_reg && !dai->playback_active && !dai->capture_active)
  1936. snd_soc_update_bits(codec, rate_reg,
  1937. WM8994_AIF1_SR_MASK |
  1938. WM8994_AIF1CLK_RATE_MASK, 0x9);
  1939. }
  1940. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1941. {
  1942. struct snd_soc_codec *codec = codec_dai->codec;
  1943. int mute_reg;
  1944. int reg;
  1945. switch (codec_dai->id) {
  1946. case 1:
  1947. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1948. break;
  1949. case 2:
  1950. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1951. break;
  1952. default:
  1953. return -EINVAL;
  1954. }
  1955. if (mute)
  1956. reg = WM8994_AIF1DAC1_MUTE;
  1957. else
  1958. reg = 0;
  1959. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1960. return 0;
  1961. }
  1962. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1963. {
  1964. struct snd_soc_codec *codec = codec_dai->codec;
  1965. int reg, val, mask;
  1966. switch (codec_dai->id) {
  1967. case 1:
  1968. reg = WM8994_AIF1_MASTER_SLAVE;
  1969. mask = WM8994_AIF1_TRI;
  1970. break;
  1971. case 2:
  1972. reg = WM8994_AIF2_MASTER_SLAVE;
  1973. mask = WM8994_AIF2_TRI;
  1974. break;
  1975. case 3:
  1976. reg = WM8994_POWER_MANAGEMENT_6;
  1977. mask = WM8994_AIF3_TRI;
  1978. break;
  1979. default:
  1980. return -EINVAL;
  1981. }
  1982. if (tristate)
  1983. val = mask;
  1984. else
  1985. val = 0;
  1986. return snd_soc_update_bits(codec, reg, mask, val);
  1987. }
  1988. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1989. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1990. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1991. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1992. .set_sysclk = wm8994_set_dai_sysclk,
  1993. .set_fmt = wm8994_set_dai_fmt,
  1994. .hw_params = wm8994_hw_params,
  1995. .shutdown = wm8994_aif_shutdown,
  1996. .digital_mute = wm8994_aif_mute,
  1997. .set_pll = wm8994_set_fll,
  1998. .set_tristate = wm8994_set_tristate,
  1999. };
  2000. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2001. .set_sysclk = wm8994_set_dai_sysclk,
  2002. .set_fmt = wm8994_set_dai_fmt,
  2003. .hw_params = wm8994_hw_params,
  2004. .shutdown = wm8994_aif_shutdown,
  2005. .digital_mute = wm8994_aif_mute,
  2006. .set_pll = wm8994_set_fll,
  2007. .set_tristate = wm8994_set_tristate,
  2008. };
  2009. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2010. .hw_params = wm8994_aif3_hw_params,
  2011. .set_tristate = wm8994_set_tristate,
  2012. };
  2013. static struct snd_soc_dai_driver wm8994_dai[] = {
  2014. {
  2015. .name = "wm8994-aif1",
  2016. .id = 1,
  2017. .playback = {
  2018. .stream_name = "AIF1 Playback",
  2019. .channels_min = 1,
  2020. .channels_max = 2,
  2021. .rates = WM8994_RATES,
  2022. .formats = WM8994_FORMATS,
  2023. },
  2024. .capture = {
  2025. .stream_name = "AIF1 Capture",
  2026. .channels_min = 1,
  2027. .channels_max = 2,
  2028. .rates = WM8994_RATES,
  2029. .formats = WM8994_FORMATS,
  2030. },
  2031. .ops = &wm8994_aif1_dai_ops,
  2032. },
  2033. {
  2034. .name = "wm8994-aif2",
  2035. .id = 2,
  2036. .playback = {
  2037. .stream_name = "AIF2 Playback",
  2038. .channels_min = 1,
  2039. .channels_max = 2,
  2040. .rates = WM8994_RATES,
  2041. .formats = WM8994_FORMATS,
  2042. },
  2043. .capture = {
  2044. .stream_name = "AIF2 Capture",
  2045. .channels_min = 1,
  2046. .channels_max = 2,
  2047. .rates = WM8994_RATES,
  2048. .formats = WM8994_FORMATS,
  2049. },
  2050. .ops = &wm8994_aif2_dai_ops,
  2051. },
  2052. {
  2053. .name = "wm8994-aif3",
  2054. .id = 3,
  2055. .playback = {
  2056. .stream_name = "AIF3 Playback",
  2057. .channels_min = 1,
  2058. .channels_max = 2,
  2059. .rates = WM8994_RATES,
  2060. .formats = WM8994_FORMATS,
  2061. },
  2062. .capture = {
  2063. .stream_name = "AIF3 Capture",
  2064. .channels_min = 1,
  2065. .channels_max = 2,
  2066. .rates = WM8994_RATES,
  2067. .formats = WM8994_FORMATS,
  2068. },
  2069. .ops = &wm8994_aif3_dai_ops,
  2070. }
  2071. };
  2072. #ifdef CONFIG_PM
  2073. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  2074. {
  2075. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2076. struct wm8994 *control = codec->control_data;
  2077. int i, ret;
  2078. switch (control->type) {
  2079. case WM8994:
  2080. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2081. break;
  2082. case WM8958:
  2083. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2084. WM8958_MICD_ENA, 0);
  2085. break;
  2086. }
  2087. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2088. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2089. sizeof(struct wm8994_fll_config));
  2090. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2091. if (ret < 0)
  2092. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2093. i + 1, ret);
  2094. }
  2095. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2096. return 0;
  2097. }
  2098. static int wm8994_resume(struct snd_soc_codec *codec)
  2099. {
  2100. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2101. struct wm8994 *control = codec->control_data;
  2102. int i, ret;
  2103. unsigned int val, mask;
  2104. if (wm8994->revision < 4) {
  2105. /* force a HW read */
  2106. val = wm8994_reg_read(codec->control_data,
  2107. WM8994_POWER_MANAGEMENT_5);
  2108. /* modify the cache only */
  2109. codec->cache_only = 1;
  2110. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2111. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2112. val &= mask;
  2113. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2114. mask, val);
  2115. codec->cache_only = 0;
  2116. }
  2117. /* Restore the registers */
  2118. ret = snd_soc_cache_sync(codec);
  2119. if (ret != 0)
  2120. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  2121. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2122. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2123. if (!wm8994->fll_suspend[i].out)
  2124. continue;
  2125. ret = _wm8994_set_fll(codec, i + 1,
  2126. wm8994->fll_suspend[i].src,
  2127. wm8994->fll_suspend[i].in,
  2128. wm8994->fll_suspend[i].out);
  2129. if (ret < 0)
  2130. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2131. i + 1, ret);
  2132. }
  2133. switch (control->type) {
  2134. case WM8994:
  2135. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2136. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2137. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2138. break;
  2139. case WM8958:
  2140. if (wm8994->jack_cb)
  2141. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2142. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2143. break;
  2144. }
  2145. return 0;
  2146. }
  2147. #else
  2148. #define wm8994_suspend NULL
  2149. #define wm8994_resume NULL
  2150. #endif
  2151. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2152. {
  2153. struct snd_soc_codec *codec = wm8994->codec;
  2154. struct wm8994_pdata *pdata = wm8994->pdata;
  2155. struct snd_kcontrol_new controls[] = {
  2156. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2157. wm8994->retune_mobile_enum,
  2158. wm8994_get_retune_mobile_enum,
  2159. wm8994_put_retune_mobile_enum),
  2160. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2161. wm8994->retune_mobile_enum,
  2162. wm8994_get_retune_mobile_enum,
  2163. wm8994_put_retune_mobile_enum),
  2164. SOC_ENUM_EXT("AIF2 EQ Mode",
  2165. wm8994->retune_mobile_enum,
  2166. wm8994_get_retune_mobile_enum,
  2167. wm8994_put_retune_mobile_enum),
  2168. };
  2169. int ret, i, j;
  2170. const char **t;
  2171. /* We need an array of texts for the enum API but the number
  2172. * of texts is likely to be less than the number of
  2173. * configurations due to the sample rate dependency of the
  2174. * configurations. */
  2175. wm8994->num_retune_mobile_texts = 0;
  2176. wm8994->retune_mobile_texts = NULL;
  2177. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2178. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2179. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2180. wm8994->retune_mobile_texts[j]) == 0)
  2181. break;
  2182. }
  2183. if (j != wm8994->num_retune_mobile_texts)
  2184. continue;
  2185. /* Expand the array... */
  2186. t = krealloc(wm8994->retune_mobile_texts,
  2187. sizeof(char *) *
  2188. (wm8994->num_retune_mobile_texts + 1),
  2189. GFP_KERNEL);
  2190. if (t == NULL)
  2191. continue;
  2192. /* ...store the new entry... */
  2193. t[wm8994->num_retune_mobile_texts] =
  2194. pdata->retune_mobile_cfgs[i].name;
  2195. /* ...and remember the new version. */
  2196. wm8994->num_retune_mobile_texts++;
  2197. wm8994->retune_mobile_texts = t;
  2198. }
  2199. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2200. wm8994->num_retune_mobile_texts);
  2201. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2202. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2203. ret = snd_soc_add_controls(wm8994->codec, controls,
  2204. ARRAY_SIZE(controls));
  2205. if (ret != 0)
  2206. dev_err(wm8994->codec->dev,
  2207. "Failed to add ReTune Mobile controls: %d\n", ret);
  2208. }
  2209. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2210. {
  2211. struct snd_soc_codec *codec = wm8994->codec;
  2212. struct wm8994_pdata *pdata = wm8994->pdata;
  2213. int ret, i;
  2214. if (!pdata)
  2215. return;
  2216. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2217. pdata->lineout2_diff,
  2218. pdata->lineout1fb,
  2219. pdata->lineout2fb,
  2220. pdata->jd_scthr,
  2221. pdata->jd_thr,
  2222. pdata->micbias1_lvl,
  2223. pdata->micbias2_lvl);
  2224. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2225. if (pdata->num_drc_cfgs) {
  2226. struct snd_kcontrol_new controls[] = {
  2227. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2228. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2229. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2230. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2231. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2232. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2233. };
  2234. /* We need an array of texts for the enum API */
  2235. wm8994->drc_texts = kmalloc(sizeof(char *)
  2236. * pdata->num_drc_cfgs, GFP_KERNEL);
  2237. if (!wm8994->drc_texts) {
  2238. dev_err(wm8994->codec->dev,
  2239. "Failed to allocate %d DRC config texts\n",
  2240. pdata->num_drc_cfgs);
  2241. return;
  2242. }
  2243. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2244. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2245. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2246. wm8994->drc_enum.texts = wm8994->drc_texts;
  2247. ret = snd_soc_add_controls(wm8994->codec, controls,
  2248. ARRAY_SIZE(controls));
  2249. if (ret != 0)
  2250. dev_err(wm8994->codec->dev,
  2251. "Failed to add DRC mode controls: %d\n", ret);
  2252. for (i = 0; i < WM8994_NUM_DRC; i++)
  2253. wm8994_set_drc(codec, i);
  2254. }
  2255. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2256. pdata->num_retune_mobile_cfgs);
  2257. if (pdata->num_retune_mobile_cfgs)
  2258. wm8994_handle_retune_mobile_pdata(wm8994);
  2259. else
  2260. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  2261. ARRAY_SIZE(wm8994_eq_controls));
  2262. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2263. if (pdata->micbias[i]) {
  2264. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2265. pdata->micbias[i] & 0xffff);
  2266. }
  2267. }
  2268. }
  2269. /**
  2270. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2271. *
  2272. * @codec: WM8994 codec
  2273. * @jack: jack to report detection events on
  2274. * @micbias: microphone bias to detect on
  2275. * @det: value to report for presence detection
  2276. * @shrt: value to report for short detection
  2277. *
  2278. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2279. * being used to bring out signals to the processor then only platform
  2280. * data configuration is needed for WM8994 and processor GPIOs should
  2281. * be configured using snd_soc_jack_add_gpios() instead.
  2282. *
  2283. * Configuration of detection levels is available via the micbias1_lvl
  2284. * and micbias2_lvl platform data members.
  2285. */
  2286. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2287. int micbias, int det, int shrt)
  2288. {
  2289. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2290. struct wm8994_micdet *micdet;
  2291. struct wm8994 *control = codec->control_data;
  2292. int reg;
  2293. if (control->type != WM8994)
  2294. return -EINVAL;
  2295. switch (micbias) {
  2296. case 1:
  2297. micdet = &wm8994->micdet[0];
  2298. break;
  2299. case 2:
  2300. micdet = &wm8994->micdet[1];
  2301. break;
  2302. default:
  2303. return -EINVAL;
  2304. }
  2305. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  2306. micbias, det, shrt);
  2307. /* Store the configuration */
  2308. micdet->jack = jack;
  2309. micdet->det = det;
  2310. micdet->shrt = shrt;
  2311. /* If either of the jacks is set up then enable detection */
  2312. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2313. reg = WM8994_MICD_ENA;
  2314. else
  2315. reg = 0;
  2316. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2317. return 0;
  2318. }
  2319. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2320. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2321. {
  2322. struct wm8994_priv *priv = data;
  2323. struct snd_soc_codec *codec = priv->codec;
  2324. int reg;
  2325. int report;
  2326. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2327. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2328. #endif
  2329. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2330. if (reg < 0) {
  2331. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2332. reg);
  2333. return IRQ_HANDLED;
  2334. }
  2335. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2336. report = 0;
  2337. if (reg & WM8994_MIC1_DET_STS)
  2338. report |= priv->micdet[0].det;
  2339. if (reg & WM8994_MIC1_SHRT_STS)
  2340. report |= priv->micdet[0].shrt;
  2341. snd_soc_jack_report(priv->micdet[0].jack, report,
  2342. priv->micdet[0].det | priv->micdet[0].shrt);
  2343. report = 0;
  2344. if (reg & WM8994_MIC2_DET_STS)
  2345. report |= priv->micdet[1].det;
  2346. if (reg & WM8994_MIC2_SHRT_STS)
  2347. report |= priv->micdet[1].shrt;
  2348. snd_soc_jack_report(priv->micdet[1].jack, report,
  2349. priv->micdet[1].det | priv->micdet[1].shrt);
  2350. return IRQ_HANDLED;
  2351. }
  2352. /* Default microphone detection handler for WM8958 - the user can
  2353. * override this if they wish.
  2354. */
  2355. static void wm8958_default_micdet(u16 status, void *data)
  2356. {
  2357. struct snd_soc_codec *codec = data;
  2358. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2359. int report = 0;
  2360. /* If nothing present then clear our statuses */
  2361. if (!(status & WM8958_MICD_STS))
  2362. goto done;
  2363. report = SND_JACK_MICROPHONE;
  2364. /* Everything else is buttons; just assign slots */
  2365. if (status & 0x1c)
  2366. report |= SND_JACK_BTN_0;
  2367. done:
  2368. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2369. SND_JACK_BTN_0 | SND_JACK_MICROPHONE);
  2370. }
  2371. /**
  2372. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2373. *
  2374. * @codec: WM8958 codec
  2375. * @jack: jack to report detection events on
  2376. *
  2377. * Enable microphone detection functionality for the WM8958. By
  2378. * default simple detection which supports the detection of up to 6
  2379. * buttons plus video and microphone functionality is supported.
  2380. *
  2381. * The WM8958 has an advanced jack detection facility which is able to
  2382. * support complex accessory detection, especially when used in
  2383. * conjunction with external circuitry. In order to provide maximum
  2384. * flexiblity a callback is provided which allows a completely custom
  2385. * detection algorithm.
  2386. */
  2387. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2388. wm8958_micdet_cb cb, void *cb_data)
  2389. {
  2390. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2391. struct wm8994 *control = codec->control_data;
  2392. if (control->type != WM8958)
  2393. return -EINVAL;
  2394. if (jack) {
  2395. if (!cb) {
  2396. dev_dbg(codec->dev, "Using default micdet callback\n");
  2397. cb = wm8958_default_micdet;
  2398. cb_data = codec;
  2399. }
  2400. wm8994->micdet[0].jack = jack;
  2401. wm8994->jack_cb = cb;
  2402. wm8994->jack_cb_data = cb_data;
  2403. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2404. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2405. } else {
  2406. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2407. WM8958_MICD_ENA, 0);
  2408. }
  2409. return 0;
  2410. }
  2411. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2412. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2413. {
  2414. struct wm8994_priv *wm8994 = data;
  2415. struct snd_soc_codec *codec = wm8994->codec;
  2416. int reg;
  2417. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2418. if (reg < 0) {
  2419. dev_err(codec->dev, "Failed to read mic detect status: %d\n",
  2420. reg);
  2421. return IRQ_NONE;
  2422. }
  2423. if (!(reg & WM8958_MICD_VALID)) {
  2424. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2425. goto out;
  2426. }
  2427. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2428. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2429. #endif
  2430. if (wm8994->jack_cb)
  2431. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2432. else
  2433. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2434. out:
  2435. return IRQ_HANDLED;
  2436. }
  2437. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2438. {
  2439. struct snd_soc_codec *codec = data;
  2440. dev_err(codec->dev, "FIFO error\n");
  2441. return IRQ_HANDLED;
  2442. }
  2443. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2444. {
  2445. struct wm8994 *control;
  2446. struct wm8994_priv *wm8994;
  2447. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2448. int ret, i;
  2449. codec->control_data = dev_get_drvdata(codec->dev->parent);
  2450. control = codec->control_data;
  2451. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  2452. if (wm8994 == NULL)
  2453. return -ENOMEM;
  2454. snd_soc_codec_set_drvdata(codec, wm8994);
  2455. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2456. wm8994->codec = codec;
  2457. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2458. init_completion(&wm8994->fll_locked[i]);
  2459. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2460. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2461. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2462. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2463. WM8994_IRQ_MIC1_DET;
  2464. pm_runtime_enable(codec->dev);
  2465. pm_runtime_resume(codec->dev);
  2466. /* Read our current status back from the chip - we don't want to
  2467. * reset as this may interfere with the GPIO or LDO operation. */
  2468. for (i = 0; i < WM8994_CACHE_SIZE; i++) {
  2469. if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
  2470. continue;
  2471. ret = wm8994_reg_read(codec->control_data, i);
  2472. if (ret <= 0)
  2473. continue;
  2474. ret = snd_soc_cache_write(codec, i, ret);
  2475. if (ret != 0) {
  2476. dev_err(codec->dev,
  2477. "Failed to initialise cache for 0x%x: %d\n",
  2478. i, ret);
  2479. goto err;
  2480. }
  2481. }
  2482. /* Set revision-specific configuration */
  2483. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2484. switch (control->type) {
  2485. case WM8994:
  2486. switch (wm8994->revision) {
  2487. case 2:
  2488. case 3:
  2489. wm8994->hubs.dcs_codes = -5;
  2490. wm8994->hubs.hp_startup_mode = 1;
  2491. wm8994->hubs.dcs_readback_mode = 1;
  2492. wm8994->hubs.series_startup = 1;
  2493. break;
  2494. default:
  2495. wm8994->hubs.dcs_readback_mode = 1;
  2496. break;
  2497. }
  2498. case WM8958:
  2499. wm8994->hubs.dcs_readback_mode = 1;
  2500. break;
  2501. default:
  2502. break;
  2503. }
  2504. wm8994_request_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR,
  2505. wm8994_fifo_error, "FIFO error", codec);
  2506. ret = wm8994_request_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2507. wm_hubs_dcs_done, "DC servo done",
  2508. &wm8994->hubs);
  2509. if (ret == 0)
  2510. wm8994->hubs.dcs_done_irq = true;
  2511. switch (control->type) {
  2512. case WM8994:
  2513. if (wm8994->micdet_irq) {
  2514. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2515. wm8994_mic_irq,
  2516. IRQF_TRIGGER_RISING,
  2517. "Mic1 detect",
  2518. wm8994);
  2519. if (ret != 0)
  2520. dev_warn(codec->dev,
  2521. "Failed to request Mic1 detect IRQ: %d\n",
  2522. ret);
  2523. }
  2524. ret = wm8994_request_irq(codec->control_data,
  2525. WM8994_IRQ_MIC1_SHRT,
  2526. wm8994_mic_irq, "Mic 1 short",
  2527. wm8994);
  2528. if (ret != 0)
  2529. dev_warn(codec->dev,
  2530. "Failed to request Mic1 short IRQ: %d\n",
  2531. ret);
  2532. ret = wm8994_request_irq(codec->control_data,
  2533. WM8994_IRQ_MIC2_DET,
  2534. wm8994_mic_irq, "Mic 2 detect",
  2535. wm8994);
  2536. if (ret != 0)
  2537. dev_warn(codec->dev,
  2538. "Failed to request Mic2 detect IRQ: %d\n",
  2539. ret);
  2540. ret = wm8994_request_irq(codec->control_data,
  2541. WM8994_IRQ_MIC2_SHRT,
  2542. wm8994_mic_irq, "Mic 2 short",
  2543. wm8994);
  2544. if (ret != 0)
  2545. dev_warn(codec->dev,
  2546. "Failed to request Mic2 short IRQ: %d\n",
  2547. ret);
  2548. break;
  2549. case WM8958:
  2550. if (wm8994->micdet_irq) {
  2551. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2552. wm8958_mic_irq,
  2553. IRQF_TRIGGER_RISING,
  2554. "Mic detect",
  2555. wm8994);
  2556. if (ret != 0)
  2557. dev_warn(codec->dev,
  2558. "Failed to request Mic detect IRQ: %d\n",
  2559. ret);
  2560. }
  2561. }
  2562. wm8994->fll_locked_irq = true;
  2563. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2564. ret = wm8994_request_irq(codec->control_data,
  2565. WM8994_IRQ_FLL1_LOCK + i,
  2566. wm8994_fll_locked_irq, "FLL lock",
  2567. &wm8994->fll_locked[i]);
  2568. if (ret != 0)
  2569. wm8994->fll_locked_irq = false;
  2570. }
  2571. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2572. * configured on init - if a system wants to do this dynamically
  2573. * at runtime we can deal with that then.
  2574. */
  2575. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2576. if (ret < 0) {
  2577. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2578. goto err_irq;
  2579. }
  2580. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2581. wm8994->lrclk_shared[0] = 1;
  2582. wm8994_dai[0].symmetric_rates = 1;
  2583. } else {
  2584. wm8994->lrclk_shared[0] = 0;
  2585. }
  2586. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2587. if (ret < 0) {
  2588. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2589. goto err_irq;
  2590. }
  2591. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2592. wm8994->lrclk_shared[1] = 1;
  2593. wm8994_dai[1].symmetric_rates = 1;
  2594. } else {
  2595. wm8994->lrclk_shared[1] = 0;
  2596. }
  2597. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2598. /* Latch volume updates (right only; we always do left then right). */
  2599. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  2600. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2601. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2602. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2603. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  2604. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2605. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2606. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2607. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  2608. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2609. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2610. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2611. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  2612. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2613. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2614. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2615. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  2616. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2617. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2618. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2619. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  2620. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2621. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2622. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2623. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  2624. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2625. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2626. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2627. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  2628. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2629. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2630. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2631. /* Set the low bit of the 3D stereo depth so TLV matches */
  2632. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2633. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2634. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2635. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2636. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2637. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2638. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2639. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2640. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2641. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  2642. * use this; it only affects behaviour on idle TDM clock
  2643. * cycles. */
  2644. switch (control->type) {
  2645. case WM8994:
  2646. case WM8958:
  2647. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2648. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2649. break;
  2650. default:
  2651. break;
  2652. }
  2653. wm8994_update_class_w(codec);
  2654. wm8994_handle_pdata(wm8994);
  2655. wm_hubs_add_analogue_controls(codec);
  2656. snd_soc_add_controls(codec, wm8994_snd_controls,
  2657. ARRAY_SIZE(wm8994_snd_controls));
  2658. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2659. ARRAY_SIZE(wm8994_dapm_widgets));
  2660. switch (control->type) {
  2661. case WM8994:
  2662. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  2663. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  2664. if (wm8994->revision < 4) {
  2665. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2666. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2667. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2668. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2669. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2670. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2671. } else {
  2672. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2673. ARRAY_SIZE(wm8994_lateclk_widgets));
  2674. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2675. ARRAY_SIZE(wm8994_adc_widgets));
  2676. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2677. ARRAY_SIZE(wm8994_dac_widgets));
  2678. }
  2679. break;
  2680. case WM8958:
  2681. snd_soc_add_controls(codec, wm8958_snd_controls,
  2682. ARRAY_SIZE(wm8958_snd_controls));
  2683. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  2684. ARRAY_SIZE(wm8958_dapm_widgets));
  2685. if (wm8994->revision < 1) {
  2686. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  2687. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  2688. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  2689. ARRAY_SIZE(wm8994_adc_revd_widgets));
  2690. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  2691. ARRAY_SIZE(wm8994_dac_revd_widgets));
  2692. } else {
  2693. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  2694. ARRAY_SIZE(wm8994_lateclk_widgets));
  2695. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  2696. ARRAY_SIZE(wm8994_adc_widgets));
  2697. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  2698. ARRAY_SIZE(wm8994_dac_widgets));
  2699. }
  2700. break;
  2701. }
  2702. wm_hubs_add_analogue_routes(codec, 0, 0);
  2703. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2704. switch (control->type) {
  2705. case WM8994:
  2706. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  2707. ARRAY_SIZE(wm8994_intercon));
  2708. if (wm8994->revision < 4) {
  2709. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2710. ARRAY_SIZE(wm8994_revd_intercon));
  2711. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2712. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2713. } else {
  2714. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2715. ARRAY_SIZE(wm8994_lateclk_intercon));
  2716. }
  2717. break;
  2718. case WM8958:
  2719. if (wm8994->revision < 1) {
  2720. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  2721. ARRAY_SIZE(wm8994_revd_intercon));
  2722. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  2723. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  2724. } else {
  2725. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  2726. ARRAY_SIZE(wm8994_lateclk_intercon));
  2727. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  2728. ARRAY_SIZE(wm8958_intercon));
  2729. }
  2730. wm8958_dsp2_init(codec);
  2731. break;
  2732. }
  2733. return 0;
  2734. err_irq:
  2735. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2736. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2737. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2738. if (wm8994->micdet_irq)
  2739. free_irq(wm8994->micdet_irq, wm8994);
  2740. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2741. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2742. &wm8994->fll_locked[i]);
  2743. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2744. &wm8994->hubs);
  2745. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2746. err:
  2747. kfree(wm8994);
  2748. return ret;
  2749. }
  2750. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2751. {
  2752. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2753. struct wm8994 *control = codec->control_data;
  2754. int i;
  2755. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2756. pm_runtime_disable(codec->dev);
  2757. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2758. wm8994_free_irq(codec->control_data, WM8994_IRQ_FLL1_LOCK + i,
  2759. &wm8994->fll_locked[i]);
  2760. wm8994_free_irq(codec->control_data, WM8994_IRQ_DCS_DONE,
  2761. &wm8994->hubs);
  2762. wm8994_free_irq(codec->control_data, WM8994_IRQ_FIFOS_ERR, codec);
  2763. switch (control->type) {
  2764. case WM8994:
  2765. if (wm8994->micdet_irq)
  2766. free_irq(wm8994->micdet_irq, wm8994);
  2767. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2768. wm8994);
  2769. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2770. wm8994);
  2771. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2772. wm8994);
  2773. break;
  2774. case WM8958:
  2775. if (wm8994->micdet_irq)
  2776. free_irq(wm8994->micdet_irq, wm8994);
  2777. break;
  2778. }
  2779. if (wm8994->mbc)
  2780. release_firmware(wm8994->mbc);
  2781. if (wm8994->mbc_vss)
  2782. release_firmware(wm8994->mbc_vss);
  2783. if (wm8994->enh_eq)
  2784. release_firmware(wm8994->enh_eq);
  2785. kfree(wm8994->retune_mobile_texts);
  2786. kfree(wm8994->drc_texts);
  2787. kfree(wm8994);
  2788. return 0;
  2789. }
  2790. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2791. .probe = wm8994_codec_probe,
  2792. .remove = wm8994_codec_remove,
  2793. .suspend = wm8994_suspend,
  2794. .resume = wm8994_resume,
  2795. .read = wm8994_read,
  2796. .write = wm8994_write,
  2797. .readable_register = wm8994_readable,
  2798. .volatile_register = wm8994_volatile,
  2799. .set_bias_level = wm8994_set_bias_level,
  2800. .reg_cache_size = WM8994_CACHE_SIZE,
  2801. .reg_cache_default = wm8994_reg_defaults,
  2802. .reg_word_size = 2,
  2803. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2804. };
  2805. static int __devinit wm8994_probe(struct platform_device *pdev)
  2806. {
  2807. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2808. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2809. }
  2810. static int __devexit wm8994_remove(struct platform_device *pdev)
  2811. {
  2812. snd_soc_unregister_codec(&pdev->dev);
  2813. return 0;
  2814. }
  2815. static struct platform_driver wm8994_codec_driver = {
  2816. .driver = {
  2817. .name = "wm8994-codec",
  2818. .owner = THIS_MODULE,
  2819. },
  2820. .probe = wm8994_probe,
  2821. .remove = __devexit_p(wm8994_remove),
  2822. };
  2823. static __init int wm8994_init(void)
  2824. {
  2825. return platform_driver_register(&wm8994_codec_driver);
  2826. }
  2827. module_init(wm8994_init);
  2828. static __exit void wm8994_exit(void)
  2829. {
  2830. platform_driver_unregister(&wm8994_codec_driver);
  2831. }
  2832. module_exit(wm8994_exit);
  2833. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2834. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2835. MODULE_LICENSE("GPL");
  2836. MODULE_ALIAS("platform:wm8994-codec");