dss.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern unsigned int dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum omap_parallel_interface_mode {
  90. OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
  91. OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
  92. OMAP_DSS_PARALLELMODE_DSI,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. struct dss_clock_info {
  99. /* rates that we get with dividers below */
  100. unsigned long fck;
  101. /* dividers */
  102. u16 fck_div;
  103. };
  104. struct dispc_clock_info {
  105. /* rates that we get with dividers below */
  106. unsigned long lck;
  107. unsigned long pck;
  108. /* dividers */
  109. u16 lck_div;
  110. u16 pck_div;
  111. };
  112. struct dsi_clock_info {
  113. /* rates that we get with dividers below */
  114. unsigned long fint;
  115. unsigned long clkin4ddr;
  116. unsigned long clkin;
  117. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  118. * OMAP4: PLLx_CLK1 */
  119. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  120. * OMAP4: PLLx_CLK2 */
  121. unsigned long lp_clk;
  122. /* dividers */
  123. u16 regn;
  124. u16 regm;
  125. u16 regm_dispc; /* OMAP3: REGM3
  126. * OMAP4: REGM4 */
  127. u16 regm_dsi; /* OMAP3: REGM4
  128. * OMAP4: REGM5 */
  129. u16 lp_clk_div;
  130. u8 highfreq;
  131. bool use_sys_clk;
  132. };
  133. /* HDMI PLL structure */
  134. struct hdmi_pll_info {
  135. u16 regn;
  136. u16 regm;
  137. u32 regmf;
  138. u16 regm2;
  139. u16 regsd;
  140. u16 dcofreq;
  141. };
  142. struct seq_file;
  143. struct platform_device;
  144. /* core */
  145. struct bus_type *dss_get_bus(void);
  146. struct regulator *dss_get_vdds_dsi(void);
  147. struct regulator *dss_get_vdds_sdi(void);
  148. /* display */
  149. int dss_suspend_all_devices(void);
  150. int dss_resume_all_devices(void);
  151. void dss_disable_all_devices(void);
  152. void dss_init_device(struct platform_device *pdev,
  153. struct omap_dss_device *dssdev);
  154. void dss_uninit_device(struct platform_device *pdev,
  155. struct omap_dss_device *dssdev);
  156. bool dss_use_replication(struct omap_dss_device *dssdev,
  157. enum omap_color_mode mode);
  158. void default_get_overlay_fifo_thresholds(enum omap_plane plane,
  159. u32 fifo_size, u32 burst_size,
  160. u32 *fifo_low, u32 *fifo_high);
  161. /* manager */
  162. int dss_init_overlay_managers(struct platform_device *pdev);
  163. void dss_uninit_overlay_managers(struct platform_device *pdev);
  164. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  165. void dss_setup_partial_planes(struct omap_dss_device *dssdev,
  166. u16 *x, u16 *y, u16 *w, u16 *h,
  167. bool enlarge_update_area);
  168. void dss_start_update(struct omap_dss_device *dssdev);
  169. /* overlay */
  170. void dss_init_overlays(struct platform_device *pdev);
  171. void dss_uninit_overlays(struct platform_device *pdev);
  172. int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
  173. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  174. #ifdef L4_EXAMPLE
  175. void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
  176. #endif
  177. void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
  178. /* DSS */
  179. int dss_init_platform_driver(void);
  180. void dss_uninit_platform_driver(void);
  181. int dss_runtime_get(void);
  182. void dss_runtime_put(void);
  183. struct clk *dss_get_ick(void);
  184. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  185. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  186. void dss_dump_clocks(struct seq_file *s);
  187. void dss_dump_regs(struct seq_file *s);
  188. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  189. void dss_debug_dump_clocks(struct seq_file *s);
  190. #endif
  191. void dss_sdi_init(u8 datapairs);
  192. int dss_sdi_enable(void);
  193. void dss_sdi_disable(void);
  194. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  195. void dss_select_dsi_clk_source(int dsi_module,
  196. enum omap_dss_clk_source clk_src);
  197. void dss_select_lcd_clk_source(enum omap_channel channel,
  198. enum omap_dss_clk_source clk_src);
  199. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  200. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  201. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  202. void dss_set_venc_output(enum omap_dss_venc_type type);
  203. void dss_set_dac_pwrdn_bgz(bool enable);
  204. unsigned long dss_get_dpll4_rate(void);
  205. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  206. int dss_set_clock_div(struct dss_clock_info *cinfo);
  207. int dss_get_clock_div(struct dss_clock_info *cinfo);
  208. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  209. struct dss_clock_info *dss_cinfo,
  210. struct dispc_clock_info *dispc_cinfo);
  211. /* SDI */
  212. #ifdef CONFIG_OMAP2_DSS_SDI
  213. int sdi_init(void);
  214. void sdi_exit(void);
  215. int sdi_init_display(struct omap_dss_device *display);
  216. #else
  217. static inline int sdi_init(void)
  218. {
  219. return 0;
  220. }
  221. static inline void sdi_exit(void)
  222. {
  223. }
  224. #endif
  225. /* DSI */
  226. #ifdef CONFIG_OMAP2_DSS_DSI
  227. struct dentry;
  228. struct file_operations;
  229. int dsi_init_platform_driver(void);
  230. void dsi_uninit_platform_driver(void);
  231. int dsi_runtime_get(struct platform_device *dsidev);
  232. void dsi_runtime_put(struct platform_device *dsidev);
  233. void dsi_dump_clocks(struct seq_file *s);
  234. void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
  235. const struct file_operations *debug_fops);
  236. void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
  237. const struct file_operations *debug_fops);
  238. int dsi_init_display(struct omap_dss_device *display);
  239. void dsi_irq_handler(void);
  240. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  241. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  242. struct dsi_clock_info *cinfo);
  243. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
  244. unsigned long req_pck, struct dsi_clock_info *cinfo,
  245. struct dispc_clock_info *dispc_cinfo);
  246. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  247. bool enable_hsdiv);
  248. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  249. void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
  250. u32 fifo_size, u32 burst_size,
  251. u32 *fifo_low, u32 *fifo_high);
  252. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  253. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  254. struct platform_device *dsi_get_dsidev_from_id(int module);
  255. #else
  256. static inline int dsi_init_platform_driver(void)
  257. {
  258. return 0;
  259. }
  260. static inline void dsi_uninit_platform_driver(void)
  261. {
  262. }
  263. static inline int dsi_runtime_get(struct platform_device *dsidev)
  264. {
  265. return 0;
  266. }
  267. static inline void dsi_runtime_put(struct platform_device *dsidev)
  268. {
  269. }
  270. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  271. {
  272. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  273. return 0;
  274. }
  275. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  276. struct dsi_clock_info *cinfo)
  277. {
  278. WARN("%s: DSI not compiled in\n", __func__);
  279. return -ENODEV;
  280. }
  281. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  282. bool is_tft, unsigned long req_pck,
  283. struct dsi_clock_info *dsi_cinfo,
  284. struct dispc_clock_info *dispc_cinfo)
  285. {
  286. WARN("%s: DSI not compiled in\n", __func__);
  287. return -ENODEV;
  288. }
  289. static inline int dsi_pll_init(struct platform_device *dsidev,
  290. bool enable_hsclk, bool enable_hsdiv)
  291. {
  292. WARN("%s: DSI not compiled in\n", __func__);
  293. return -ENODEV;
  294. }
  295. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  296. bool disconnect_lanes)
  297. {
  298. }
  299. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  300. {
  301. }
  302. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  303. {
  304. }
  305. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  306. {
  307. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  308. __func__);
  309. return NULL;
  310. }
  311. #endif
  312. /* DPI */
  313. #ifdef CONFIG_OMAP2_DSS_DPI
  314. int dpi_init(void);
  315. void dpi_exit(void);
  316. int dpi_init_display(struct omap_dss_device *dssdev);
  317. #else
  318. static inline int dpi_init(void)
  319. {
  320. return 0;
  321. }
  322. static inline void dpi_exit(void)
  323. {
  324. }
  325. #endif
  326. /* DISPC */
  327. int dispc_init_platform_driver(void);
  328. void dispc_uninit_platform_driver(void);
  329. void dispc_dump_clocks(struct seq_file *s);
  330. void dispc_dump_irqs(struct seq_file *s);
  331. void dispc_dump_regs(struct seq_file *s);
  332. void dispc_irq_handler(void);
  333. void dispc_fake_vsync_irq(void);
  334. int dispc_runtime_get(void);
  335. void dispc_runtime_put(void);
  336. void dispc_enable_sidle(void);
  337. void dispc_disable_sidle(void);
  338. void dispc_lcd_enable_signal_polarity(bool act_high);
  339. void dispc_lcd_enable_signal(bool enable);
  340. void dispc_pck_free_enable(bool enable);
  341. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
  342. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
  343. void dispc_set_digit_size(u16 width, u16 height);
  344. u32 dispc_get_plane_fifo_size(enum omap_plane plane);
  345. void dispc_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  346. void dispc_enable_fifomerge(bool enable);
  347. u32 dispc_get_burst_size(enum omap_plane plane);
  348. void dispc_enable_cpr(enum omap_channel channel, bool enable);
  349. void dispc_set_cpr_coef(enum omap_channel channel,
  350. struct omap_dss_cpr_coefs *coefs);
  351. void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
  352. void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
  353. void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
  354. void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
  355. void dispc_set_channel_out(enum omap_plane plane,
  356. enum omap_channel channel_out);
  357. void dispc_enable_gamma_table(bool enable);
  358. int dispc_setup_plane(enum omap_plane plane,
  359. u32 paddr, u16 screen_width,
  360. u16 pos_x, u16 pos_y,
  361. u16 width, u16 height,
  362. u16 out_width, u16 out_height,
  363. enum omap_color_mode color_mode,
  364. bool ilace,
  365. enum omap_dss_rotation_type rotation_type,
  366. u8 rotation, bool mirror,
  367. u8 global_alpha, u8 pre_mult_alpha,
  368. enum omap_channel channel,
  369. u32 puv_addr);
  370. bool dispc_go_busy(enum omap_channel channel);
  371. void dispc_go(enum omap_channel channel);
  372. void dispc_enable_channel(enum omap_channel channel, bool enable);
  373. bool dispc_is_channel_enabled(enum omap_channel channel);
  374. int dispc_enable_plane(enum omap_plane plane, bool enable);
  375. void dispc_enable_replication(enum omap_plane plane, bool enable);
  376. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  377. enum omap_parallel_interface_mode mode);
  378. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  379. void dispc_set_lcd_display_type(enum omap_channel channel,
  380. enum omap_lcd_display_type type);
  381. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  382. void dispc_set_default_color(enum omap_channel channel, u32 color);
  383. u32 dispc_get_default_color(enum omap_channel channel);
  384. void dispc_set_trans_key(enum omap_channel ch,
  385. enum omap_dss_trans_key_type type,
  386. u32 trans_key);
  387. void dispc_get_trans_key(enum omap_channel ch,
  388. enum omap_dss_trans_key_type *type,
  389. u32 *trans_key);
  390. void dispc_enable_trans_key(enum omap_channel ch, bool enable);
  391. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
  392. bool dispc_trans_key_enabled(enum omap_channel ch);
  393. bool dispc_alpha_blending_enabled(enum omap_channel ch);
  394. bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
  395. void dispc_set_lcd_timings(enum omap_channel channel,
  396. struct omap_video_timings *timings);
  397. unsigned long dispc_fclk_rate(void);
  398. unsigned long dispc_lclk_rate(enum omap_channel channel);
  399. unsigned long dispc_pclk_rate(enum omap_channel channel);
  400. void dispc_set_pol_freq(enum omap_channel channel,
  401. enum omap_panel_config config, u8 acbi, u8 acb);
  402. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  403. struct dispc_clock_info *cinfo);
  404. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  405. struct dispc_clock_info *cinfo);
  406. int dispc_set_clock_div(enum omap_channel channel,
  407. struct dispc_clock_info *cinfo);
  408. int dispc_get_clock_div(enum omap_channel channel,
  409. struct dispc_clock_info *cinfo);
  410. /* VENC */
  411. #ifdef CONFIG_OMAP2_DSS_VENC
  412. int venc_init_platform_driver(void);
  413. void venc_uninit_platform_driver(void);
  414. void venc_dump_regs(struct seq_file *s);
  415. int venc_init_display(struct omap_dss_device *display);
  416. #else
  417. static inline int venc_init_platform_driver(void)
  418. {
  419. return 0;
  420. }
  421. static inline void venc_uninit_platform_driver(void)
  422. {
  423. }
  424. #endif
  425. /* HDMI */
  426. #ifdef CONFIG_OMAP4_DSS_HDMI
  427. int hdmi_init_platform_driver(void);
  428. void hdmi_uninit_platform_driver(void);
  429. int hdmi_init_display(struct omap_dss_device *dssdev);
  430. #else
  431. static inline int hdmi_init_display(struct omap_dss_device *dssdev)
  432. {
  433. return 0;
  434. }
  435. static inline int hdmi_init_platform_driver(void)
  436. {
  437. return 0;
  438. }
  439. static inline void hdmi_uninit_platform_driver(void)
  440. {
  441. }
  442. #endif
  443. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  444. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  445. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
  446. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  447. struct omap_video_timings *timings);
  448. int hdmi_panel_init(void);
  449. void hdmi_panel_exit(void);
  450. /* RFBI */
  451. #ifdef CONFIG_OMAP2_DSS_RFBI
  452. int rfbi_init_platform_driver(void);
  453. void rfbi_uninit_platform_driver(void);
  454. void rfbi_dump_regs(struct seq_file *s);
  455. int rfbi_init_display(struct omap_dss_device *display);
  456. #else
  457. static inline int rfbi_init_platform_driver(void)
  458. {
  459. return 0;
  460. }
  461. static inline void rfbi_uninit_platform_driver(void)
  462. {
  463. }
  464. #endif
  465. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  466. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  467. {
  468. int b;
  469. for (b = 0; b < 32; ++b) {
  470. if (irqstatus & (1 << b))
  471. irq_arr[b]++;
  472. }
  473. }
  474. #endif
  475. #endif