dss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/pm_runtime.h>
  31. #include <video/omapdss.h>
  32. #include <plat/clock.h>
  33. #include "dss.h"
  34. #include "dss_features.h"
  35. #define DSS_SZ_REGS SZ_512
  36. struct dss_reg {
  37. u16 idx;
  38. };
  39. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  40. #define DSS_REVISION DSS_REG(0x0000)
  41. #define DSS_SYSCONFIG DSS_REG(0x0010)
  42. #define DSS_SYSSTATUS DSS_REG(0x0014)
  43. #define DSS_CONTROL DSS_REG(0x0040)
  44. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  45. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  46. #define DSS_SDI_STATUS DSS_REG(0x005C)
  47. #define REG_GET(idx, start, end) \
  48. FLD_GET(dss_read_reg(idx), start, end)
  49. #define REG_FLD_MOD(idx, val, start, end) \
  50. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  51. static struct {
  52. struct platform_device *pdev;
  53. void __iomem *base;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_clk;
  56. unsigned long cache_req_pck;
  57. unsigned long cache_prate;
  58. struct dss_clock_info cache_dss_cinfo;
  59. struct dispc_clock_info cache_dispc_cinfo;
  60. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  61. enum omap_dss_clk_source dispc_clk_source;
  62. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  63. bool ctx_valid;
  64. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  65. } dss;
  66. static const char * const dss_generic_clk_source_names[] = {
  67. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  68. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  69. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  70. };
  71. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  72. {
  73. __raw_writel(val, dss.base + idx.idx);
  74. }
  75. static inline u32 dss_read_reg(const struct dss_reg idx)
  76. {
  77. return __raw_readl(dss.base + idx.idx);
  78. }
  79. #define SR(reg) \
  80. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  81. #define RR(reg) \
  82. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  83. static void dss_save_context(void)
  84. {
  85. DSSDBG("dss_save_context\n");
  86. SR(CONTROL);
  87. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  88. OMAP_DISPLAY_TYPE_SDI) {
  89. SR(SDI_CONTROL);
  90. SR(PLL_CONTROL);
  91. }
  92. dss.ctx_valid = true;
  93. DSSDBG("context saved\n");
  94. }
  95. static void dss_restore_context(void)
  96. {
  97. DSSDBG("dss_restore_context\n");
  98. if (!dss.ctx_valid)
  99. return;
  100. RR(CONTROL);
  101. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  102. OMAP_DISPLAY_TYPE_SDI) {
  103. RR(SDI_CONTROL);
  104. RR(PLL_CONTROL);
  105. }
  106. DSSDBG("context restored\n");
  107. }
  108. #undef SR
  109. #undef RR
  110. void dss_sdi_init(u8 datapairs)
  111. {
  112. u32 l;
  113. BUG_ON(datapairs > 3 || datapairs < 1);
  114. l = dss_read_reg(DSS_SDI_CONTROL);
  115. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  116. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  117. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  118. dss_write_reg(DSS_SDI_CONTROL, l);
  119. l = dss_read_reg(DSS_PLL_CONTROL);
  120. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  121. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  122. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  123. dss_write_reg(DSS_PLL_CONTROL, l);
  124. }
  125. int dss_sdi_enable(void)
  126. {
  127. unsigned long timeout;
  128. dispc_pck_free_enable(1);
  129. /* Reset SDI PLL */
  130. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  131. udelay(1); /* wait 2x PCLK */
  132. /* Lock SDI PLL */
  133. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  134. /* Waiting for PLL lock request to complete */
  135. timeout = jiffies + msecs_to_jiffies(500);
  136. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  137. if (time_after_eq(jiffies, timeout)) {
  138. DSSERR("PLL lock request timed out\n");
  139. goto err1;
  140. }
  141. }
  142. /* Clearing PLL_GO bit */
  143. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  144. /* Waiting for PLL to lock */
  145. timeout = jiffies + msecs_to_jiffies(500);
  146. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  147. if (time_after_eq(jiffies, timeout)) {
  148. DSSERR("PLL lock timed out\n");
  149. goto err1;
  150. }
  151. }
  152. dispc_lcd_enable_signal(1);
  153. /* Waiting for SDI reset to complete */
  154. timeout = jiffies + msecs_to_jiffies(500);
  155. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  156. if (time_after_eq(jiffies, timeout)) {
  157. DSSERR("SDI reset timed out\n");
  158. goto err2;
  159. }
  160. }
  161. return 0;
  162. err2:
  163. dispc_lcd_enable_signal(0);
  164. err1:
  165. /* Reset SDI PLL */
  166. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  167. dispc_pck_free_enable(0);
  168. return -ETIMEDOUT;
  169. }
  170. void dss_sdi_disable(void)
  171. {
  172. dispc_lcd_enable_signal(0);
  173. dispc_pck_free_enable(0);
  174. /* Reset SDI PLL */
  175. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  176. }
  177. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  178. {
  179. return dss_generic_clk_source_names[clk_src];
  180. }
  181. void dss_dump_clocks(struct seq_file *s)
  182. {
  183. unsigned long dpll4_ck_rate;
  184. unsigned long dpll4_m4_ck_rate;
  185. const char *fclk_name, *fclk_real_name;
  186. unsigned long fclk_rate;
  187. if (dss_runtime_get())
  188. return;
  189. seq_printf(s, "- DSS -\n");
  190. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  191. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  192. fclk_rate = clk_get_rate(dss.dss_clk);
  193. if (dss.dpll4_m4_ck) {
  194. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  195. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  196. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  197. if (cpu_is_omap3630() || cpu_is_omap44xx())
  198. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  199. fclk_name, fclk_real_name,
  200. dpll4_ck_rate,
  201. dpll4_ck_rate / dpll4_m4_ck_rate,
  202. fclk_rate);
  203. else
  204. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  205. fclk_name, fclk_real_name,
  206. dpll4_ck_rate,
  207. dpll4_ck_rate / dpll4_m4_ck_rate,
  208. fclk_rate);
  209. } else {
  210. seq_printf(s, "%s (%s) = %lu\n",
  211. fclk_name, fclk_real_name,
  212. fclk_rate);
  213. }
  214. dss_runtime_put();
  215. }
  216. void dss_dump_regs(struct seq_file *s)
  217. {
  218. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  219. if (dss_runtime_get())
  220. return;
  221. DUMPREG(DSS_REVISION);
  222. DUMPREG(DSS_SYSCONFIG);
  223. DUMPREG(DSS_SYSSTATUS);
  224. DUMPREG(DSS_CONTROL);
  225. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  226. OMAP_DISPLAY_TYPE_SDI) {
  227. DUMPREG(DSS_SDI_CONTROL);
  228. DUMPREG(DSS_PLL_CONTROL);
  229. DUMPREG(DSS_SDI_STATUS);
  230. }
  231. dss_runtime_put();
  232. #undef DUMPREG
  233. }
  234. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  235. {
  236. struct platform_device *dsidev;
  237. int b;
  238. u8 start, end;
  239. switch (clk_src) {
  240. case OMAP_DSS_CLK_SRC_FCK:
  241. b = 0;
  242. break;
  243. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  244. b = 1;
  245. dsidev = dsi_get_dsidev_from_id(0);
  246. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  247. break;
  248. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  249. b = 2;
  250. dsidev = dsi_get_dsidev_from_id(1);
  251. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  252. break;
  253. default:
  254. BUG();
  255. }
  256. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  257. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  258. dss.dispc_clk_source = clk_src;
  259. }
  260. void dss_select_dsi_clk_source(int dsi_module,
  261. enum omap_dss_clk_source clk_src)
  262. {
  263. struct platform_device *dsidev;
  264. int b;
  265. switch (clk_src) {
  266. case OMAP_DSS_CLK_SRC_FCK:
  267. b = 0;
  268. break;
  269. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  270. BUG_ON(dsi_module != 0);
  271. b = 1;
  272. dsidev = dsi_get_dsidev_from_id(0);
  273. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  274. break;
  275. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  276. BUG_ON(dsi_module != 1);
  277. b = 1;
  278. dsidev = dsi_get_dsidev_from_id(1);
  279. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  280. break;
  281. default:
  282. BUG();
  283. }
  284. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  285. dss.dsi_clk_source[dsi_module] = clk_src;
  286. }
  287. void dss_select_lcd_clk_source(enum omap_channel channel,
  288. enum omap_dss_clk_source clk_src)
  289. {
  290. struct platform_device *dsidev;
  291. int b, ix, pos;
  292. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  293. return;
  294. switch (clk_src) {
  295. case OMAP_DSS_CLK_SRC_FCK:
  296. b = 0;
  297. break;
  298. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  299. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  300. b = 1;
  301. dsidev = dsi_get_dsidev_from_id(0);
  302. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  303. break;
  304. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  305. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  306. b = 1;
  307. dsidev = dsi_get_dsidev_from_id(1);
  308. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  309. break;
  310. default:
  311. BUG();
  312. }
  313. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  314. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  315. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  316. dss.lcd_clk_source[ix] = clk_src;
  317. }
  318. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  319. {
  320. return dss.dispc_clk_source;
  321. }
  322. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  323. {
  324. return dss.dsi_clk_source[dsi_module];
  325. }
  326. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  327. {
  328. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  329. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  330. return dss.lcd_clk_source[ix];
  331. } else {
  332. /* LCD_CLK source is the same as DISPC_FCLK source for
  333. * OMAP2 and OMAP3 */
  334. return dss.dispc_clk_source;
  335. }
  336. }
  337. /* calculate clock rates using dividers in cinfo */
  338. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  339. {
  340. if (dss.dpll4_m4_ck) {
  341. unsigned long prate;
  342. u16 fck_div_max = 16;
  343. if (cpu_is_omap3630() || cpu_is_omap44xx())
  344. fck_div_max = 32;
  345. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  346. return -EINVAL;
  347. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  348. cinfo->fck = prate / cinfo->fck_div;
  349. } else {
  350. if (cinfo->fck_div != 0)
  351. return -EINVAL;
  352. cinfo->fck = clk_get_rate(dss.dss_clk);
  353. }
  354. return 0;
  355. }
  356. int dss_set_clock_div(struct dss_clock_info *cinfo)
  357. {
  358. if (dss.dpll4_m4_ck) {
  359. unsigned long prate;
  360. int r;
  361. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  362. DSSDBG("dpll4_m4 = %ld\n", prate);
  363. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  364. if (r)
  365. return r;
  366. } else {
  367. if (cinfo->fck_div != 0)
  368. return -EINVAL;
  369. }
  370. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  371. return 0;
  372. }
  373. int dss_get_clock_div(struct dss_clock_info *cinfo)
  374. {
  375. cinfo->fck = clk_get_rate(dss.dss_clk);
  376. if (dss.dpll4_m4_ck) {
  377. unsigned long prate;
  378. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  379. if (cpu_is_omap3630() || cpu_is_omap44xx())
  380. cinfo->fck_div = prate / (cinfo->fck);
  381. else
  382. cinfo->fck_div = prate / (cinfo->fck / 2);
  383. } else {
  384. cinfo->fck_div = 0;
  385. }
  386. return 0;
  387. }
  388. unsigned long dss_get_dpll4_rate(void)
  389. {
  390. if (dss.dpll4_m4_ck)
  391. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  392. else
  393. return 0;
  394. }
  395. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  396. struct dss_clock_info *dss_cinfo,
  397. struct dispc_clock_info *dispc_cinfo)
  398. {
  399. unsigned long prate;
  400. struct dss_clock_info best_dss;
  401. struct dispc_clock_info best_dispc;
  402. unsigned long fck, max_dss_fck;
  403. u16 fck_div, fck_div_max = 16;
  404. int match = 0;
  405. int min_fck_per_pck;
  406. prate = dss_get_dpll4_rate();
  407. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  408. fck = clk_get_rate(dss.dss_clk);
  409. if (req_pck == dss.cache_req_pck &&
  410. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  411. dss.cache_dss_cinfo.fck == fck)) {
  412. DSSDBG("dispc clock info found from cache.\n");
  413. *dss_cinfo = dss.cache_dss_cinfo;
  414. *dispc_cinfo = dss.cache_dispc_cinfo;
  415. return 0;
  416. }
  417. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  418. if (min_fck_per_pck &&
  419. req_pck * min_fck_per_pck > max_dss_fck) {
  420. DSSERR("Requested pixel clock not possible with the current "
  421. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  422. "the constraint off.\n");
  423. min_fck_per_pck = 0;
  424. }
  425. retry:
  426. memset(&best_dss, 0, sizeof(best_dss));
  427. memset(&best_dispc, 0, sizeof(best_dispc));
  428. if (dss.dpll4_m4_ck == NULL) {
  429. struct dispc_clock_info cur_dispc;
  430. /* XXX can we change the clock on omap2? */
  431. fck = clk_get_rate(dss.dss_clk);
  432. fck_div = 1;
  433. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  434. match = 1;
  435. best_dss.fck = fck;
  436. best_dss.fck_div = fck_div;
  437. best_dispc = cur_dispc;
  438. goto found;
  439. } else {
  440. if (cpu_is_omap3630() || cpu_is_omap44xx())
  441. fck_div_max = 32;
  442. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  443. struct dispc_clock_info cur_dispc;
  444. if (fck_div_max == 32)
  445. fck = prate / fck_div;
  446. else
  447. fck = prate / fck_div * 2;
  448. if (fck > max_dss_fck)
  449. continue;
  450. if (min_fck_per_pck &&
  451. fck < req_pck * min_fck_per_pck)
  452. continue;
  453. match = 1;
  454. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  455. if (abs(cur_dispc.pck - req_pck) <
  456. abs(best_dispc.pck - req_pck)) {
  457. best_dss.fck = fck;
  458. best_dss.fck_div = fck_div;
  459. best_dispc = cur_dispc;
  460. if (cur_dispc.pck == req_pck)
  461. goto found;
  462. }
  463. }
  464. }
  465. found:
  466. if (!match) {
  467. if (min_fck_per_pck) {
  468. DSSERR("Could not find suitable clock settings.\n"
  469. "Turning FCK/PCK constraint off and"
  470. "trying again.\n");
  471. min_fck_per_pck = 0;
  472. goto retry;
  473. }
  474. DSSERR("Could not find suitable clock settings.\n");
  475. return -EINVAL;
  476. }
  477. if (dss_cinfo)
  478. *dss_cinfo = best_dss;
  479. if (dispc_cinfo)
  480. *dispc_cinfo = best_dispc;
  481. dss.cache_req_pck = req_pck;
  482. dss.cache_prate = prate;
  483. dss.cache_dss_cinfo = best_dss;
  484. dss.cache_dispc_cinfo = best_dispc;
  485. return 0;
  486. }
  487. void dss_set_venc_output(enum omap_dss_venc_type type)
  488. {
  489. int l = 0;
  490. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  491. l = 0;
  492. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  493. l = 1;
  494. else
  495. BUG();
  496. /* venc out selection. 0 = comp, 1 = svideo */
  497. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  498. }
  499. void dss_set_dac_pwrdn_bgz(bool enable)
  500. {
  501. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  502. }
  503. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  504. {
  505. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  506. }
  507. static int dss_get_clocks(void)
  508. {
  509. struct clk *clk;
  510. int r;
  511. clk = clk_get(&dss.pdev->dev, "fck");
  512. if (IS_ERR(clk)) {
  513. DSSERR("can't get clock fck\n");
  514. r = PTR_ERR(clk);
  515. goto err;
  516. }
  517. dss.dss_clk = clk;
  518. if (cpu_is_omap34xx()) {
  519. clk = clk_get(NULL, "dpll4_m4_ck");
  520. if (IS_ERR(clk)) {
  521. DSSERR("Failed to get dpll4_m4_ck\n");
  522. r = PTR_ERR(clk);
  523. goto err;
  524. }
  525. } else if (cpu_is_omap44xx()) {
  526. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  527. if (IS_ERR(clk)) {
  528. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  529. r = PTR_ERR(clk);
  530. goto err;
  531. }
  532. } else { /* omap24xx */
  533. clk = NULL;
  534. }
  535. dss.dpll4_m4_ck = clk;
  536. return 0;
  537. err:
  538. if (dss.dss_clk)
  539. clk_put(dss.dss_clk);
  540. if (dss.dpll4_m4_ck)
  541. clk_put(dss.dpll4_m4_ck);
  542. return r;
  543. }
  544. static void dss_put_clocks(void)
  545. {
  546. if (dss.dpll4_m4_ck)
  547. clk_put(dss.dpll4_m4_ck);
  548. clk_put(dss.dss_clk);
  549. }
  550. struct clk *dss_get_ick(void)
  551. {
  552. return clk_get(&dss.pdev->dev, "ick");
  553. }
  554. int dss_runtime_get(void)
  555. {
  556. int r;
  557. DSSDBG("dss_runtime_get\n");
  558. r = pm_runtime_get_sync(&dss.pdev->dev);
  559. WARN_ON(r < 0);
  560. return r < 0 ? r : 0;
  561. }
  562. void dss_runtime_put(void)
  563. {
  564. int r;
  565. DSSDBG("dss_runtime_put\n");
  566. r = pm_runtime_put(&dss.pdev->dev);
  567. WARN_ON(r < 0);
  568. }
  569. /* DEBUGFS */
  570. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  571. void dss_debug_dump_clocks(struct seq_file *s)
  572. {
  573. dss_dump_clocks(s);
  574. dispc_dump_clocks(s);
  575. #ifdef CONFIG_OMAP2_DSS_DSI
  576. dsi_dump_clocks(s);
  577. #endif
  578. }
  579. #endif
  580. /* DSS HW IP initialisation */
  581. static int omap_dsshw_probe(struct platform_device *pdev)
  582. {
  583. struct resource *dss_mem;
  584. u32 rev;
  585. int r;
  586. dss.pdev = pdev;
  587. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  588. if (!dss_mem) {
  589. DSSERR("can't get IORESOURCE_MEM DSS\n");
  590. r = -EINVAL;
  591. goto err_ioremap;
  592. }
  593. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  594. if (!dss.base) {
  595. DSSERR("can't ioremap DSS\n");
  596. r = -ENOMEM;
  597. goto err_ioremap;
  598. }
  599. r = dss_get_clocks();
  600. if (r)
  601. goto err_clocks;
  602. pm_runtime_enable(&pdev->dev);
  603. r = dss_runtime_get();
  604. if (r)
  605. goto err_runtime_get;
  606. /* Select DPLL */
  607. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  608. #ifdef CONFIG_OMAP2_DSS_VENC
  609. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  610. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  611. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  612. #endif
  613. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  614. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  615. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  616. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  617. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  618. r = dpi_init();
  619. if (r) {
  620. DSSERR("Failed to initialize DPI\n");
  621. goto err_dpi;
  622. }
  623. r = sdi_init();
  624. if (r) {
  625. DSSERR("Failed to initialize SDI\n");
  626. goto err_sdi;
  627. }
  628. rev = dss_read_reg(DSS_REVISION);
  629. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  630. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  631. dss_runtime_put();
  632. return 0;
  633. err_sdi:
  634. dpi_exit();
  635. err_dpi:
  636. dss_runtime_put();
  637. err_runtime_get:
  638. pm_runtime_disable(&pdev->dev);
  639. dss_put_clocks();
  640. err_clocks:
  641. iounmap(dss.base);
  642. err_ioremap:
  643. return r;
  644. }
  645. static int omap_dsshw_remove(struct platform_device *pdev)
  646. {
  647. dpi_exit();
  648. sdi_exit();
  649. iounmap(dss.base);
  650. pm_runtime_disable(&pdev->dev);
  651. dss_put_clocks();
  652. return 0;
  653. }
  654. static int dss_runtime_suspend(struct device *dev)
  655. {
  656. dss_save_context();
  657. clk_disable(dss.dss_clk);
  658. return 0;
  659. }
  660. static int dss_runtime_resume(struct device *dev)
  661. {
  662. clk_enable(dss.dss_clk);
  663. dss_restore_context();
  664. return 0;
  665. }
  666. static const struct dev_pm_ops dss_pm_ops = {
  667. .runtime_suspend = dss_runtime_suspend,
  668. .runtime_resume = dss_runtime_resume,
  669. };
  670. static struct platform_driver omap_dsshw_driver = {
  671. .probe = omap_dsshw_probe,
  672. .remove = omap_dsshw_remove,
  673. .driver = {
  674. .name = "omapdss_dss",
  675. .owner = THIS_MODULE,
  676. .pm = &dss_pm_ops,
  677. },
  678. };
  679. int dss_init_platform_driver(void)
  680. {
  681. return platform_driver_register(&omap_dsshw_driver);
  682. }
  683. void dss_uninit_platform_driver(void)
  684. {
  685. return platform_driver_unregister(&omap_dsshw_driver);
  686. }