dev.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185
  1. /*
  2. * Linux device driver for RTL8180 / RTL8185
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8180 driver, which is:
  8. * Copyright 2004-2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * Thanks to Realtek for their support!
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/pci.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/etherdevice.h>
  22. #include <linux/eeprom_93cx6.h>
  23. #include <net/mac80211.h>
  24. #include "rtl8180.h"
  25. #include "rtl8225.h"
  26. #include "sa2400.h"
  27. #include "max2820.h"
  28. #include "grf5101.h"
  29. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  30. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  31. MODULE_DESCRIPTION("RTL8180 / RTL8185 PCI wireless driver");
  32. MODULE_LICENSE("GPL");
  33. static DEFINE_PCI_DEVICE_TABLE(rtl8180_table) = {
  34. /* rtl8185 */
  35. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8185) },
  36. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x700f) },
  37. { PCI_DEVICE(PCI_VENDOR_ID_BELKIN, 0x701f) },
  38. /* rtl8180 */
  39. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8180) },
  40. { PCI_DEVICE(0x1799, 0x6001) },
  41. { PCI_DEVICE(0x1799, 0x6020) },
  42. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x3300) },
  43. { }
  44. };
  45. MODULE_DEVICE_TABLE(pci, rtl8180_table);
  46. static const struct ieee80211_rate rtl818x_rates[] = {
  47. { .bitrate = 10, .hw_value = 0, },
  48. { .bitrate = 20, .hw_value = 1, },
  49. { .bitrate = 55, .hw_value = 2, },
  50. { .bitrate = 110, .hw_value = 3, },
  51. { .bitrate = 60, .hw_value = 4, },
  52. { .bitrate = 90, .hw_value = 5, },
  53. { .bitrate = 120, .hw_value = 6, },
  54. { .bitrate = 180, .hw_value = 7, },
  55. { .bitrate = 240, .hw_value = 8, },
  56. { .bitrate = 360, .hw_value = 9, },
  57. { .bitrate = 480, .hw_value = 10, },
  58. { .bitrate = 540, .hw_value = 11, },
  59. };
  60. static const struct ieee80211_channel rtl818x_channels[] = {
  61. { .center_freq = 2412 },
  62. { .center_freq = 2417 },
  63. { .center_freq = 2422 },
  64. { .center_freq = 2427 },
  65. { .center_freq = 2432 },
  66. { .center_freq = 2437 },
  67. { .center_freq = 2442 },
  68. { .center_freq = 2447 },
  69. { .center_freq = 2452 },
  70. { .center_freq = 2457 },
  71. { .center_freq = 2462 },
  72. { .center_freq = 2467 },
  73. { .center_freq = 2472 },
  74. { .center_freq = 2484 },
  75. };
  76. void rtl8180_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  77. {
  78. struct rtl8180_priv *priv = dev->priv;
  79. int i = 10;
  80. u32 buf;
  81. buf = (data << 8) | addr;
  82. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf | 0x80);
  83. while (i--) {
  84. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->PHY[0], buf);
  85. if (rtl818x_ioread8(priv, &priv->map->PHY[2]) == (data & 0xFF))
  86. return;
  87. }
  88. }
  89. static void rtl8180_handle_rx(struct ieee80211_hw *dev)
  90. {
  91. struct rtl8180_priv *priv = dev->priv;
  92. unsigned int count = 32;
  93. u8 signal, agc, sq;
  94. while (count--) {
  95. struct rtl8180_rx_desc *entry = &priv->rx_ring[priv->rx_idx];
  96. struct sk_buff *skb = priv->rx_buf[priv->rx_idx];
  97. u32 flags = le32_to_cpu(entry->flags);
  98. if (flags & RTL818X_RX_DESC_FLAG_OWN)
  99. return;
  100. if (unlikely(flags & (RTL818X_RX_DESC_FLAG_DMA_FAIL |
  101. RTL818X_RX_DESC_FLAG_FOF |
  102. RTL818X_RX_DESC_FLAG_RX_ERR)))
  103. goto done;
  104. else {
  105. u32 flags2 = le32_to_cpu(entry->flags2);
  106. struct ieee80211_rx_status rx_status = {0};
  107. struct sk_buff *new_skb = dev_alloc_skb(MAX_RX_SIZE);
  108. if (unlikely(!new_skb))
  109. goto done;
  110. pci_unmap_single(priv->pdev,
  111. *((dma_addr_t *)skb->cb),
  112. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  113. skb_put(skb, flags & 0xFFF);
  114. rx_status.antenna = (flags2 >> 15) & 1;
  115. rx_status.rate_idx = (flags >> 20) & 0xF;
  116. agc = (flags2 >> 17) & 0x7F;
  117. if (priv->r8185) {
  118. if (rx_status.rate_idx > 3)
  119. signal = 90 - clamp_t(u8, agc, 25, 90);
  120. else
  121. signal = 95 - clamp_t(u8, agc, 30, 95);
  122. } else {
  123. sq = flags2 & 0xff;
  124. signal = priv->rf->calc_rssi(agc, sq);
  125. }
  126. rx_status.signal = signal;
  127. rx_status.freq = dev->conf.channel->center_freq;
  128. rx_status.band = dev->conf.channel->band;
  129. rx_status.mactime = le64_to_cpu(entry->tsft);
  130. rx_status.flag |= RX_FLAG_MACTIME_MPDU;
  131. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  132. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  133. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  134. ieee80211_rx_irqsafe(dev, skb);
  135. skb = new_skb;
  136. priv->rx_buf[priv->rx_idx] = skb;
  137. *((dma_addr_t *) skb->cb) =
  138. pci_map_single(priv->pdev, skb_tail_pointer(skb),
  139. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  140. }
  141. done:
  142. entry->rx_buf = cpu_to_le32(*((dma_addr_t *)skb->cb));
  143. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  144. MAX_RX_SIZE);
  145. if (priv->rx_idx == 31)
  146. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  147. priv->rx_idx = (priv->rx_idx + 1) % 32;
  148. }
  149. }
  150. static void rtl8180_handle_tx(struct ieee80211_hw *dev, unsigned int prio)
  151. {
  152. struct rtl8180_priv *priv = dev->priv;
  153. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  154. while (skb_queue_len(&ring->queue)) {
  155. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  156. struct sk_buff *skb;
  157. struct ieee80211_tx_info *info;
  158. u32 flags = le32_to_cpu(entry->flags);
  159. if (flags & RTL818X_TX_DESC_FLAG_OWN)
  160. return;
  161. ring->idx = (ring->idx + 1) % ring->entries;
  162. skb = __skb_dequeue(&ring->queue);
  163. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  164. skb->len, PCI_DMA_TODEVICE);
  165. info = IEEE80211_SKB_CB(skb);
  166. ieee80211_tx_info_clear_status(info);
  167. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  168. (flags & RTL818X_TX_DESC_FLAG_TX_OK))
  169. info->flags |= IEEE80211_TX_STAT_ACK;
  170. info->status.rates[0].count = (flags & 0xFF) + 1;
  171. info->status.rates[1].idx = -1;
  172. ieee80211_tx_status_irqsafe(dev, skb);
  173. if (ring->entries - skb_queue_len(&ring->queue) == 2)
  174. ieee80211_wake_queue(dev, prio);
  175. }
  176. }
  177. static irqreturn_t rtl8180_interrupt(int irq, void *dev_id)
  178. {
  179. struct ieee80211_hw *dev = dev_id;
  180. struct rtl8180_priv *priv = dev->priv;
  181. u16 reg;
  182. spin_lock(&priv->lock);
  183. reg = rtl818x_ioread16(priv, &priv->map->INT_STATUS);
  184. if (unlikely(reg == 0xFFFF)) {
  185. spin_unlock(&priv->lock);
  186. return IRQ_HANDLED;
  187. }
  188. rtl818x_iowrite16(priv, &priv->map->INT_STATUS, reg);
  189. if (reg & (RTL818X_INT_TXB_OK | RTL818X_INT_TXB_ERR))
  190. rtl8180_handle_tx(dev, 3);
  191. if (reg & (RTL818X_INT_TXH_OK | RTL818X_INT_TXH_ERR))
  192. rtl8180_handle_tx(dev, 2);
  193. if (reg & (RTL818X_INT_TXN_OK | RTL818X_INT_TXN_ERR))
  194. rtl8180_handle_tx(dev, 1);
  195. if (reg & (RTL818X_INT_TXL_OK | RTL818X_INT_TXL_ERR))
  196. rtl8180_handle_tx(dev, 0);
  197. if (reg & (RTL818X_INT_RX_OK | RTL818X_INT_RX_ERR))
  198. rtl8180_handle_rx(dev);
  199. spin_unlock(&priv->lock);
  200. return IRQ_HANDLED;
  201. }
  202. static void rtl8180_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  203. {
  204. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  205. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  206. struct rtl8180_priv *priv = dev->priv;
  207. struct rtl8180_tx_ring *ring;
  208. struct rtl8180_tx_desc *entry;
  209. unsigned long flags;
  210. unsigned int idx, prio;
  211. dma_addr_t mapping;
  212. u32 tx_flags;
  213. u8 rc_flags;
  214. u16 plcp_len = 0;
  215. __le16 rts_duration = 0;
  216. prio = skb_get_queue_mapping(skb);
  217. ring = &priv->tx_ring[prio];
  218. mapping = pci_map_single(priv->pdev, skb->data,
  219. skb->len, PCI_DMA_TODEVICE);
  220. tx_flags = RTL818X_TX_DESC_FLAG_OWN | RTL818X_TX_DESC_FLAG_FS |
  221. RTL818X_TX_DESC_FLAG_LS |
  222. (ieee80211_get_tx_rate(dev, info)->hw_value << 24) |
  223. skb->len;
  224. if (priv->r8185)
  225. tx_flags |= RTL818X_TX_DESC_FLAG_DMA |
  226. RTL818X_TX_DESC_FLAG_NO_ENC;
  227. rc_flags = info->control.rates[0].flags;
  228. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  229. tx_flags |= RTL818X_TX_DESC_FLAG_RTS;
  230. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  231. } else if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  232. tx_flags |= RTL818X_TX_DESC_FLAG_CTS;
  233. tx_flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  234. }
  235. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  236. rts_duration = ieee80211_rts_duration(dev, priv->vif, skb->len,
  237. info);
  238. if (!priv->r8185) {
  239. unsigned int remainder;
  240. plcp_len = DIV_ROUND_UP(16 * (skb->len + 4),
  241. (ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  242. remainder = (16 * (skb->len + 4)) %
  243. ((ieee80211_get_tx_rate(dev, info)->bitrate * 2) / 10);
  244. if (remainder <= 6)
  245. plcp_len |= 1 << 15;
  246. }
  247. spin_lock_irqsave(&priv->lock, flags);
  248. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  249. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  250. priv->seqno += 0x10;
  251. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  252. hdr->seq_ctrl |= cpu_to_le16(priv->seqno);
  253. }
  254. idx = (ring->idx + skb_queue_len(&ring->queue)) % ring->entries;
  255. entry = &ring->desc[idx];
  256. entry->rts_duration = rts_duration;
  257. entry->plcp_len = cpu_to_le16(plcp_len);
  258. entry->tx_buf = cpu_to_le32(mapping);
  259. entry->frame_len = cpu_to_le32(skb->len);
  260. entry->flags2 = info->control.rates[1].idx >= 0 ?
  261. ieee80211_get_alt_retry_rate(dev, info, 0)->bitrate << 4 : 0;
  262. entry->retry_limit = info->control.rates[0].count;
  263. entry->flags = cpu_to_le32(tx_flags);
  264. __skb_queue_tail(&ring->queue, skb);
  265. if (ring->entries - skb_queue_len(&ring->queue) < 2)
  266. ieee80211_stop_queue(dev, prio);
  267. spin_unlock_irqrestore(&priv->lock, flags);
  268. rtl818x_iowrite8(priv, &priv->map->TX_DMA_POLLING, (1 << (prio + 4)));
  269. }
  270. void rtl8180_set_anaparam(struct rtl8180_priv *priv, u32 anaparam)
  271. {
  272. u8 reg;
  273. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  274. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  275. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  276. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  277. rtl818x_iowrite32(priv, &priv->map->ANAPARAM, anaparam);
  278. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  279. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  280. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  281. }
  282. static int rtl8180_init_hw(struct ieee80211_hw *dev)
  283. {
  284. struct rtl8180_priv *priv = dev->priv;
  285. u16 reg;
  286. rtl818x_iowrite8(priv, &priv->map->CMD, 0);
  287. rtl818x_ioread8(priv, &priv->map->CMD);
  288. msleep(10);
  289. /* reset */
  290. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  291. rtl818x_ioread8(priv, &priv->map->CMD);
  292. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  293. reg &= (1 << 1);
  294. reg |= RTL818X_CMD_RESET;
  295. rtl818x_iowrite8(priv, &priv->map->CMD, RTL818X_CMD_RESET);
  296. rtl818x_ioread8(priv, &priv->map->CMD);
  297. msleep(200);
  298. /* check success of reset */
  299. if (rtl818x_ioread8(priv, &priv->map->CMD) & RTL818X_CMD_RESET) {
  300. wiphy_err(dev->wiphy, "reset timeout!\n");
  301. return -ETIMEDOUT;
  302. }
  303. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  304. rtl818x_ioread8(priv, &priv->map->CMD);
  305. msleep(200);
  306. if (rtl818x_ioread8(priv, &priv->map->CONFIG3) & (1 << 3)) {
  307. /* For cardbus */
  308. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  309. reg |= 1 << 1;
  310. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  311. reg = rtl818x_ioread16(priv, &priv->map->FEMR);
  312. reg |= (1 << 15) | (1 << 14) | (1 << 4);
  313. rtl818x_iowrite16(priv, &priv->map->FEMR, reg);
  314. }
  315. rtl818x_iowrite8(priv, &priv->map->MSR, 0);
  316. if (!priv->r8185)
  317. rtl8180_set_anaparam(priv, priv->anaparam);
  318. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  319. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  320. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  321. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  322. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  323. /* TODO: necessary? specs indicate not */
  324. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  325. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  326. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg & ~(1 << 3));
  327. if (priv->r8185) {
  328. reg = rtl818x_ioread8(priv, &priv->map->CONFIG2);
  329. rtl818x_iowrite8(priv, &priv->map->CONFIG2, reg | (1 << 4));
  330. }
  331. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  332. /* TODO: set CONFIG5 for calibrating AGC on rtl8180 + philips radio? */
  333. /* TODO: turn off hw wep on rtl8180 */
  334. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  335. if (priv->r8185) {
  336. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  337. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  338. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  339. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  340. /* TODO: set ClkRun enable? necessary? */
  341. reg = rtl818x_ioread8(priv, &priv->map->GP_ENABLE);
  342. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, reg & ~(1 << 6));
  343. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  344. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  345. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | (1 << 2));
  346. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  347. } else {
  348. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x1);
  349. rtl818x_iowrite8(priv, &priv->map->SECURITY, 0);
  350. rtl818x_iowrite8(priv, &priv->map->PHY_DELAY, 0x6);
  351. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER, 0x4C);
  352. }
  353. priv->rf->init(dev);
  354. if (priv->r8185)
  355. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  356. return 0;
  357. }
  358. static int rtl8180_init_rx_ring(struct ieee80211_hw *dev)
  359. {
  360. struct rtl8180_priv *priv = dev->priv;
  361. struct rtl8180_rx_desc *entry;
  362. int i;
  363. priv->rx_ring = pci_alloc_consistent(priv->pdev,
  364. sizeof(*priv->rx_ring) * 32,
  365. &priv->rx_ring_dma);
  366. if (!priv->rx_ring || (unsigned long)priv->rx_ring & 0xFF) {
  367. wiphy_err(dev->wiphy, "Cannot allocate RX ring\n");
  368. return -ENOMEM;
  369. }
  370. memset(priv->rx_ring, 0, sizeof(*priv->rx_ring) * 32);
  371. priv->rx_idx = 0;
  372. for (i = 0; i < 32; i++) {
  373. struct sk_buff *skb = dev_alloc_skb(MAX_RX_SIZE);
  374. dma_addr_t *mapping;
  375. entry = &priv->rx_ring[i];
  376. if (!skb)
  377. return 0;
  378. priv->rx_buf[i] = skb;
  379. mapping = (dma_addr_t *)skb->cb;
  380. *mapping = pci_map_single(priv->pdev, skb_tail_pointer(skb),
  381. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  382. entry->rx_buf = cpu_to_le32(*mapping);
  383. entry->flags = cpu_to_le32(RTL818X_RX_DESC_FLAG_OWN |
  384. MAX_RX_SIZE);
  385. }
  386. entry->flags |= cpu_to_le32(RTL818X_RX_DESC_FLAG_EOR);
  387. return 0;
  388. }
  389. static void rtl8180_free_rx_ring(struct ieee80211_hw *dev)
  390. {
  391. struct rtl8180_priv *priv = dev->priv;
  392. int i;
  393. for (i = 0; i < 32; i++) {
  394. struct sk_buff *skb = priv->rx_buf[i];
  395. if (!skb)
  396. continue;
  397. pci_unmap_single(priv->pdev,
  398. *((dma_addr_t *)skb->cb),
  399. MAX_RX_SIZE, PCI_DMA_FROMDEVICE);
  400. kfree_skb(skb);
  401. }
  402. pci_free_consistent(priv->pdev, sizeof(*priv->rx_ring) * 32,
  403. priv->rx_ring, priv->rx_ring_dma);
  404. priv->rx_ring = NULL;
  405. }
  406. static int rtl8180_init_tx_ring(struct ieee80211_hw *dev,
  407. unsigned int prio, unsigned int entries)
  408. {
  409. struct rtl8180_priv *priv = dev->priv;
  410. struct rtl8180_tx_desc *ring;
  411. dma_addr_t dma;
  412. int i;
  413. ring = pci_alloc_consistent(priv->pdev, sizeof(*ring) * entries, &dma);
  414. if (!ring || (unsigned long)ring & 0xFF) {
  415. wiphy_err(dev->wiphy, "Cannot allocate TX ring (prio = %d)\n",
  416. prio);
  417. return -ENOMEM;
  418. }
  419. memset(ring, 0, sizeof(*ring)*entries);
  420. priv->tx_ring[prio].desc = ring;
  421. priv->tx_ring[prio].dma = dma;
  422. priv->tx_ring[prio].idx = 0;
  423. priv->tx_ring[prio].entries = entries;
  424. skb_queue_head_init(&priv->tx_ring[prio].queue);
  425. for (i = 0; i < entries; i++)
  426. ring[i].next_tx_desc =
  427. cpu_to_le32((u32)dma + ((i + 1) % entries) * sizeof(*ring));
  428. return 0;
  429. }
  430. static void rtl8180_free_tx_ring(struct ieee80211_hw *dev, unsigned int prio)
  431. {
  432. struct rtl8180_priv *priv = dev->priv;
  433. struct rtl8180_tx_ring *ring = &priv->tx_ring[prio];
  434. while (skb_queue_len(&ring->queue)) {
  435. struct rtl8180_tx_desc *entry = &ring->desc[ring->idx];
  436. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  437. pci_unmap_single(priv->pdev, le32_to_cpu(entry->tx_buf),
  438. skb->len, PCI_DMA_TODEVICE);
  439. kfree_skb(skb);
  440. ring->idx = (ring->idx + 1) % ring->entries;
  441. }
  442. pci_free_consistent(priv->pdev, sizeof(*ring->desc)*ring->entries,
  443. ring->desc, ring->dma);
  444. ring->desc = NULL;
  445. }
  446. static int rtl8180_start(struct ieee80211_hw *dev)
  447. {
  448. struct rtl8180_priv *priv = dev->priv;
  449. int ret, i;
  450. u32 reg;
  451. ret = rtl8180_init_rx_ring(dev);
  452. if (ret)
  453. return ret;
  454. for (i = 0; i < 4; i++)
  455. if ((ret = rtl8180_init_tx_ring(dev, i, 16)))
  456. goto err_free_rings;
  457. ret = rtl8180_init_hw(dev);
  458. if (ret)
  459. goto err_free_rings;
  460. rtl818x_iowrite32(priv, &priv->map->RDSAR, priv->rx_ring_dma);
  461. rtl818x_iowrite32(priv, &priv->map->TBDA, priv->tx_ring[3].dma);
  462. rtl818x_iowrite32(priv, &priv->map->THPDA, priv->tx_ring[2].dma);
  463. rtl818x_iowrite32(priv, &priv->map->TNPDA, priv->tx_ring[1].dma);
  464. rtl818x_iowrite32(priv, &priv->map->TLPDA, priv->tx_ring[0].dma);
  465. ret = request_irq(priv->pdev->irq, rtl8180_interrupt,
  466. IRQF_SHARED, KBUILD_MODNAME, dev);
  467. if (ret) {
  468. wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
  469. goto err_free_rings;
  470. }
  471. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  472. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  473. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  474. reg = RTL818X_RX_CONF_ONLYERLPKT |
  475. RTL818X_RX_CONF_RX_AUTORESETPHY |
  476. RTL818X_RX_CONF_MGMT |
  477. RTL818X_RX_CONF_DATA |
  478. (7 << 8 /* MAX RX DMA */) |
  479. RTL818X_RX_CONF_BROADCAST |
  480. RTL818X_RX_CONF_NICMAC;
  481. if (priv->r8185)
  482. reg |= RTL818X_RX_CONF_CSDM1 | RTL818X_RX_CONF_CSDM2;
  483. else {
  484. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE1)
  485. ? RTL818X_RX_CONF_CSDM1 : 0;
  486. reg |= (priv->rfparam & RF_PARAM_CARRIERSENSE2)
  487. ? RTL818X_RX_CONF_CSDM2 : 0;
  488. }
  489. priv->rx_conf = reg;
  490. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  491. if (priv->r8185) {
  492. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  493. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  494. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  495. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  496. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  497. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  498. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  499. reg |= RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  500. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  501. /* disable early TX */
  502. rtl818x_iowrite8(priv, (u8 __iomem *)priv->map + 0xec, 0x3f);
  503. }
  504. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  505. reg |= (6 << 21 /* MAX TX DMA */) |
  506. RTL818X_TX_CONF_NO_ICV;
  507. if (priv->r8185)
  508. reg &= ~RTL818X_TX_CONF_PROBE_DTS;
  509. else
  510. reg &= ~RTL818X_TX_CONF_HW_SEQNUM;
  511. /* different meaning, same value on both rtl8185 and rtl8180 */
  512. reg &= ~RTL818X_TX_CONF_SAT_HWPLCP;
  513. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  514. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  515. reg |= RTL818X_CMD_RX_ENABLE;
  516. reg |= RTL818X_CMD_TX_ENABLE;
  517. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  518. return 0;
  519. err_free_rings:
  520. rtl8180_free_rx_ring(dev);
  521. for (i = 0; i < 4; i++)
  522. if (priv->tx_ring[i].desc)
  523. rtl8180_free_tx_ring(dev, i);
  524. return ret;
  525. }
  526. static void rtl8180_stop(struct ieee80211_hw *dev)
  527. {
  528. struct rtl8180_priv *priv = dev->priv;
  529. u8 reg;
  530. int i;
  531. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  532. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  533. reg &= ~RTL818X_CMD_TX_ENABLE;
  534. reg &= ~RTL818X_CMD_RX_ENABLE;
  535. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  536. priv->rf->stop(dev);
  537. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  538. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  539. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  540. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  541. free_irq(priv->pdev->irq, dev);
  542. rtl8180_free_rx_ring(dev);
  543. for (i = 0; i < 4; i++)
  544. rtl8180_free_tx_ring(dev, i);
  545. }
  546. static u64 rtl8180_get_tsf(struct ieee80211_hw *dev)
  547. {
  548. struct rtl8180_priv *priv = dev->priv;
  549. return rtl818x_ioread32(priv, &priv->map->TSFT[0]) |
  550. (u64)(rtl818x_ioread32(priv, &priv->map->TSFT[1])) << 32;
  551. }
  552. static void rtl8180_beacon_work(struct work_struct *work)
  553. {
  554. struct rtl8180_vif *vif_priv =
  555. container_of(work, struct rtl8180_vif, beacon_work.work);
  556. struct ieee80211_vif *vif =
  557. container_of((void *)vif_priv, struct ieee80211_vif, drv_priv);
  558. struct ieee80211_hw *dev = vif_priv->dev;
  559. struct ieee80211_mgmt *mgmt;
  560. struct sk_buff *skb;
  561. /* don't overflow the tx ring */
  562. if (ieee80211_queue_stopped(dev, 0))
  563. goto resched;
  564. /* grab a fresh beacon */
  565. skb = ieee80211_beacon_get(dev, vif);
  566. if (!skb)
  567. goto resched;
  568. /*
  569. * update beacon timestamp w/ TSF value
  570. * TODO: make hardware update beacon timestamp
  571. */
  572. mgmt = (struct ieee80211_mgmt *)skb->data;
  573. mgmt->u.beacon.timestamp = cpu_to_le64(rtl8180_get_tsf(dev));
  574. /* TODO: use actual beacon queue */
  575. skb_set_queue_mapping(skb, 0);
  576. rtl8180_tx(dev, skb);
  577. resched:
  578. /*
  579. * schedule next beacon
  580. * TODO: use hardware support for beacon timing
  581. */
  582. schedule_delayed_work(&vif_priv->beacon_work,
  583. usecs_to_jiffies(1024 * vif->bss_conf.beacon_int));
  584. }
  585. static int rtl8180_add_interface(struct ieee80211_hw *dev,
  586. struct ieee80211_vif *vif)
  587. {
  588. struct rtl8180_priv *priv = dev->priv;
  589. struct rtl8180_vif *vif_priv;
  590. /*
  591. * We only support one active interface at a time.
  592. */
  593. if (priv->vif)
  594. return -EBUSY;
  595. switch (vif->type) {
  596. case NL80211_IFTYPE_STATION:
  597. case NL80211_IFTYPE_ADHOC:
  598. break;
  599. default:
  600. return -EOPNOTSUPP;
  601. }
  602. priv->vif = vif;
  603. /* Initialize driver private area */
  604. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  605. vif_priv->dev = dev;
  606. INIT_DELAYED_WORK(&vif_priv->beacon_work, rtl8180_beacon_work);
  607. vif_priv->enable_beacon = false;
  608. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  609. rtl818x_iowrite32(priv, (__le32 __iomem *)&priv->map->MAC[0],
  610. le32_to_cpu(*(__le32 *)vif->addr));
  611. rtl818x_iowrite16(priv, (__le16 __iomem *)&priv->map->MAC[4],
  612. le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  613. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  614. return 0;
  615. }
  616. static void rtl8180_remove_interface(struct ieee80211_hw *dev,
  617. struct ieee80211_vif *vif)
  618. {
  619. struct rtl8180_priv *priv = dev->priv;
  620. priv->vif = NULL;
  621. }
  622. static int rtl8180_config(struct ieee80211_hw *dev, u32 changed)
  623. {
  624. struct rtl8180_priv *priv = dev->priv;
  625. struct ieee80211_conf *conf = &dev->conf;
  626. priv->rf->set_chan(dev, conf);
  627. return 0;
  628. }
  629. static void rtl8180_bss_info_changed(struct ieee80211_hw *dev,
  630. struct ieee80211_vif *vif,
  631. struct ieee80211_bss_conf *info,
  632. u32 changed)
  633. {
  634. struct rtl8180_priv *priv = dev->priv;
  635. struct rtl8180_vif *vif_priv;
  636. int i;
  637. u8 reg;
  638. vif_priv = (struct rtl8180_vif *)&vif->drv_priv;
  639. if (changed & BSS_CHANGED_BSSID) {
  640. for (i = 0; i < ETH_ALEN; i++)
  641. rtl818x_iowrite8(priv, &priv->map->BSSID[i],
  642. info->bssid[i]);
  643. if (is_valid_ether_addr(info->bssid)) {
  644. if (vif->type == NL80211_IFTYPE_ADHOC)
  645. reg = RTL818X_MSR_ADHOC;
  646. else
  647. reg = RTL818X_MSR_INFRA;
  648. } else
  649. reg = RTL818X_MSR_NO_LINK;
  650. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  651. }
  652. if (changed & BSS_CHANGED_ERP_SLOT && priv->rf->conf_erp)
  653. priv->rf->conf_erp(dev, info);
  654. if (changed & BSS_CHANGED_BEACON_ENABLED)
  655. vif_priv->enable_beacon = info->enable_beacon;
  656. if (changed & (BSS_CHANGED_BEACON_ENABLED | BSS_CHANGED_BEACON)) {
  657. cancel_delayed_work_sync(&vif_priv->beacon_work);
  658. if (vif_priv->enable_beacon)
  659. schedule_work(&vif_priv->beacon_work.work);
  660. }
  661. }
  662. static u64 rtl8180_prepare_multicast(struct ieee80211_hw *dev,
  663. struct netdev_hw_addr_list *mc_list)
  664. {
  665. return netdev_hw_addr_list_count(mc_list);
  666. }
  667. static void rtl8180_configure_filter(struct ieee80211_hw *dev,
  668. unsigned int changed_flags,
  669. unsigned int *total_flags,
  670. u64 multicast)
  671. {
  672. struct rtl8180_priv *priv = dev->priv;
  673. if (changed_flags & FIF_FCSFAIL)
  674. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  675. if (changed_flags & FIF_CONTROL)
  676. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  677. if (changed_flags & FIF_OTHER_BSS)
  678. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  679. if (*total_flags & FIF_ALLMULTI || multicast > 0)
  680. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  681. else
  682. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  683. *total_flags = 0;
  684. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  685. *total_flags |= FIF_FCSFAIL;
  686. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  687. *total_flags |= FIF_CONTROL;
  688. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  689. *total_flags |= FIF_OTHER_BSS;
  690. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  691. *total_flags |= FIF_ALLMULTI;
  692. rtl818x_iowrite32(priv, &priv->map->RX_CONF, priv->rx_conf);
  693. }
  694. static const struct ieee80211_ops rtl8180_ops = {
  695. .tx = rtl8180_tx,
  696. .start = rtl8180_start,
  697. .stop = rtl8180_stop,
  698. .add_interface = rtl8180_add_interface,
  699. .remove_interface = rtl8180_remove_interface,
  700. .config = rtl8180_config,
  701. .bss_info_changed = rtl8180_bss_info_changed,
  702. .prepare_multicast = rtl8180_prepare_multicast,
  703. .configure_filter = rtl8180_configure_filter,
  704. .get_tsf = rtl8180_get_tsf,
  705. };
  706. static void rtl8180_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  707. {
  708. struct ieee80211_hw *dev = eeprom->data;
  709. struct rtl8180_priv *priv = dev->priv;
  710. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  711. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  712. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  713. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  714. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  715. }
  716. static void rtl8180_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  717. {
  718. struct ieee80211_hw *dev = eeprom->data;
  719. struct rtl8180_priv *priv = dev->priv;
  720. u8 reg = 2 << 6;
  721. if (eeprom->reg_data_in)
  722. reg |= RTL818X_EEPROM_CMD_WRITE;
  723. if (eeprom->reg_data_out)
  724. reg |= RTL818X_EEPROM_CMD_READ;
  725. if (eeprom->reg_data_clock)
  726. reg |= RTL818X_EEPROM_CMD_CK;
  727. if (eeprom->reg_chip_select)
  728. reg |= RTL818X_EEPROM_CMD_CS;
  729. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  730. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  731. udelay(10);
  732. }
  733. static int __devinit rtl8180_probe(struct pci_dev *pdev,
  734. const struct pci_device_id *id)
  735. {
  736. struct ieee80211_hw *dev;
  737. struct rtl8180_priv *priv;
  738. unsigned long mem_addr, mem_len;
  739. unsigned int io_addr, io_len;
  740. int err, i;
  741. struct eeprom_93cx6 eeprom;
  742. const char *chip_name, *rf_name = NULL;
  743. u32 reg;
  744. u16 eeprom_val;
  745. u8 mac_addr[ETH_ALEN];
  746. err = pci_enable_device(pdev);
  747. if (err) {
  748. printk(KERN_ERR "%s (rtl8180): Cannot enable new PCI device\n",
  749. pci_name(pdev));
  750. return err;
  751. }
  752. err = pci_request_regions(pdev, KBUILD_MODNAME);
  753. if (err) {
  754. printk(KERN_ERR "%s (rtl8180): Cannot obtain PCI resources\n",
  755. pci_name(pdev));
  756. return err;
  757. }
  758. io_addr = pci_resource_start(pdev, 0);
  759. io_len = pci_resource_len(pdev, 0);
  760. mem_addr = pci_resource_start(pdev, 1);
  761. mem_len = pci_resource_len(pdev, 1);
  762. if (mem_len < sizeof(struct rtl818x_csr) ||
  763. io_len < sizeof(struct rtl818x_csr)) {
  764. printk(KERN_ERR "%s (rtl8180): Too short PCI resources\n",
  765. pci_name(pdev));
  766. err = -ENOMEM;
  767. goto err_free_reg;
  768. }
  769. if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) ||
  770. (err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))) {
  771. printk(KERN_ERR "%s (rtl8180): No suitable DMA available\n",
  772. pci_name(pdev));
  773. goto err_free_reg;
  774. }
  775. pci_set_master(pdev);
  776. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8180_ops);
  777. if (!dev) {
  778. printk(KERN_ERR "%s (rtl8180): ieee80211 alloc failed\n",
  779. pci_name(pdev));
  780. err = -ENOMEM;
  781. goto err_free_reg;
  782. }
  783. priv = dev->priv;
  784. priv->pdev = pdev;
  785. dev->max_rates = 2;
  786. SET_IEEE80211_DEV(dev, &pdev->dev);
  787. pci_set_drvdata(pdev, dev);
  788. priv->map = pci_iomap(pdev, 1, mem_len);
  789. if (!priv->map)
  790. priv->map = pci_iomap(pdev, 0, io_len);
  791. if (!priv->map) {
  792. printk(KERN_ERR "%s (rtl8180): Cannot map device memory\n",
  793. pci_name(pdev));
  794. goto err_free_dev;
  795. }
  796. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  797. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  798. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  799. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  800. priv->band.band = IEEE80211_BAND_2GHZ;
  801. priv->band.channels = priv->channels;
  802. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  803. priv->band.bitrates = priv->rates;
  804. priv->band.n_bitrates = 4;
  805. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  806. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  807. IEEE80211_HW_RX_INCLUDES_FCS |
  808. IEEE80211_HW_SIGNAL_UNSPEC;
  809. dev->vif_data_size = sizeof(struct rtl8180_vif);
  810. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION) |
  811. BIT(NL80211_IFTYPE_ADHOC);
  812. dev->queues = 1;
  813. dev->max_signal = 65;
  814. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  815. reg &= RTL818X_TX_CONF_HWVER_MASK;
  816. switch (reg) {
  817. case RTL818X_TX_CONF_R8180_ABCD:
  818. chip_name = "RTL8180";
  819. break;
  820. case RTL818X_TX_CONF_R8180_F:
  821. chip_name = "RTL8180vF";
  822. break;
  823. case RTL818X_TX_CONF_R8185_ABC:
  824. chip_name = "RTL8185";
  825. break;
  826. case RTL818X_TX_CONF_R8185_D:
  827. chip_name = "RTL8185vD";
  828. break;
  829. default:
  830. printk(KERN_ERR "%s (rtl8180): Unknown chip! (0x%x)\n",
  831. pci_name(pdev), reg >> 25);
  832. goto err_iounmap;
  833. }
  834. priv->r8185 = reg & RTL818X_TX_CONF_R8185_ABC;
  835. if (priv->r8185) {
  836. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  837. pci_try_set_mwi(pdev);
  838. }
  839. eeprom.data = dev;
  840. eeprom.register_read = rtl8180_eeprom_register_read;
  841. eeprom.register_write = rtl8180_eeprom_register_write;
  842. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  843. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  844. else
  845. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  846. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_PROGRAM);
  847. rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  848. udelay(10);
  849. eeprom_93cx6_read(&eeprom, 0x06, &eeprom_val);
  850. eeprom_val &= 0xFF;
  851. switch (eeprom_val) {
  852. case 1: rf_name = "Intersil";
  853. break;
  854. case 2: rf_name = "RFMD";
  855. break;
  856. case 3: priv->rf = &sa2400_rf_ops;
  857. break;
  858. case 4: priv->rf = &max2820_rf_ops;
  859. break;
  860. case 5: priv->rf = &grf5101_rf_ops;
  861. break;
  862. case 9: priv->rf = rtl8180_detect_rf(dev);
  863. break;
  864. case 10:
  865. rf_name = "RTL8255";
  866. break;
  867. default:
  868. printk(KERN_ERR "%s (rtl8180): Unknown RF! (0x%x)\n",
  869. pci_name(pdev), eeprom_val);
  870. goto err_iounmap;
  871. }
  872. if (!priv->rf) {
  873. printk(KERN_ERR "%s (rtl8180): %s RF frontend not supported!\n",
  874. pci_name(pdev), rf_name);
  875. goto err_iounmap;
  876. }
  877. eeprom_93cx6_read(&eeprom, 0x17, &eeprom_val);
  878. priv->csthreshold = eeprom_val >> 8;
  879. if (!priv->r8185) {
  880. __le32 anaparam;
  881. eeprom_93cx6_multiread(&eeprom, 0xD, (__le16 *)&anaparam, 2);
  882. priv->anaparam = le32_to_cpu(anaparam);
  883. eeprom_93cx6_read(&eeprom, 0x19, &priv->rfparam);
  884. }
  885. eeprom_93cx6_multiread(&eeprom, 0x7, (__le16 *)mac_addr, 3);
  886. if (!is_valid_ether_addr(mac_addr)) {
  887. printk(KERN_WARNING "%s (rtl8180): Invalid hwaddr! Using"
  888. " randomly generated MAC addr\n", pci_name(pdev));
  889. random_ether_addr(mac_addr);
  890. }
  891. SET_IEEE80211_PERM_ADDR(dev, mac_addr);
  892. /* CCK TX power */
  893. for (i = 0; i < 14; i += 2) {
  894. u16 txpwr;
  895. eeprom_93cx6_read(&eeprom, 0x10 + (i >> 1), &txpwr);
  896. priv->channels[i].hw_value = txpwr & 0xFF;
  897. priv->channels[i + 1].hw_value = txpwr >> 8;
  898. }
  899. /* OFDM TX power */
  900. if (priv->r8185) {
  901. for (i = 0; i < 14; i += 2) {
  902. u16 txpwr;
  903. eeprom_93cx6_read(&eeprom, 0x20 + (i >> 1), &txpwr);
  904. priv->channels[i].hw_value |= (txpwr & 0xFF) << 8;
  905. priv->channels[i + 1].hw_value |= txpwr & 0xFF00;
  906. }
  907. }
  908. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  909. spin_lock_init(&priv->lock);
  910. err = ieee80211_register_hw(dev);
  911. if (err) {
  912. printk(KERN_ERR "%s (rtl8180): Cannot register device\n",
  913. pci_name(pdev));
  914. goto err_iounmap;
  915. }
  916. wiphy_info(dev->wiphy, "hwaddr %pm, %s + %s\n",
  917. mac_addr, chip_name, priv->rf->name);
  918. return 0;
  919. err_iounmap:
  920. iounmap(priv->map);
  921. err_free_dev:
  922. pci_set_drvdata(pdev, NULL);
  923. ieee80211_free_hw(dev);
  924. err_free_reg:
  925. pci_release_regions(pdev);
  926. pci_disable_device(pdev);
  927. return err;
  928. }
  929. static void __devexit rtl8180_remove(struct pci_dev *pdev)
  930. {
  931. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  932. struct rtl8180_priv *priv;
  933. if (!dev)
  934. return;
  935. ieee80211_unregister_hw(dev);
  936. priv = dev->priv;
  937. pci_iounmap(pdev, priv->map);
  938. pci_release_regions(pdev);
  939. pci_disable_device(pdev);
  940. ieee80211_free_hw(dev);
  941. }
  942. #ifdef CONFIG_PM
  943. static int rtl8180_suspend(struct pci_dev *pdev, pm_message_t state)
  944. {
  945. pci_save_state(pdev);
  946. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  947. return 0;
  948. }
  949. static int rtl8180_resume(struct pci_dev *pdev)
  950. {
  951. pci_set_power_state(pdev, PCI_D0);
  952. pci_restore_state(pdev);
  953. return 0;
  954. }
  955. #endif /* CONFIG_PM */
  956. static struct pci_driver rtl8180_driver = {
  957. .name = KBUILD_MODNAME,
  958. .id_table = rtl8180_table,
  959. .probe = rtl8180_probe,
  960. .remove = __devexit_p(rtl8180_remove),
  961. #ifdef CONFIG_PM
  962. .suspend = rtl8180_suspend,
  963. .resume = rtl8180_resume,
  964. #endif /* CONFIG_PM */
  965. };
  966. static int __init rtl8180_init(void)
  967. {
  968. return pci_register_driver(&rtl8180_driver);
  969. }
  970. static void __exit rtl8180_exit(void)
  971. {
  972. pci_unregister_driver(&rtl8180_driver);
  973. }
  974. module_init(rtl8180_init);
  975. module_exit(rtl8180_exit);