pch_gbe_main.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/prefetch.h>
  23. #define DRV_VERSION "1.00"
  24. const char pch_driver_version[] = DRV_VERSION;
  25. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  26. #define PCH_GBE_MAR_ENTRIES 16
  27. #define PCH_GBE_SHORT_PKT 64
  28. #define DSC_INIT16 0xC000
  29. #define PCH_GBE_DMA_ALIGN 0
  30. #define PCH_GBE_DMA_PADDING 2
  31. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  32. #define PCH_GBE_COPYBREAK_DEFAULT 256
  33. #define PCH_GBE_PCI_BAR 1
  34. /* Macros for ML7223 */
  35. #define PCI_VENDOR_ID_ROHM 0x10db
  36. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  37. #define PCH_GBE_TX_WEIGHT 64
  38. #define PCH_GBE_RX_WEIGHT 64
  39. #define PCH_GBE_RX_BUFFER_WRITE 16
  40. /* Initialize the wake-on-LAN settings */
  41. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  42. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  43. PCH_GBE_CHIP_TYPE_INTERNAL | \
  44. PCH_GBE_RGMII_MODE_RGMII \
  45. )
  46. /* Ethertype field values */
  47. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  48. #define PCH_GBE_FRAME_SIZE_2048 2048
  49. #define PCH_GBE_FRAME_SIZE_4096 4096
  50. #define PCH_GBE_FRAME_SIZE_8192 8192
  51. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  52. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  53. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  54. #define PCH_GBE_DESC_UNUSED(R) \
  55. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  56. (R)->next_to_clean - (R)->next_to_use - 1)
  57. /* Pause packet value */
  58. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  59. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  60. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  61. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  62. #define PCH_GBE_ETH_ALEN 6
  63. /* This defines the bits that are set in the Interrupt Mask
  64. * Set/Read Register. Each bit is documented below:
  65. * o RXT0 = Receiver Timer Interrupt (ring 0)
  66. * o TXDW = Transmit Descriptor Written Back
  67. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  68. * o RXSEQ = Receive Sequence Error
  69. * o LSC = Link Status Change
  70. */
  71. #define PCH_GBE_INT_ENABLE_MASK ( \
  72. PCH_GBE_INT_RX_DMA_CMPLT | \
  73. PCH_GBE_INT_RX_DSC_EMP | \
  74. PCH_GBE_INT_WOL_DET | \
  75. PCH_GBE_INT_TX_CMPLT \
  76. )
  77. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  78. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  79. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  80. int data);
  81. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  82. {
  83. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  84. }
  85. /**
  86. * pch_gbe_mac_read_mac_addr - Read MAC address
  87. * @hw: Pointer to the HW structure
  88. * Returns
  89. * 0: Successful.
  90. */
  91. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  92. {
  93. u32 adr1a, adr1b;
  94. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  95. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  96. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  97. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  98. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  99. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  100. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  101. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  102. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  103. return 0;
  104. }
  105. /**
  106. * pch_gbe_wait_clr_bit - Wait to clear a bit
  107. * @reg: Pointer of register
  108. * @busy: Busy bit
  109. */
  110. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  111. {
  112. u32 tmp;
  113. /* wait busy */
  114. tmp = 1000;
  115. while ((ioread32(reg) & bit) && --tmp)
  116. cpu_relax();
  117. if (!tmp)
  118. pr_err("Error: busy bit is not cleared\n");
  119. }
  120. /**
  121. * pch_gbe_mac_mar_set - Set MAC address register
  122. * @hw: Pointer to the HW structure
  123. * @addr: Pointer to the MAC address
  124. * @index: MAC address array register
  125. */
  126. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  127. {
  128. u32 mar_low, mar_high, adrmask;
  129. pr_debug("index : 0x%x\n", index);
  130. /*
  131. * HW expects these in little endian so we reverse the byte order
  132. * from network order (big endian) to little endian
  133. */
  134. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  135. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  136. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  137. /* Stop the MAC Address of index. */
  138. adrmask = ioread32(&hw->reg->ADDR_MASK);
  139. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  140. /* wait busy */
  141. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  142. /* Set the MAC address to the MAC address 1A/1B register */
  143. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  144. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  145. /* Start the MAC address of index */
  146. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  147. /* wait busy */
  148. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  149. }
  150. /**
  151. * pch_gbe_mac_reset_hw - Reset hardware
  152. * @hw: Pointer to the HW structure
  153. */
  154. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  155. {
  156. /* Read the MAC address. and store to the private data */
  157. pch_gbe_mac_read_mac_addr(hw);
  158. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  159. #ifdef PCH_GBE_MAC_IFOP_RGMII
  160. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  161. #endif
  162. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  163. /* Setup the receive address */
  164. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  165. return;
  166. }
  167. /**
  168. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  169. * @hw: Pointer to the HW structure
  170. * @mar_count: Receive address registers
  171. */
  172. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  173. {
  174. u32 i;
  175. /* Setup the receive address */
  176. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  177. /* Zero out the other receive addresses */
  178. for (i = 1; i < mar_count; i++) {
  179. iowrite32(0, &hw->reg->mac_adr[i].high);
  180. iowrite32(0, &hw->reg->mac_adr[i].low);
  181. }
  182. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  183. /* wait busy */
  184. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  185. }
  186. /**
  187. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  188. * @hw: Pointer to the HW structure
  189. * @mc_addr_list: Array of multicast addresses to program
  190. * @mc_addr_count: Number of multicast addresses to program
  191. * @mar_used_count: The first MAC Address register free to program
  192. * @mar_total_num: Total number of supported MAC Address Registers
  193. */
  194. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  195. u8 *mc_addr_list, u32 mc_addr_count,
  196. u32 mar_used_count, u32 mar_total_num)
  197. {
  198. u32 i, adrmask;
  199. /* Load the first set of multicast addresses into the exact
  200. * filters (RAR). If there are not enough to fill the RAR
  201. * array, clear the filters.
  202. */
  203. for (i = mar_used_count; i < mar_total_num; i++) {
  204. if (mc_addr_count) {
  205. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  206. mc_addr_count--;
  207. mc_addr_list += PCH_GBE_ETH_ALEN;
  208. } else {
  209. /* Clear MAC address mask */
  210. adrmask = ioread32(&hw->reg->ADDR_MASK);
  211. iowrite32((adrmask | (0x0001 << i)),
  212. &hw->reg->ADDR_MASK);
  213. /* wait busy */
  214. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  215. /* Clear MAC address */
  216. iowrite32(0, &hw->reg->mac_adr[i].high);
  217. iowrite32(0, &hw->reg->mac_adr[i].low);
  218. }
  219. }
  220. }
  221. /**
  222. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  223. * @hw: Pointer to the HW structure
  224. * Returns
  225. * 0: Successful.
  226. * Negative value: Failed.
  227. */
  228. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  229. {
  230. struct pch_gbe_mac_info *mac = &hw->mac;
  231. u32 rx_fctrl;
  232. pr_debug("mac->fc = %u\n", mac->fc);
  233. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  234. switch (mac->fc) {
  235. case PCH_GBE_FC_NONE:
  236. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  237. mac->tx_fc_enable = false;
  238. break;
  239. case PCH_GBE_FC_RX_PAUSE:
  240. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  241. mac->tx_fc_enable = false;
  242. break;
  243. case PCH_GBE_FC_TX_PAUSE:
  244. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  245. mac->tx_fc_enable = true;
  246. break;
  247. case PCH_GBE_FC_FULL:
  248. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  249. mac->tx_fc_enable = true;
  250. break;
  251. default:
  252. pr_err("Flow control param set incorrectly\n");
  253. return -EINVAL;
  254. }
  255. if (mac->link_duplex == DUPLEX_HALF)
  256. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  257. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  258. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  259. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  260. return 0;
  261. }
  262. /**
  263. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  264. * @hw: Pointer to the HW structure
  265. * @wu_evt: Wake up event
  266. */
  267. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  268. {
  269. u32 addr_mask;
  270. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  271. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  272. if (wu_evt) {
  273. /* Set Wake-On-Lan address mask */
  274. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  275. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  276. /* wait busy */
  277. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  278. iowrite32(0, &hw->reg->WOL_ST);
  279. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  280. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  281. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  282. } else {
  283. iowrite32(0, &hw->reg->WOL_CTRL);
  284. iowrite32(0, &hw->reg->WOL_ST);
  285. }
  286. return;
  287. }
  288. /**
  289. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  290. * @hw: Pointer to the HW structure
  291. * @addr: Address of PHY
  292. * @dir: Operetion. (Write or Read)
  293. * @reg: Access register of PHY
  294. * @data: Write data.
  295. *
  296. * Returns: Read date.
  297. */
  298. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  299. u16 data)
  300. {
  301. u32 data_out = 0;
  302. unsigned int i;
  303. unsigned long flags;
  304. spin_lock_irqsave(&hw->miim_lock, flags);
  305. for (i = 100; i; --i) {
  306. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  307. break;
  308. udelay(20);
  309. }
  310. if (i == 0) {
  311. pr_err("pch-gbe.miim won't go Ready\n");
  312. spin_unlock_irqrestore(&hw->miim_lock, flags);
  313. return 0; /* No way to indicate timeout error */
  314. }
  315. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  316. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  317. dir | data), &hw->reg->MIIM);
  318. for (i = 0; i < 100; i++) {
  319. udelay(20);
  320. data_out = ioread32(&hw->reg->MIIM);
  321. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  322. break;
  323. }
  324. spin_unlock_irqrestore(&hw->miim_lock, flags);
  325. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  326. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  327. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  328. return (u16) data_out;
  329. }
  330. /**
  331. * pch_gbe_mac_set_pause_packet - Set pause packet
  332. * @hw: Pointer to the HW structure
  333. */
  334. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  335. {
  336. unsigned long tmp2, tmp3;
  337. /* Set Pause packet */
  338. tmp2 = hw->mac.addr[1];
  339. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  340. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  341. tmp3 = hw->mac.addr[5];
  342. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  343. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  344. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  345. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  346. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  347. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  348. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  349. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  350. /* Transmit Pause Packet */
  351. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  352. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  353. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  354. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  355. ioread32(&hw->reg->PAUSE_PKT5));
  356. return;
  357. }
  358. /**
  359. * pch_gbe_alloc_queues - Allocate memory for all rings
  360. * @adapter: Board private structure to initialize
  361. * Returns
  362. * 0: Successfully
  363. * Negative value: Failed
  364. */
  365. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  366. {
  367. int size;
  368. size = (int)sizeof(struct pch_gbe_tx_ring);
  369. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  370. if (!adapter->tx_ring)
  371. return -ENOMEM;
  372. size = (int)sizeof(struct pch_gbe_rx_ring);
  373. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  374. if (!adapter->rx_ring) {
  375. kfree(adapter->tx_ring);
  376. return -ENOMEM;
  377. }
  378. return 0;
  379. }
  380. /**
  381. * pch_gbe_init_stats - Initialize status
  382. * @adapter: Board private structure to initialize
  383. */
  384. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  385. {
  386. memset(&adapter->stats, 0, sizeof(adapter->stats));
  387. return;
  388. }
  389. /**
  390. * pch_gbe_init_phy - Initialize PHY
  391. * @adapter: Board private structure to initialize
  392. * Returns
  393. * 0: Successfully
  394. * Negative value: Failed
  395. */
  396. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  397. {
  398. struct net_device *netdev = adapter->netdev;
  399. u32 addr;
  400. u16 bmcr, stat;
  401. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  402. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  403. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  404. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  405. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  406. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  407. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  408. break;
  409. }
  410. adapter->hw.phy.addr = adapter->mii.phy_id;
  411. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  412. if (addr == 32)
  413. return -EAGAIN;
  414. /* Selected the phy and isolate the rest */
  415. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  416. if (addr != adapter->mii.phy_id) {
  417. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  418. BMCR_ISOLATE);
  419. } else {
  420. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  421. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  422. bmcr & ~BMCR_ISOLATE);
  423. }
  424. }
  425. /* MII setup */
  426. adapter->mii.phy_id_mask = 0x1F;
  427. adapter->mii.reg_num_mask = 0x1F;
  428. adapter->mii.dev = adapter->netdev;
  429. adapter->mii.mdio_read = pch_gbe_mdio_read;
  430. adapter->mii.mdio_write = pch_gbe_mdio_write;
  431. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  432. return 0;
  433. }
  434. /**
  435. * pch_gbe_mdio_read - The read function for mii
  436. * @netdev: Network interface device structure
  437. * @addr: Phy ID
  438. * @reg: Access location
  439. * Returns
  440. * 0: Successfully
  441. * Negative value: Failed
  442. */
  443. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  444. {
  445. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  446. struct pch_gbe_hw *hw = &adapter->hw;
  447. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  448. (u16) 0);
  449. }
  450. /**
  451. * pch_gbe_mdio_write - The write function for mii
  452. * @netdev: Network interface device structure
  453. * @addr: Phy ID (not used)
  454. * @reg: Access location
  455. * @data: Write data
  456. */
  457. static void pch_gbe_mdio_write(struct net_device *netdev,
  458. int addr, int reg, int data)
  459. {
  460. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  461. struct pch_gbe_hw *hw = &adapter->hw;
  462. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  463. }
  464. /**
  465. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  466. * @work: Pointer of board private structure
  467. */
  468. static void pch_gbe_reset_task(struct work_struct *work)
  469. {
  470. struct pch_gbe_adapter *adapter;
  471. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  472. rtnl_lock();
  473. pch_gbe_reinit_locked(adapter);
  474. rtnl_unlock();
  475. }
  476. /**
  477. * pch_gbe_reinit_locked- Re-initialization
  478. * @adapter: Board private structure
  479. */
  480. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  481. {
  482. pch_gbe_down(adapter);
  483. pch_gbe_up(adapter);
  484. }
  485. /**
  486. * pch_gbe_reset - Reset GbE
  487. * @adapter: Board private structure
  488. */
  489. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  490. {
  491. pch_gbe_mac_reset_hw(&adapter->hw);
  492. /* Setup the receive address. */
  493. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  494. if (pch_gbe_hal_init_hw(&adapter->hw))
  495. pr_err("Hardware Error\n");
  496. }
  497. /**
  498. * pch_gbe_free_irq - Free an interrupt
  499. * @adapter: Board private structure
  500. */
  501. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  502. {
  503. struct net_device *netdev = adapter->netdev;
  504. free_irq(adapter->pdev->irq, netdev);
  505. if (adapter->have_msi) {
  506. pci_disable_msi(adapter->pdev);
  507. pr_debug("call pci_disable_msi\n");
  508. }
  509. }
  510. /**
  511. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  512. * @adapter: Board private structure
  513. */
  514. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  515. {
  516. struct pch_gbe_hw *hw = &adapter->hw;
  517. atomic_inc(&adapter->irq_sem);
  518. iowrite32(0, &hw->reg->INT_EN);
  519. ioread32(&hw->reg->INT_ST);
  520. synchronize_irq(adapter->pdev->irq);
  521. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  522. }
  523. /**
  524. * pch_gbe_irq_enable - Enable default interrupt generation settings
  525. * @adapter: Board private structure
  526. */
  527. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  528. {
  529. struct pch_gbe_hw *hw = &adapter->hw;
  530. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  531. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  532. ioread32(&hw->reg->INT_ST);
  533. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  534. }
  535. /**
  536. * pch_gbe_setup_tctl - configure the Transmit control registers
  537. * @adapter: Board private structure
  538. */
  539. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  540. {
  541. struct pch_gbe_hw *hw = &adapter->hw;
  542. u32 tx_mode, tcpip;
  543. tx_mode = PCH_GBE_TM_LONG_PKT |
  544. PCH_GBE_TM_ST_AND_FD |
  545. PCH_GBE_TM_SHORT_PKT |
  546. PCH_GBE_TM_TH_TX_STRT_8 |
  547. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  548. iowrite32(tx_mode, &hw->reg->TX_MODE);
  549. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  550. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  551. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  552. return;
  553. }
  554. /**
  555. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  556. * @adapter: Board private structure
  557. */
  558. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  559. {
  560. struct pch_gbe_hw *hw = &adapter->hw;
  561. u32 tdba, tdlen, dctrl;
  562. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  563. (unsigned long long)adapter->tx_ring->dma,
  564. adapter->tx_ring->size);
  565. /* Setup the HW Tx Head and Tail descriptor pointers */
  566. tdba = adapter->tx_ring->dma;
  567. tdlen = adapter->tx_ring->size - 0x10;
  568. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  569. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  570. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  571. /* Enables Transmission DMA */
  572. dctrl = ioread32(&hw->reg->DMA_CTRL);
  573. dctrl |= PCH_GBE_TX_DMA_EN;
  574. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  575. }
  576. /**
  577. * pch_gbe_setup_rctl - Configure the receive control registers
  578. * @adapter: Board private structure
  579. */
  580. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  581. {
  582. struct net_device *netdev = adapter->netdev;
  583. struct pch_gbe_hw *hw = &adapter->hw;
  584. u32 rx_mode, tcpip;
  585. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  586. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  587. iowrite32(rx_mode, &hw->reg->RX_MODE);
  588. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  589. if (netdev->features & NETIF_F_RXCSUM) {
  590. tcpip &= ~PCH_GBE_RX_TCPIPACC_OFF;
  591. tcpip |= PCH_GBE_RX_TCPIPACC_EN;
  592. } else {
  593. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  594. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  595. }
  596. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  597. return;
  598. }
  599. /**
  600. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  601. * @adapter: Board private structure
  602. */
  603. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  604. {
  605. struct pch_gbe_hw *hw = &adapter->hw;
  606. u32 rdba, rdlen, rctl, rxdma;
  607. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  608. (unsigned long long)adapter->rx_ring->dma,
  609. adapter->rx_ring->size);
  610. pch_gbe_mac_force_mac_fc(hw);
  611. /* Disables Receive MAC */
  612. rctl = ioread32(&hw->reg->MAC_RX_EN);
  613. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  614. /* Disables Receive DMA */
  615. rxdma = ioread32(&hw->reg->DMA_CTRL);
  616. rxdma &= ~PCH_GBE_RX_DMA_EN;
  617. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  618. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  619. ioread32(&hw->reg->MAC_RX_EN),
  620. ioread32(&hw->reg->DMA_CTRL));
  621. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  622. * the Base and Length of the Rx Descriptor Ring */
  623. rdba = adapter->rx_ring->dma;
  624. rdlen = adapter->rx_ring->size - 0x10;
  625. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  626. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  627. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  628. /* Enables Receive DMA */
  629. rxdma = ioread32(&hw->reg->DMA_CTRL);
  630. rxdma |= PCH_GBE_RX_DMA_EN;
  631. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  632. /* Enables Receive */
  633. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  634. }
  635. /**
  636. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  637. * @adapter: Board private structure
  638. * @buffer_info: Buffer information structure
  639. */
  640. static void pch_gbe_unmap_and_free_tx_resource(
  641. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  642. {
  643. if (buffer_info->mapped) {
  644. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  645. buffer_info->length, DMA_TO_DEVICE);
  646. buffer_info->mapped = false;
  647. }
  648. if (buffer_info->skb) {
  649. dev_kfree_skb_any(buffer_info->skb);
  650. buffer_info->skb = NULL;
  651. }
  652. }
  653. /**
  654. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  655. * @adapter: Board private structure
  656. * @buffer_info: Buffer information structure
  657. */
  658. static void pch_gbe_unmap_and_free_rx_resource(
  659. struct pch_gbe_adapter *adapter,
  660. struct pch_gbe_buffer *buffer_info)
  661. {
  662. if (buffer_info->mapped) {
  663. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  664. buffer_info->length, DMA_FROM_DEVICE);
  665. buffer_info->mapped = false;
  666. }
  667. if (buffer_info->skb) {
  668. dev_kfree_skb_any(buffer_info->skb);
  669. buffer_info->skb = NULL;
  670. }
  671. }
  672. /**
  673. * pch_gbe_clean_tx_ring - Free Tx Buffers
  674. * @adapter: Board private structure
  675. * @tx_ring: Ring to be cleaned
  676. */
  677. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  678. struct pch_gbe_tx_ring *tx_ring)
  679. {
  680. struct pch_gbe_hw *hw = &adapter->hw;
  681. struct pch_gbe_buffer *buffer_info;
  682. unsigned long size;
  683. unsigned int i;
  684. /* Free all the Tx ring sk_buffs */
  685. for (i = 0; i < tx_ring->count; i++) {
  686. buffer_info = &tx_ring->buffer_info[i];
  687. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  688. }
  689. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  690. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  691. memset(tx_ring->buffer_info, 0, size);
  692. /* Zero out the descriptor ring */
  693. memset(tx_ring->desc, 0, tx_ring->size);
  694. tx_ring->next_to_use = 0;
  695. tx_ring->next_to_clean = 0;
  696. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  697. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  698. }
  699. /**
  700. * pch_gbe_clean_rx_ring - Free Rx Buffers
  701. * @adapter: Board private structure
  702. * @rx_ring: Ring to free buffers from
  703. */
  704. static void
  705. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  706. struct pch_gbe_rx_ring *rx_ring)
  707. {
  708. struct pch_gbe_hw *hw = &adapter->hw;
  709. struct pch_gbe_buffer *buffer_info;
  710. unsigned long size;
  711. unsigned int i;
  712. /* Free all the Rx ring sk_buffs */
  713. for (i = 0; i < rx_ring->count; i++) {
  714. buffer_info = &rx_ring->buffer_info[i];
  715. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  716. }
  717. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  718. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  719. memset(rx_ring->buffer_info, 0, size);
  720. /* Zero out the descriptor ring */
  721. memset(rx_ring->desc, 0, rx_ring->size);
  722. rx_ring->next_to_clean = 0;
  723. rx_ring->next_to_use = 0;
  724. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  725. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  726. }
  727. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  728. u16 duplex)
  729. {
  730. struct pch_gbe_hw *hw = &adapter->hw;
  731. unsigned long rgmii = 0;
  732. /* Set the RGMII control. */
  733. #ifdef PCH_GBE_MAC_IFOP_RGMII
  734. switch (speed) {
  735. case SPEED_10:
  736. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  737. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  738. break;
  739. case SPEED_100:
  740. rgmii = (PCH_GBE_RGMII_RATE_25M |
  741. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  742. break;
  743. case SPEED_1000:
  744. rgmii = (PCH_GBE_RGMII_RATE_125M |
  745. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  746. break;
  747. }
  748. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  749. #else /* GMII */
  750. rgmii = 0;
  751. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  752. #endif
  753. }
  754. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  755. u16 duplex)
  756. {
  757. struct net_device *netdev = adapter->netdev;
  758. struct pch_gbe_hw *hw = &adapter->hw;
  759. unsigned long mode = 0;
  760. /* Set the communication mode */
  761. switch (speed) {
  762. case SPEED_10:
  763. mode = PCH_GBE_MODE_MII_ETHER;
  764. netdev->tx_queue_len = 10;
  765. break;
  766. case SPEED_100:
  767. mode = PCH_GBE_MODE_MII_ETHER;
  768. netdev->tx_queue_len = 100;
  769. break;
  770. case SPEED_1000:
  771. mode = PCH_GBE_MODE_GMII_ETHER;
  772. break;
  773. }
  774. if (duplex == DUPLEX_FULL)
  775. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  776. else
  777. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  778. iowrite32(mode, &hw->reg->MODE);
  779. }
  780. /**
  781. * pch_gbe_watchdog - Watchdog process
  782. * @data: Board private structure
  783. */
  784. static void pch_gbe_watchdog(unsigned long data)
  785. {
  786. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  787. struct net_device *netdev = adapter->netdev;
  788. struct pch_gbe_hw *hw = &adapter->hw;
  789. pr_debug("right now = %ld\n", jiffies);
  790. pch_gbe_update_stats(adapter);
  791. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  792. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  793. netdev->tx_queue_len = adapter->tx_queue_len;
  794. /* mii library handles link maintenance tasks */
  795. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  796. pr_err("ethtool get setting Error\n");
  797. mod_timer(&adapter->watchdog_timer,
  798. round_jiffies(jiffies +
  799. PCH_GBE_WATCHDOG_PERIOD));
  800. return;
  801. }
  802. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  803. hw->mac.link_duplex = cmd.duplex;
  804. /* Set the RGMII control. */
  805. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  806. hw->mac.link_duplex);
  807. /* Set the communication mode */
  808. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  809. hw->mac.link_duplex);
  810. netdev_dbg(netdev,
  811. "Link is Up %d Mbps %s-Duplex\n",
  812. hw->mac.link_speed,
  813. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  814. netif_carrier_on(netdev);
  815. netif_wake_queue(netdev);
  816. } else if ((!mii_link_ok(&adapter->mii)) &&
  817. (netif_carrier_ok(netdev))) {
  818. netdev_dbg(netdev, "NIC Link is Down\n");
  819. hw->mac.link_speed = SPEED_10;
  820. hw->mac.link_duplex = DUPLEX_HALF;
  821. netif_carrier_off(netdev);
  822. netif_stop_queue(netdev);
  823. }
  824. mod_timer(&adapter->watchdog_timer,
  825. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  826. }
  827. /**
  828. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  829. * @adapter: Board private structure
  830. * @tx_ring: Tx descriptor ring structure
  831. * @skb: Sockt buffer structure
  832. */
  833. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  834. struct pch_gbe_tx_ring *tx_ring,
  835. struct sk_buff *skb)
  836. {
  837. struct pch_gbe_hw *hw = &adapter->hw;
  838. struct pch_gbe_tx_desc *tx_desc;
  839. struct pch_gbe_buffer *buffer_info;
  840. struct sk_buff *tmp_skb;
  841. unsigned int frame_ctrl;
  842. unsigned int ring_num;
  843. unsigned long flags;
  844. /*-- Set frame control --*/
  845. frame_ctrl = 0;
  846. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  847. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  848. if (skb->ip_summed == CHECKSUM_NONE)
  849. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  850. /* Performs checksum processing */
  851. /*
  852. * It is because the hardware accelerator does not support a checksum,
  853. * when the received data size is less than 64 bytes.
  854. */
  855. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  856. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  857. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  858. if (skb->protocol == htons(ETH_P_IP)) {
  859. struct iphdr *iph = ip_hdr(skb);
  860. unsigned int offset;
  861. iph->check = 0;
  862. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  863. offset = skb_transport_offset(skb);
  864. if (iph->protocol == IPPROTO_TCP) {
  865. skb->csum = 0;
  866. tcp_hdr(skb)->check = 0;
  867. skb->csum = skb_checksum(skb, offset,
  868. skb->len - offset, 0);
  869. tcp_hdr(skb)->check =
  870. csum_tcpudp_magic(iph->saddr,
  871. iph->daddr,
  872. skb->len - offset,
  873. IPPROTO_TCP,
  874. skb->csum);
  875. } else if (iph->protocol == IPPROTO_UDP) {
  876. skb->csum = 0;
  877. udp_hdr(skb)->check = 0;
  878. skb->csum =
  879. skb_checksum(skb, offset,
  880. skb->len - offset, 0);
  881. udp_hdr(skb)->check =
  882. csum_tcpudp_magic(iph->saddr,
  883. iph->daddr,
  884. skb->len - offset,
  885. IPPROTO_UDP,
  886. skb->csum);
  887. }
  888. }
  889. }
  890. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  891. ring_num = tx_ring->next_to_use;
  892. if (unlikely((ring_num + 1) == tx_ring->count))
  893. tx_ring->next_to_use = 0;
  894. else
  895. tx_ring->next_to_use = ring_num + 1;
  896. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  897. buffer_info = &tx_ring->buffer_info[ring_num];
  898. tmp_skb = buffer_info->skb;
  899. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  900. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  901. tmp_skb->data[ETH_HLEN] = 0x00;
  902. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  903. tmp_skb->len = skb->len;
  904. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  905. (skb->len - ETH_HLEN));
  906. /*-- Set Buffer information --*/
  907. buffer_info->length = tmp_skb->len;
  908. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  909. buffer_info->length,
  910. DMA_TO_DEVICE);
  911. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  912. pr_err("TX DMA map failed\n");
  913. buffer_info->dma = 0;
  914. buffer_info->time_stamp = 0;
  915. tx_ring->next_to_use = ring_num;
  916. return;
  917. }
  918. buffer_info->mapped = true;
  919. buffer_info->time_stamp = jiffies;
  920. /*-- Set Tx descriptor --*/
  921. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  922. tx_desc->buffer_addr = (buffer_info->dma);
  923. tx_desc->length = (tmp_skb->len);
  924. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  925. tx_desc->tx_frame_ctrl = (frame_ctrl);
  926. tx_desc->gbec_status = (DSC_INIT16);
  927. if (unlikely(++ring_num == tx_ring->count))
  928. ring_num = 0;
  929. /* Update software pointer of TX descriptor */
  930. iowrite32(tx_ring->dma +
  931. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  932. &hw->reg->TX_DSC_SW_P);
  933. dev_kfree_skb_any(skb);
  934. }
  935. /**
  936. * pch_gbe_update_stats - Update the board statistics counters
  937. * @adapter: Board private structure
  938. */
  939. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  940. {
  941. struct net_device *netdev = adapter->netdev;
  942. struct pci_dev *pdev = adapter->pdev;
  943. struct pch_gbe_hw_stats *stats = &adapter->stats;
  944. unsigned long flags;
  945. /*
  946. * Prevent stats update while adapter is being reset, or if the pci
  947. * connection is down.
  948. */
  949. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  950. return;
  951. spin_lock_irqsave(&adapter->stats_lock, flags);
  952. /* Update device status "adapter->stats" */
  953. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  954. stats->tx_errors = stats->tx_length_errors +
  955. stats->tx_aborted_errors +
  956. stats->tx_carrier_errors + stats->tx_timeout_count;
  957. /* Update network device status "adapter->net_stats" */
  958. netdev->stats.rx_packets = stats->rx_packets;
  959. netdev->stats.rx_bytes = stats->rx_bytes;
  960. netdev->stats.rx_dropped = stats->rx_dropped;
  961. netdev->stats.tx_packets = stats->tx_packets;
  962. netdev->stats.tx_bytes = stats->tx_bytes;
  963. netdev->stats.tx_dropped = stats->tx_dropped;
  964. /* Fill out the OS statistics structure */
  965. netdev->stats.multicast = stats->multicast;
  966. netdev->stats.collisions = stats->collisions;
  967. /* Rx Errors */
  968. netdev->stats.rx_errors = stats->rx_errors;
  969. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  970. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  971. /* Tx Errors */
  972. netdev->stats.tx_errors = stats->tx_errors;
  973. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  974. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  975. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  976. }
  977. /**
  978. * pch_gbe_intr - Interrupt Handler
  979. * @irq: Interrupt number
  980. * @data: Pointer to a network interface device structure
  981. * Returns
  982. * - IRQ_HANDLED: Our interrupt
  983. * - IRQ_NONE: Not our interrupt
  984. */
  985. static irqreturn_t pch_gbe_intr(int irq, void *data)
  986. {
  987. struct net_device *netdev = data;
  988. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  989. struct pch_gbe_hw *hw = &adapter->hw;
  990. u32 int_st;
  991. u32 int_en;
  992. /* Check request status */
  993. int_st = ioread32(&hw->reg->INT_ST);
  994. int_st = int_st & ioread32(&hw->reg->INT_EN);
  995. /* When request status is no interruption factor */
  996. if (unlikely(!int_st))
  997. return IRQ_NONE; /* Not our interrupt. End processing. */
  998. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  999. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1000. adapter->stats.intr_rx_frame_err_count++;
  1001. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1002. adapter->stats.intr_rx_fifo_err_count++;
  1003. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1004. adapter->stats.intr_rx_dma_err_count++;
  1005. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1006. adapter->stats.intr_tx_fifo_err_count++;
  1007. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1008. adapter->stats.intr_tx_dma_err_count++;
  1009. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1010. adapter->stats.intr_tcpip_err_count++;
  1011. /* When Rx descriptor is empty */
  1012. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1013. adapter->stats.intr_rx_dsc_empty_count++;
  1014. pr_err("Rx descriptor is empty\n");
  1015. int_en = ioread32(&hw->reg->INT_EN);
  1016. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1017. if (hw->mac.tx_fc_enable) {
  1018. /* Set Pause packet */
  1019. pch_gbe_mac_set_pause_packet(hw);
  1020. }
  1021. if ((int_en & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))
  1022. == 0) {
  1023. return IRQ_HANDLED;
  1024. }
  1025. }
  1026. /* When request status is Receive interruption */
  1027. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT))) {
  1028. if (likely(napi_schedule_prep(&adapter->napi))) {
  1029. /* Enable only Rx Descriptor empty */
  1030. atomic_inc(&adapter->irq_sem);
  1031. int_en = ioread32(&hw->reg->INT_EN);
  1032. int_en &=
  1033. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1034. iowrite32(int_en, &hw->reg->INT_EN);
  1035. /* Start polling for NAPI */
  1036. __napi_schedule(&adapter->napi);
  1037. }
  1038. }
  1039. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1040. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1041. return IRQ_HANDLED;
  1042. }
  1043. /**
  1044. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1045. * @adapter: Board private structure
  1046. * @rx_ring: Rx descriptor ring
  1047. * @cleaned_count: Cleaned count
  1048. */
  1049. static void
  1050. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1051. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1052. {
  1053. struct net_device *netdev = adapter->netdev;
  1054. struct pci_dev *pdev = adapter->pdev;
  1055. struct pch_gbe_hw *hw = &adapter->hw;
  1056. struct pch_gbe_rx_desc *rx_desc;
  1057. struct pch_gbe_buffer *buffer_info;
  1058. struct sk_buff *skb;
  1059. unsigned int i;
  1060. unsigned int bufsz;
  1061. bufsz = adapter->rx_buffer_len + PCH_GBE_DMA_ALIGN;
  1062. i = rx_ring->next_to_use;
  1063. while ((cleaned_count--)) {
  1064. buffer_info = &rx_ring->buffer_info[i];
  1065. skb = buffer_info->skb;
  1066. if (skb) {
  1067. skb_trim(skb, 0);
  1068. } else {
  1069. skb = netdev_alloc_skb(netdev, bufsz);
  1070. if (unlikely(!skb)) {
  1071. /* Better luck next round */
  1072. adapter->stats.rx_alloc_buff_failed++;
  1073. break;
  1074. }
  1075. /* 64byte align */
  1076. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1077. buffer_info->skb = skb;
  1078. buffer_info->length = adapter->rx_buffer_len;
  1079. }
  1080. buffer_info->dma = dma_map_single(&pdev->dev,
  1081. skb->data,
  1082. buffer_info->length,
  1083. DMA_FROM_DEVICE);
  1084. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1085. dev_kfree_skb(skb);
  1086. buffer_info->skb = NULL;
  1087. buffer_info->dma = 0;
  1088. adapter->stats.rx_alloc_buff_failed++;
  1089. break; /* while !buffer_info->skb */
  1090. }
  1091. buffer_info->mapped = true;
  1092. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1093. rx_desc->buffer_addr = (buffer_info->dma);
  1094. rx_desc->gbec_status = DSC_INIT16;
  1095. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1096. i, (unsigned long long)buffer_info->dma,
  1097. buffer_info->length);
  1098. if (unlikely(++i == rx_ring->count))
  1099. i = 0;
  1100. }
  1101. if (likely(rx_ring->next_to_use != i)) {
  1102. rx_ring->next_to_use = i;
  1103. if (unlikely(i-- == 0))
  1104. i = (rx_ring->count - 1);
  1105. iowrite32(rx_ring->dma +
  1106. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1107. &hw->reg->RX_DSC_SW_P);
  1108. }
  1109. return;
  1110. }
  1111. /**
  1112. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1113. * @adapter: Board private structure
  1114. * @tx_ring: Tx descriptor ring
  1115. */
  1116. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1117. struct pch_gbe_tx_ring *tx_ring)
  1118. {
  1119. struct pch_gbe_buffer *buffer_info;
  1120. struct sk_buff *skb;
  1121. unsigned int i;
  1122. unsigned int bufsz;
  1123. struct pch_gbe_tx_desc *tx_desc;
  1124. bufsz =
  1125. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1126. for (i = 0; i < tx_ring->count; i++) {
  1127. buffer_info = &tx_ring->buffer_info[i];
  1128. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1129. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1130. buffer_info->skb = skb;
  1131. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1132. tx_desc->gbec_status = (DSC_INIT16);
  1133. }
  1134. return;
  1135. }
  1136. /**
  1137. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1138. * @adapter: Board private structure
  1139. * @tx_ring: Tx descriptor ring
  1140. * Returns
  1141. * true: Cleaned the descriptor
  1142. * false: Not cleaned the descriptor
  1143. */
  1144. static bool
  1145. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1146. struct pch_gbe_tx_ring *tx_ring)
  1147. {
  1148. struct pch_gbe_tx_desc *tx_desc;
  1149. struct pch_gbe_buffer *buffer_info;
  1150. struct sk_buff *skb;
  1151. unsigned int i;
  1152. unsigned int cleaned_count = 0;
  1153. bool cleaned = false;
  1154. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1155. i = tx_ring->next_to_clean;
  1156. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1157. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1158. tx_desc->gbec_status, tx_desc->dma_status);
  1159. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1160. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1161. cleaned = true;
  1162. buffer_info = &tx_ring->buffer_info[i];
  1163. skb = buffer_info->skb;
  1164. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1165. adapter->stats.tx_aborted_errors++;
  1166. pr_err("Transfer Abort Error\n");
  1167. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1168. ) {
  1169. adapter->stats.tx_carrier_errors++;
  1170. pr_err("Transfer Carrier Sense Error\n");
  1171. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1172. ) {
  1173. adapter->stats.tx_aborted_errors++;
  1174. pr_err("Transfer Collision Abort Error\n");
  1175. } else if ((tx_desc->gbec_status &
  1176. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1177. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1178. adapter->stats.collisions++;
  1179. adapter->stats.tx_packets++;
  1180. adapter->stats.tx_bytes += skb->len;
  1181. pr_debug("Transfer Collision\n");
  1182. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1183. ) {
  1184. adapter->stats.tx_packets++;
  1185. adapter->stats.tx_bytes += skb->len;
  1186. }
  1187. if (buffer_info->mapped) {
  1188. pr_debug("unmap buffer_info->dma : %d\n", i);
  1189. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1190. buffer_info->length, DMA_TO_DEVICE);
  1191. buffer_info->mapped = false;
  1192. }
  1193. if (buffer_info->skb) {
  1194. pr_debug("trim buffer_info->skb : %d\n", i);
  1195. skb_trim(buffer_info->skb, 0);
  1196. }
  1197. tx_desc->gbec_status = DSC_INIT16;
  1198. if (unlikely(++i == tx_ring->count))
  1199. i = 0;
  1200. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1201. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1202. if (cleaned_count++ == PCH_GBE_TX_WEIGHT)
  1203. break;
  1204. }
  1205. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1206. cleaned_count);
  1207. /* Recover from running out of Tx resources in xmit_frame */
  1208. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1209. netif_wake_queue(adapter->netdev);
  1210. adapter->stats.tx_restart_count++;
  1211. pr_debug("Tx wake queue\n");
  1212. }
  1213. spin_lock(&adapter->tx_queue_lock);
  1214. tx_ring->next_to_clean = i;
  1215. spin_unlock(&adapter->tx_queue_lock);
  1216. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1217. return cleaned;
  1218. }
  1219. /**
  1220. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1221. * @adapter: Board private structure
  1222. * @rx_ring: Rx descriptor ring
  1223. * @work_done: Completed count
  1224. * @work_to_do: Request count
  1225. * Returns
  1226. * true: Cleaned the descriptor
  1227. * false: Not cleaned the descriptor
  1228. */
  1229. static bool
  1230. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1231. struct pch_gbe_rx_ring *rx_ring,
  1232. int *work_done, int work_to_do)
  1233. {
  1234. struct net_device *netdev = adapter->netdev;
  1235. struct pci_dev *pdev = adapter->pdev;
  1236. struct pch_gbe_buffer *buffer_info;
  1237. struct pch_gbe_rx_desc *rx_desc;
  1238. u32 length;
  1239. unsigned int i;
  1240. unsigned int cleaned_count = 0;
  1241. bool cleaned = false;
  1242. struct sk_buff *skb, *new_skb;
  1243. u8 dma_status;
  1244. u16 gbec_status;
  1245. u32 tcp_ip_status;
  1246. i = rx_ring->next_to_clean;
  1247. while (*work_done < work_to_do) {
  1248. /* Check Rx descriptor status */
  1249. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1250. if (rx_desc->gbec_status == DSC_INIT16)
  1251. break;
  1252. cleaned = true;
  1253. cleaned_count++;
  1254. dma_status = rx_desc->dma_status;
  1255. gbec_status = rx_desc->gbec_status;
  1256. tcp_ip_status = rx_desc->tcp_ip_status;
  1257. rx_desc->gbec_status = DSC_INIT16;
  1258. buffer_info = &rx_ring->buffer_info[i];
  1259. skb = buffer_info->skb;
  1260. /* unmap dma */
  1261. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1262. buffer_info->length, DMA_FROM_DEVICE);
  1263. buffer_info->mapped = false;
  1264. /* Prefetch the packet */
  1265. prefetch(skb->data);
  1266. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1267. "TCP:0x%08x] BufInf = 0x%p\n",
  1268. i, dma_status, gbec_status, tcp_ip_status,
  1269. buffer_info);
  1270. /* Error check */
  1271. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1272. adapter->stats.rx_frame_errors++;
  1273. pr_err("Receive Not Octal Error\n");
  1274. } else if (unlikely(gbec_status &
  1275. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1276. adapter->stats.rx_frame_errors++;
  1277. pr_err("Receive Nibble Error\n");
  1278. } else if (unlikely(gbec_status &
  1279. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1280. adapter->stats.rx_crc_errors++;
  1281. pr_err("Receive CRC Error\n");
  1282. } else {
  1283. /* get receive length */
  1284. /* length convert[-3] */
  1285. length = (rx_desc->rx_words_eob) - 3;
  1286. /* Decide the data conversion method */
  1287. if (!(netdev->features & NETIF_F_RXCSUM)) {
  1288. /* [Header:14][payload] */
  1289. if (NET_IP_ALIGN) {
  1290. /* Because alignment differs,
  1291. * the new_skb is newly allocated,
  1292. * and data is copied to new_skb.*/
  1293. new_skb = netdev_alloc_skb(netdev,
  1294. length + NET_IP_ALIGN);
  1295. if (!new_skb) {
  1296. /* dorrop error */
  1297. pr_err("New skb allocation "
  1298. "Error\n");
  1299. goto dorrop;
  1300. }
  1301. skb_reserve(new_skb, NET_IP_ALIGN);
  1302. memcpy(new_skb->data, skb->data,
  1303. length);
  1304. skb = new_skb;
  1305. } else {
  1306. /* DMA buffer is used as SKB as it is.*/
  1307. buffer_info->skb = NULL;
  1308. }
  1309. } else {
  1310. /* [Header:14][padding:2][payload] */
  1311. /* The length includes padding length */
  1312. length = length - PCH_GBE_DMA_PADDING;
  1313. if ((length < copybreak) ||
  1314. (NET_IP_ALIGN != PCH_GBE_DMA_PADDING)) {
  1315. /* Because alignment differs,
  1316. * the new_skb is newly allocated,
  1317. * and data is copied to new_skb.
  1318. * Padding data is deleted
  1319. * at the time of a copy.*/
  1320. new_skb = netdev_alloc_skb(netdev,
  1321. length + NET_IP_ALIGN);
  1322. if (!new_skb) {
  1323. /* dorrop error */
  1324. pr_err("New skb allocation "
  1325. "Error\n");
  1326. goto dorrop;
  1327. }
  1328. skb_reserve(new_skb, NET_IP_ALIGN);
  1329. memcpy(new_skb->data, skb->data,
  1330. ETH_HLEN);
  1331. memcpy(&new_skb->data[ETH_HLEN],
  1332. &skb->data[ETH_HLEN +
  1333. PCH_GBE_DMA_PADDING],
  1334. length - ETH_HLEN);
  1335. skb = new_skb;
  1336. } else {
  1337. /* Padding data is deleted
  1338. * by moving header data.*/
  1339. memmove(&skb->data[PCH_GBE_DMA_PADDING],
  1340. &skb->data[0], ETH_HLEN);
  1341. skb_reserve(skb, NET_IP_ALIGN);
  1342. buffer_info->skb = NULL;
  1343. }
  1344. }
  1345. /* The length includes FCS length */
  1346. length = length - ETH_FCS_LEN;
  1347. /* update status of driver */
  1348. adapter->stats.rx_bytes += length;
  1349. adapter->stats.rx_packets++;
  1350. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1351. adapter->stats.multicast++;
  1352. /* Write meta date of skb */
  1353. skb_put(skb, length);
  1354. skb->protocol = eth_type_trans(skb, netdev);
  1355. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1356. skb->ip_summed = CHECKSUM_NONE;
  1357. else
  1358. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1359. napi_gro_receive(&adapter->napi, skb);
  1360. (*work_done)++;
  1361. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1362. skb->ip_summed, length);
  1363. }
  1364. dorrop:
  1365. /* return some buffers to hardware, one at a time is too slow */
  1366. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1367. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1368. cleaned_count);
  1369. cleaned_count = 0;
  1370. }
  1371. if (++i == rx_ring->count)
  1372. i = 0;
  1373. }
  1374. rx_ring->next_to_clean = i;
  1375. if (cleaned_count)
  1376. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1377. return cleaned;
  1378. }
  1379. /**
  1380. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1381. * @adapter: Board private structure
  1382. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1383. * Returns
  1384. * 0: Successfully
  1385. * Negative value: Failed
  1386. */
  1387. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1388. struct pch_gbe_tx_ring *tx_ring)
  1389. {
  1390. struct pci_dev *pdev = adapter->pdev;
  1391. struct pch_gbe_tx_desc *tx_desc;
  1392. int size;
  1393. int desNo;
  1394. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1395. tx_ring->buffer_info = vzalloc(size);
  1396. if (!tx_ring->buffer_info) {
  1397. pr_err("Unable to allocate memory for the buffer information\n");
  1398. return -ENOMEM;
  1399. }
  1400. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1401. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1402. &tx_ring->dma, GFP_KERNEL);
  1403. if (!tx_ring->desc) {
  1404. vfree(tx_ring->buffer_info);
  1405. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1406. return -ENOMEM;
  1407. }
  1408. memset(tx_ring->desc, 0, tx_ring->size);
  1409. tx_ring->next_to_use = 0;
  1410. tx_ring->next_to_clean = 0;
  1411. spin_lock_init(&tx_ring->tx_lock);
  1412. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1413. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1414. tx_desc->gbec_status = DSC_INIT16;
  1415. }
  1416. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1417. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1418. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1419. tx_ring->next_to_clean, tx_ring->next_to_use);
  1420. return 0;
  1421. }
  1422. /**
  1423. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1424. * @adapter: Board private structure
  1425. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1426. * Returns
  1427. * 0: Successfully
  1428. * Negative value: Failed
  1429. */
  1430. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1431. struct pch_gbe_rx_ring *rx_ring)
  1432. {
  1433. struct pci_dev *pdev = adapter->pdev;
  1434. struct pch_gbe_rx_desc *rx_desc;
  1435. int size;
  1436. int desNo;
  1437. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1438. rx_ring->buffer_info = vzalloc(size);
  1439. if (!rx_ring->buffer_info) {
  1440. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1441. return -ENOMEM;
  1442. }
  1443. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1444. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1445. &rx_ring->dma, GFP_KERNEL);
  1446. if (!rx_ring->desc) {
  1447. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1448. vfree(rx_ring->buffer_info);
  1449. return -ENOMEM;
  1450. }
  1451. memset(rx_ring->desc, 0, rx_ring->size);
  1452. rx_ring->next_to_clean = 0;
  1453. rx_ring->next_to_use = 0;
  1454. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1455. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1456. rx_desc->gbec_status = DSC_INIT16;
  1457. }
  1458. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1459. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1460. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1461. rx_ring->next_to_clean, rx_ring->next_to_use);
  1462. return 0;
  1463. }
  1464. /**
  1465. * pch_gbe_free_tx_resources - Free Tx Resources
  1466. * @adapter: Board private structure
  1467. * @tx_ring: Tx descriptor ring for a specific queue
  1468. */
  1469. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1470. struct pch_gbe_tx_ring *tx_ring)
  1471. {
  1472. struct pci_dev *pdev = adapter->pdev;
  1473. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1474. vfree(tx_ring->buffer_info);
  1475. tx_ring->buffer_info = NULL;
  1476. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1477. tx_ring->desc = NULL;
  1478. }
  1479. /**
  1480. * pch_gbe_free_rx_resources - Free Rx Resources
  1481. * @adapter: Board private structure
  1482. * @rx_ring: Ring to clean the resources from
  1483. */
  1484. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1485. struct pch_gbe_rx_ring *rx_ring)
  1486. {
  1487. struct pci_dev *pdev = adapter->pdev;
  1488. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1489. vfree(rx_ring->buffer_info);
  1490. rx_ring->buffer_info = NULL;
  1491. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1492. rx_ring->desc = NULL;
  1493. }
  1494. /**
  1495. * pch_gbe_request_irq - Allocate an interrupt line
  1496. * @adapter: Board private structure
  1497. * Returns
  1498. * 0: Successfully
  1499. * Negative value: Failed
  1500. */
  1501. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1502. {
  1503. struct net_device *netdev = adapter->netdev;
  1504. int err;
  1505. int flags;
  1506. flags = IRQF_SHARED;
  1507. adapter->have_msi = false;
  1508. err = pci_enable_msi(adapter->pdev);
  1509. pr_debug("call pci_enable_msi\n");
  1510. if (err) {
  1511. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1512. } else {
  1513. flags = 0;
  1514. adapter->have_msi = true;
  1515. }
  1516. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1517. flags, netdev->name, netdev);
  1518. if (err)
  1519. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1520. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1521. adapter->have_msi, flags, err);
  1522. return err;
  1523. }
  1524. static void pch_gbe_set_multi(struct net_device *netdev);
  1525. /**
  1526. * pch_gbe_up - Up GbE network device
  1527. * @adapter: Board private structure
  1528. * Returns
  1529. * 0: Successfully
  1530. * Negative value: Failed
  1531. */
  1532. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1533. {
  1534. struct net_device *netdev = adapter->netdev;
  1535. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1536. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1537. int err;
  1538. /* hardware has been reset, we need to reload some things */
  1539. pch_gbe_set_multi(netdev);
  1540. pch_gbe_setup_tctl(adapter);
  1541. pch_gbe_configure_tx(adapter);
  1542. pch_gbe_setup_rctl(adapter);
  1543. pch_gbe_configure_rx(adapter);
  1544. err = pch_gbe_request_irq(adapter);
  1545. if (err) {
  1546. pr_err("Error: can't bring device up\n");
  1547. return err;
  1548. }
  1549. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1550. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1551. adapter->tx_queue_len = netdev->tx_queue_len;
  1552. mod_timer(&adapter->watchdog_timer, jiffies);
  1553. napi_enable(&adapter->napi);
  1554. pch_gbe_irq_enable(adapter);
  1555. netif_start_queue(adapter->netdev);
  1556. return 0;
  1557. }
  1558. /**
  1559. * pch_gbe_down - Down GbE network device
  1560. * @adapter: Board private structure
  1561. */
  1562. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1563. {
  1564. struct net_device *netdev = adapter->netdev;
  1565. /* signal that we're down so the interrupt handler does not
  1566. * reschedule our watchdog timer */
  1567. napi_disable(&adapter->napi);
  1568. atomic_set(&adapter->irq_sem, 0);
  1569. pch_gbe_irq_disable(adapter);
  1570. pch_gbe_free_irq(adapter);
  1571. del_timer_sync(&adapter->watchdog_timer);
  1572. netdev->tx_queue_len = adapter->tx_queue_len;
  1573. netif_carrier_off(netdev);
  1574. netif_stop_queue(netdev);
  1575. pch_gbe_reset(adapter);
  1576. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1577. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1578. }
  1579. /**
  1580. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1581. * @adapter: Board private structure to initialize
  1582. * Returns
  1583. * 0: Successfully
  1584. * Negative value: Failed
  1585. */
  1586. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1587. {
  1588. struct pch_gbe_hw *hw = &adapter->hw;
  1589. struct net_device *netdev = adapter->netdev;
  1590. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1591. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1592. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1593. /* Initialize the hardware-specific values */
  1594. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1595. pr_err("Hardware Initialization Failure\n");
  1596. return -EIO;
  1597. }
  1598. if (pch_gbe_alloc_queues(adapter)) {
  1599. pr_err("Unable to allocate memory for queues\n");
  1600. return -ENOMEM;
  1601. }
  1602. spin_lock_init(&adapter->hw.miim_lock);
  1603. spin_lock_init(&adapter->tx_queue_lock);
  1604. spin_lock_init(&adapter->stats_lock);
  1605. spin_lock_init(&adapter->ethtool_lock);
  1606. atomic_set(&adapter->irq_sem, 0);
  1607. pch_gbe_irq_disable(adapter);
  1608. pch_gbe_init_stats(adapter);
  1609. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1610. (u32) adapter->rx_buffer_len,
  1611. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1612. return 0;
  1613. }
  1614. /**
  1615. * pch_gbe_open - Called when a network interface is made active
  1616. * @netdev: Network interface device structure
  1617. * Returns
  1618. * 0: Successfully
  1619. * Negative value: Failed
  1620. */
  1621. static int pch_gbe_open(struct net_device *netdev)
  1622. {
  1623. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1624. struct pch_gbe_hw *hw = &adapter->hw;
  1625. int err;
  1626. /* allocate transmit descriptors */
  1627. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1628. if (err)
  1629. goto err_setup_tx;
  1630. /* allocate receive descriptors */
  1631. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1632. if (err)
  1633. goto err_setup_rx;
  1634. pch_gbe_hal_power_up_phy(hw);
  1635. err = pch_gbe_up(adapter);
  1636. if (err)
  1637. goto err_up;
  1638. pr_debug("Success End\n");
  1639. return 0;
  1640. err_up:
  1641. if (!adapter->wake_up_evt)
  1642. pch_gbe_hal_power_down_phy(hw);
  1643. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1644. err_setup_rx:
  1645. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1646. err_setup_tx:
  1647. pch_gbe_reset(adapter);
  1648. pr_err("Error End\n");
  1649. return err;
  1650. }
  1651. /**
  1652. * pch_gbe_stop - Disables a network interface
  1653. * @netdev: Network interface device structure
  1654. * Returns
  1655. * 0: Successfully
  1656. */
  1657. static int pch_gbe_stop(struct net_device *netdev)
  1658. {
  1659. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1660. struct pch_gbe_hw *hw = &adapter->hw;
  1661. pch_gbe_down(adapter);
  1662. if (!adapter->wake_up_evt)
  1663. pch_gbe_hal_power_down_phy(hw);
  1664. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1665. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1666. return 0;
  1667. }
  1668. /**
  1669. * pch_gbe_xmit_frame - Packet transmitting start
  1670. * @skb: Socket buffer structure
  1671. * @netdev: Network interface device structure
  1672. * Returns
  1673. * - NETDEV_TX_OK: Normal end
  1674. * - NETDEV_TX_BUSY: Error end
  1675. */
  1676. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1677. {
  1678. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1679. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1680. unsigned long flags;
  1681. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1682. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1683. skb->len, adapter->hw.mac.max_frame_size);
  1684. dev_kfree_skb_any(skb);
  1685. adapter->stats.tx_length_errors++;
  1686. return NETDEV_TX_OK;
  1687. }
  1688. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1689. /* Collision - tell upper layer to requeue */
  1690. return NETDEV_TX_LOCKED;
  1691. }
  1692. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1693. netif_stop_queue(netdev);
  1694. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1695. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1696. tx_ring->next_to_use, tx_ring->next_to_clean);
  1697. return NETDEV_TX_BUSY;
  1698. }
  1699. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1700. /* CRC,ITAG no support */
  1701. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1702. return NETDEV_TX_OK;
  1703. }
  1704. /**
  1705. * pch_gbe_get_stats - Get System Network Statistics
  1706. * @netdev: Network interface device structure
  1707. * Returns: The current stats
  1708. */
  1709. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1710. {
  1711. /* only return the current stats */
  1712. return &netdev->stats;
  1713. }
  1714. /**
  1715. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1716. * @netdev: Network interface device structure
  1717. */
  1718. static void pch_gbe_set_multi(struct net_device *netdev)
  1719. {
  1720. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1721. struct pch_gbe_hw *hw = &adapter->hw;
  1722. struct netdev_hw_addr *ha;
  1723. u8 *mta_list;
  1724. u32 rctl;
  1725. int i;
  1726. int mc_count;
  1727. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1728. /* Check for Promiscuous and All Multicast modes */
  1729. rctl = ioread32(&hw->reg->RX_MODE);
  1730. mc_count = netdev_mc_count(netdev);
  1731. if ((netdev->flags & IFF_PROMISC)) {
  1732. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1733. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1734. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1735. /* all the multicasting receive permissions */
  1736. rctl |= PCH_GBE_ADD_FIL_EN;
  1737. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1738. } else {
  1739. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1740. /* all the multicasting receive permissions */
  1741. rctl |= PCH_GBE_ADD_FIL_EN;
  1742. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1743. } else {
  1744. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1745. }
  1746. }
  1747. iowrite32(rctl, &hw->reg->RX_MODE);
  1748. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1749. return;
  1750. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1751. if (!mta_list)
  1752. return;
  1753. /* The shared function expects a packed array of only addresses. */
  1754. i = 0;
  1755. netdev_for_each_mc_addr(ha, netdev) {
  1756. if (i == mc_count)
  1757. break;
  1758. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1759. }
  1760. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1761. PCH_GBE_MAR_ENTRIES);
  1762. kfree(mta_list);
  1763. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1764. ioread32(&hw->reg->RX_MODE), mc_count);
  1765. }
  1766. /**
  1767. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1768. * @netdev: Network interface device structure
  1769. * @addr: Pointer to an address structure
  1770. * Returns
  1771. * 0: Successfully
  1772. * -EADDRNOTAVAIL: Failed
  1773. */
  1774. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1775. {
  1776. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1777. struct sockaddr *skaddr = addr;
  1778. int ret_val;
  1779. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1780. ret_val = -EADDRNOTAVAIL;
  1781. } else {
  1782. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1783. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1784. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1785. ret_val = 0;
  1786. }
  1787. pr_debug("ret_val : 0x%08x\n", ret_val);
  1788. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1789. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1790. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1791. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1792. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1793. return ret_val;
  1794. }
  1795. /**
  1796. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1797. * @netdev: Network interface device structure
  1798. * @new_mtu: New value for maximum frame size
  1799. * Returns
  1800. * 0: Successfully
  1801. * -EINVAL: Failed
  1802. */
  1803. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  1804. {
  1805. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1806. int max_frame;
  1807. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  1808. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  1809. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  1810. pr_err("Invalid MTU setting\n");
  1811. return -EINVAL;
  1812. }
  1813. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  1814. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1815. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  1816. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  1817. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  1818. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  1819. else
  1820. adapter->rx_buffer_len = PCH_GBE_MAX_JUMBO_FRAME_SIZE;
  1821. netdev->mtu = new_mtu;
  1822. adapter->hw.mac.max_frame_size = max_frame;
  1823. if (netif_running(netdev))
  1824. pch_gbe_reinit_locked(adapter);
  1825. else
  1826. pch_gbe_reset(adapter);
  1827. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  1828. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  1829. adapter->hw.mac.max_frame_size);
  1830. return 0;
  1831. }
  1832. /**
  1833. * pch_gbe_set_features - Reset device after features changed
  1834. * @netdev: Network interface device structure
  1835. * @features: New features
  1836. * Returns
  1837. * 0: HW state updated successfully
  1838. */
  1839. static int pch_gbe_set_features(struct net_device *netdev, u32 features)
  1840. {
  1841. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1842. u32 changed = features ^ netdev->features;
  1843. if (!(changed & NETIF_F_RXCSUM))
  1844. return 0;
  1845. if (netif_running(netdev))
  1846. pch_gbe_reinit_locked(adapter);
  1847. else
  1848. pch_gbe_reset(adapter);
  1849. return 0;
  1850. }
  1851. /**
  1852. * pch_gbe_ioctl - Controls register through a MII interface
  1853. * @netdev: Network interface device structure
  1854. * @ifr: Pointer to ifr structure
  1855. * @cmd: Control command
  1856. * Returns
  1857. * 0: Successfully
  1858. * Negative value: Failed
  1859. */
  1860. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  1861. {
  1862. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1863. pr_debug("cmd : 0x%04x\n", cmd);
  1864. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  1865. }
  1866. /**
  1867. * pch_gbe_tx_timeout - Respond to a Tx Hang
  1868. * @netdev: Network interface device structure
  1869. */
  1870. static void pch_gbe_tx_timeout(struct net_device *netdev)
  1871. {
  1872. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1873. /* Do the reset outside of interrupt context */
  1874. adapter->stats.tx_timeout_count++;
  1875. schedule_work(&adapter->reset_task);
  1876. }
  1877. /**
  1878. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  1879. * @napi: Pointer of polling device struct
  1880. * @budget: The maximum number of a packet
  1881. * Returns
  1882. * false: Exit the polling mode
  1883. * true: Continue the polling mode
  1884. */
  1885. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  1886. {
  1887. struct pch_gbe_adapter *adapter =
  1888. container_of(napi, struct pch_gbe_adapter, napi);
  1889. struct net_device *netdev = adapter->netdev;
  1890. int work_done = 0;
  1891. bool poll_end_flag = false;
  1892. bool cleaned = false;
  1893. pr_debug("budget : %d\n", budget);
  1894. /* Keep link state information with original netdev */
  1895. if (!netif_carrier_ok(netdev)) {
  1896. poll_end_flag = true;
  1897. } else {
  1898. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  1899. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  1900. if (cleaned)
  1901. work_done = budget;
  1902. /* If no Tx and not enough Rx work done,
  1903. * exit the polling mode
  1904. */
  1905. if ((work_done < budget) || !netif_running(netdev))
  1906. poll_end_flag = true;
  1907. }
  1908. if (poll_end_flag) {
  1909. napi_complete(napi);
  1910. pch_gbe_irq_enable(adapter);
  1911. }
  1912. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  1913. poll_end_flag, work_done, budget);
  1914. return work_done;
  1915. }
  1916. #ifdef CONFIG_NET_POLL_CONTROLLER
  1917. /**
  1918. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  1919. * @netdev: Network interface device structure
  1920. */
  1921. static void pch_gbe_netpoll(struct net_device *netdev)
  1922. {
  1923. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1924. disable_irq(adapter->pdev->irq);
  1925. pch_gbe_intr(adapter->pdev->irq, netdev);
  1926. enable_irq(adapter->pdev->irq);
  1927. }
  1928. #endif
  1929. static const struct net_device_ops pch_gbe_netdev_ops = {
  1930. .ndo_open = pch_gbe_open,
  1931. .ndo_stop = pch_gbe_stop,
  1932. .ndo_start_xmit = pch_gbe_xmit_frame,
  1933. .ndo_get_stats = pch_gbe_get_stats,
  1934. .ndo_set_mac_address = pch_gbe_set_mac,
  1935. .ndo_tx_timeout = pch_gbe_tx_timeout,
  1936. .ndo_change_mtu = pch_gbe_change_mtu,
  1937. .ndo_set_features = pch_gbe_set_features,
  1938. .ndo_do_ioctl = pch_gbe_ioctl,
  1939. .ndo_set_multicast_list = &pch_gbe_set_multi,
  1940. #ifdef CONFIG_NET_POLL_CONTROLLER
  1941. .ndo_poll_controller = pch_gbe_netpoll,
  1942. #endif
  1943. };
  1944. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  1945. pci_channel_state_t state)
  1946. {
  1947. struct net_device *netdev = pci_get_drvdata(pdev);
  1948. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1949. netif_device_detach(netdev);
  1950. if (netif_running(netdev))
  1951. pch_gbe_down(adapter);
  1952. pci_disable_device(pdev);
  1953. /* Request a slot slot reset. */
  1954. return PCI_ERS_RESULT_NEED_RESET;
  1955. }
  1956. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  1957. {
  1958. struct net_device *netdev = pci_get_drvdata(pdev);
  1959. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1960. struct pch_gbe_hw *hw = &adapter->hw;
  1961. if (pci_enable_device(pdev)) {
  1962. pr_err("Cannot re-enable PCI device after reset\n");
  1963. return PCI_ERS_RESULT_DISCONNECT;
  1964. }
  1965. pci_set_master(pdev);
  1966. pci_enable_wake(pdev, PCI_D0, 0);
  1967. pch_gbe_hal_power_up_phy(hw);
  1968. pch_gbe_reset(adapter);
  1969. /* Clear wake up status */
  1970. pch_gbe_mac_set_wol_event(hw, 0);
  1971. return PCI_ERS_RESULT_RECOVERED;
  1972. }
  1973. static void pch_gbe_io_resume(struct pci_dev *pdev)
  1974. {
  1975. struct net_device *netdev = pci_get_drvdata(pdev);
  1976. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1977. if (netif_running(netdev)) {
  1978. if (pch_gbe_up(adapter)) {
  1979. pr_debug("can't bring device back up after reset\n");
  1980. return;
  1981. }
  1982. }
  1983. netif_device_attach(netdev);
  1984. }
  1985. static int __pch_gbe_suspend(struct pci_dev *pdev)
  1986. {
  1987. struct net_device *netdev = pci_get_drvdata(pdev);
  1988. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1989. struct pch_gbe_hw *hw = &adapter->hw;
  1990. u32 wufc = adapter->wake_up_evt;
  1991. int retval = 0;
  1992. netif_device_detach(netdev);
  1993. if (netif_running(netdev))
  1994. pch_gbe_down(adapter);
  1995. if (wufc) {
  1996. pch_gbe_set_multi(netdev);
  1997. pch_gbe_setup_rctl(adapter);
  1998. pch_gbe_configure_rx(adapter);
  1999. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2000. hw->mac.link_duplex);
  2001. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2002. hw->mac.link_duplex);
  2003. pch_gbe_mac_set_wol_event(hw, wufc);
  2004. pci_disable_device(pdev);
  2005. } else {
  2006. pch_gbe_hal_power_down_phy(hw);
  2007. pch_gbe_mac_set_wol_event(hw, wufc);
  2008. pci_disable_device(pdev);
  2009. }
  2010. return retval;
  2011. }
  2012. #ifdef CONFIG_PM
  2013. static int pch_gbe_suspend(struct device *device)
  2014. {
  2015. struct pci_dev *pdev = to_pci_dev(device);
  2016. return __pch_gbe_suspend(pdev);
  2017. }
  2018. static int pch_gbe_resume(struct device *device)
  2019. {
  2020. struct pci_dev *pdev = to_pci_dev(device);
  2021. struct net_device *netdev = pci_get_drvdata(pdev);
  2022. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2023. struct pch_gbe_hw *hw = &adapter->hw;
  2024. u32 err;
  2025. err = pci_enable_device(pdev);
  2026. if (err) {
  2027. pr_err("Cannot enable PCI device from suspend\n");
  2028. return err;
  2029. }
  2030. pci_set_master(pdev);
  2031. pch_gbe_hal_power_up_phy(hw);
  2032. pch_gbe_reset(adapter);
  2033. /* Clear wake on lan control and status */
  2034. pch_gbe_mac_set_wol_event(hw, 0);
  2035. if (netif_running(netdev))
  2036. pch_gbe_up(adapter);
  2037. netif_device_attach(netdev);
  2038. return 0;
  2039. }
  2040. #endif /* CONFIG_PM */
  2041. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2042. {
  2043. __pch_gbe_suspend(pdev);
  2044. if (system_state == SYSTEM_POWER_OFF) {
  2045. pci_wake_from_d3(pdev, true);
  2046. pci_set_power_state(pdev, PCI_D3hot);
  2047. }
  2048. }
  2049. static void pch_gbe_remove(struct pci_dev *pdev)
  2050. {
  2051. struct net_device *netdev = pci_get_drvdata(pdev);
  2052. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2053. cancel_work_sync(&adapter->reset_task);
  2054. unregister_netdev(netdev);
  2055. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2056. kfree(adapter->tx_ring);
  2057. kfree(adapter->rx_ring);
  2058. iounmap(adapter->hw.reg);
  2059. pci_release_regions(pdev);
  2060. free_netdev(netdev);
  2061. pci_disable_device(pdev);
  2062. }
  2063. static int pch_gbe_probe(struct pci_dev *pdev,
  2064. const struct pci_device_id *pci_id)
  2065. {
  2066. struct net_device *netdev;
  2067. struct pch_gbe_adapter *adapter;
  2068. int ret;
  2069. ret = pci_enable_device(pdev);
  2070. if (ret)
  2071. return ret;
  2072. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2073. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2074. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2075. if (ret) {
  2076. ret = pci_set_consistent_dma_mask(pdev,
  2077. DMA_BIT_MASK(32));
  2078. if (ret) {
  2079. dev_err(&pdev->dev, "ERR: No usable DMA "
  2080. "configuration, aborting\n");
  2081. goto err_disable_device;
  2082. }
  2083. }
  2084. }
  2085. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2086. if (ret) {
  2087. dev_err(&pdev->dev,
  2088. "ERR: Can't reserve PCI I/O and memory resources\n");
  2089. goto err_disable_device;
  2090. }
  2091. pci_set_master(pdev);
  2092. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2093. if (!netdev) {
  2094. ret = -ENOMEM;
  2095. dev_err(&pdev->dev,
  2096. "ERR: Can't allocate and set up an Ethernet device\n");
  2097. goto err_release_pci;
  2098. }
  2099. SET_NETDEV_DEV(netdev, &pdev->dev);
  2100. pci_set_drvdata(pdev, netdev);
  2101. adapter = netdev_priv(netdev);
  2102. adapter->netdev = netdev;
  2103. adapter->pdev = pdev;
  2104. adapter->hw.back = adapter;
  2105. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2106. if (!adapter->hw.reg) {
  2107. ret = -EIO;
  2108. dev_err(&pdev->dev, "Can't ioremap\n");
  2109. goto err_free_netdev;
  2110. }
  2111. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2112. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2113. netif_napi_add(netdev, &adapter->napi,
  2114. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2115. netdev->hw_features = NETIF_F_RXCSUM |
  2116. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2117. netdev->features = netdev->hw_features;
  2118. pch_gbe_set_ethtool_ops(netdev);
  2119. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2120. pch_gbe_mac_reset_hw(&adapter->hw);
  2121. /* setup the private structure */
  2122. ret = pch_gbe_sw_init(adapter);
  2123. if (ret)
  2124. goto err_iounmap;
  2125. /* Initialize PHY */
  2126. ret = pch_gbe_init_phy(adapter);
  2127. if (ret) {
  2128. dev_err(&pdev->dev, "PHY initialize error\n");
  2129. goto err_free_adapter;
  2130. }
  2131. pch_gbe_hal_get_bus_info(&adapter->hw);
  2132. /* Read the MAC address. and store to the private data */
  2133. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2134. if (ret) {
  2135. dev_err(&pdev->dev, "MAC address Read Error\n");
  2136. goto err_free_adapter;
  2137. }
  2138. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2139. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2140. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2141. ret = -EIO;
  2142. goto err_free_adapter;
  2143. }
  2144. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2145. (unsigned long)adapter);
  2146. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2147. pch_gbe_check_options(adapter);
  2148. /* initialize the wol settings based on the eeprom settings */
  2149. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2150. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2151. /* reset the hardware with the new settings */
  2152. pch_gbe_reset(adapter);
  2153. ret = register_netdev(netdev);
  2154. if (ret)
  2155. goto err_free_adapter;
  2156. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2157. netif_carrier_off(netdev);
  2158. netif_stop_queue(netdev);
  2159. dev_dbg(&pdev->dev, "OKIsemi(R) PCH Network Connection\n");
  2160. device_set_wakeup_enable(&pdev->dev, 1);
  2161. return 0;
  2162. err_free_adapter:
  2163. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2164. kfree(adapter->tx_ring);
  2165. kfree(adapter->rx_ring);
  2166. err_iounmap:
  2167. iounmap(adapter->hw.reg);
  2168. err_free_netdev:
  2169. free_netdev(netdev);
  2170. err_release_pci:
  2171. pci_release_regions(pdev);
  2172. err_disable_device:
  2173. pci_disable_device(pdev);
  2174. return ret;
  2175. }
  2176. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2177. {.vendor = PCI_VENDOR_ID_INTEL,
  2178. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2179. .subvendor = PCI_ANY_ID,
  2180. .subdevice = PCI_ANY_ID,
  2181. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2182. .class_mask = (0xFFFF00)
  2183. },
  2184. {.vendor = PCI_VENDOR_ID_ROHM,
  2185. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2186. .subvendor = PCI_ANY_ID,
  2187. .subdevice = PCI_ANY_ID,
  2188. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2189. .class_mask = (0xFFFF00)
  2190. },
  2191. /* required last entry */
  2192. {0}
  2193. };
  2194. #ifdef CONFIG_PM
  2195. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2196. .suspend = pch_gbe_suspend,
  2197. .resume = pch_gbe_resume,
  2198. .freeze = pch_gbe_suspend,
  2199. .thaw = pch_gbe_resume,
  2200. .poweroff = pch_gbe_suspend,
  2201. .restore = pch_gbe_resume,
  2202. };
  2203. #endif
  2204. static struct pci_error_handlers pch_gbe_err_handler = {
  2205. .error_detected = pch_gbe_io_error_detected,
  2206. .slot_reset = pch_gbe_io_slot_reset,
  2207. .resume = pch_gbe_io_resume
  2208. };
  2209. static struct pci_driver pch_gbe_driver = {
  2210. .name = KBUILD_MODNAME,
  2211. .id_table = pch_gbe_pcidev_id,
  2212. .probe = pch_gbe_probe,
  2213. .remove = pch_gbe_remove,
  2214. #ifdef CONFIG_PM
  2215. .driver.pm = &pch_gbe_pm_ops,
  2216. #endif
  2217. .shutdown = pch_gbe_shutdown,
  2218. .err_handler = &pch_gbe_err_handler
  2219. };
  2220. static int __init pch_gbe_init_module(void)
  2221. {
  2222. int ret;
  2223. ret = pci_register_driver(&pch_gbe_driver);
  2224. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2225. if (copybreak == 0) {
  2226. pr_info("copybreak disabled\n");
  2227. } else {
  2228. pr_info("copybreak enabled for packets <= %u bytes\n",
  2229. copybreak);
  2230. }
  2231. }
  2232. return ret;
  2233. }
  2234. static void __exit pch_gbe_exit_module(void)
  2235. {
  2236. pci_unregister_driver(&pch_gbe_driver);
  2237. }
  2238. module_init(pch_gbe_init_module);
  2239. module_exit(pch_gbe_exit_module);
  2240. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2241. MODULE_AUTHOR("OKI SEMICONDUCTOR, <toshiharu-linux@dsn.okisemi.com>");
  2242. MODULE_LICENSE("GPL");
  2243. MODULE_VERSION(DRV_VERSION);
  2244. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2245. module_param(copybreak, uint, 0644);
  2246. MODULE_PARM_DESC(copybreak,
  2247. "Maximum size of packet that is copied to a new buffer on receive");
  2248. /* pch_gbe_main.c */