sge.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465
  1. /*
  2. * This file is part of the Chelsio T4 PCI-E SR-IOV Virtual Function Ethernet
  3. * driver for Linux.
  4. *
  5. * Copyright (c) 2009-2010 Chelsio Communications, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <net/ipv6.h>
  41. #include <net/tcp.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/prefetch.h>
  44. #include "t4vf_common.h"
  45. #include "t4vf_defs.h"
  46. #include "../cxgb4/t4_regs.h"
  47. #include "../cxgb4/t4fw_api.h"
  48. #include "../cxgb4/t4_msg.h"
  49. /*
  50. * Decoded Adapter Parameters.
  51. */
  52. static u32 FL_PG_ORDER; /* large page allocation size */
  53. static u32 STAT_LEN; /* length of status page at ring end */
  54. static u32 PKTSHIFT; /* padding between CPL and packet data */
  55. static u32 FL_ALIGN; /* response queue message alignment */
  56. /*
  57. * Constants ...
  58. */
  59. enum {
  60. /*
  61. * Egress Queue sizes, producer and consumer indices are all in units
  62. * of Egress Context Units bytes. Note that as far as the hardware is
  63. * concerned, the free list is an Egress Queue (the host produces free
  64. * buffers which the hardware consumes) and free list entries are
  65. * 64-bit PCI DMA addresses.
  66. */
  67. EQ_UNIT = SGE_EQ_IDXSIZE,
  68. FL_PER_EQ_UNIT = EQ_UNIT / sizeof(__be64),
  69. TXD_PER_EQ_UNIT = EQ_UNIT / sizeof(__be64),
  70. /*
  71. * Max number of TX descriptors we clean up at a time. Should be
  72. * modest as freeing skbs isn't cheap and it happens while holding
  73. * locks. We just need to free packets faster than they arrive, we
  74. * eventually catch up and keep the amortized cost reasonable.
  75. */
  76. MAX_TX_RECLAIM = 16,
  77. /*
  78. * Max number of Rx buffers we replenish at a time. Again keep this
  79. * modest, allocating buffers isn't cheap either.
  80. */
  81. MAX_RX_REFILL = 16,
  82. /*
  83. * Period of the Rx queue check timer. This timer is infrequent as it
  84. * has something to do only when the system experiences severe memory
  85. * shortage.
  86. */
  87. RX_QCHECK_PERIOD = (HZ / 2),
  88. /*
  89. * Period of the TX queue check timer and the maximum number of TX
  90. * descriptors to be reclaimed by the TX timer.
  91. */
  92. TX_QCHECK_PERIOD = (HZ / 2),
  93. MAX_TIMER_TX_RECLAIM = 100,
  94. /*
  95. * An FL with <= FL_STARVE_THRES buffers is starving and a periodic
  96. * timer will attempt to refill it.
  97. */
  98. FL_STARVE_THRES = 4,
  99. /*
  100. * Suspend an Ethernet TX queue with fewer available descriptors than
  101. * this. We always want to have room for a maximum sized packet:
  102. * inline immediate data + MAX_SKB_FRAGS. This is the same as
  103. * calc_tx_flits() for a TSO packet with nr_frags == MAX_SKB_FRAGS
  104. * (see that function and its helpers for a description of the
  105. * calculation).
  106. */
  107. ETHTXQ_MAX_FRAGS = MAX_SKB_FRAGS + 1,
  108. ETHTXQ_MAX_SGL_LEN = ((3 * (ETHTXQ_MAX_FRAGS-1))/2 +
  109. ((ETHTXQ_MAX_FRAGS-1) & 1) +
  110. 2),
  111. ETHTXQ_MAX_HDR = (sizeof(struct fw_eth_tx_pkt_vm_wr) +
  112. sizeof(struct cpl_tx_pkt_lso_core) +
  113. sizeof(struct cpl_tx_pkt_core)) / sizeof(__be64),
  114. ETHTXQ_MAX_FLITS = ETHTXQ_MAX_SGL_LEN + ETHTXQ_MAX_HDR,
  115. ETHTXQ_STOP_THRES = 1 + DIV_ROUND_UP(ETHTXQ_MAX_FLITS, TXD_PER_EQ_UNIT),
  116. /*
  117. * Max TX descriptor space we allow for an Ethernet packet to be
  118. * inlined into a WR. This is limited by the maximum value which
  119. * we can specify for immediate data in the firmware Ethernet TX
  120. * Work Request.
  121. */
  122. MAX_IMM_TX_PKT_LEN = FW_WR_IMMDLEN_MASK,
  123. /*
  124. * Max size of a WR sent through a control TX queue.
  125. */
  126. MAX_CTRL_WR_LEN = 256,
  127. /*
  128. * Maximum amount of data which we'll ever need to inline into a
  129. * TX ring: max(MAX_IMM_TX_PKT_LEN, MAX_CTRL_WR_LEN).
  130. */
  131. MAX_IMM_TX_LEN = (MAX_IMM_TX_PKT_LEN > MAX_CTRL_WR_LEN
  132. ? MAX_IMM_TX_PKT_LEN
  133. : MAX_CTRL_WR_LEN),
  134. /*
  135. * For incoming packets less than RX_COPY_THRES, we copy the data into
  136. * an skb rather than referencing the data. We allocate enough
  137. * in-line room in skb's to accommodate pulling in RX_PULL_LEN bytes
  138. * of the data (header).
  139. */
  140. RX_COPY_THRES = 256,
  141. RX_PULL_LEN = 128,
  142. /*
  143. * Main body length for sk_buffs used for RX Ethernet packets with
  144. * fragments. Should be >= RX_PULL_LEN but possibly bigger to give
  145. * pskb_may_pull() some room.
  146. */
  147. RX_SKB_LEN = 512,
  148. };
  149. /*
  150. * Software state per TX descriptor.
  151. */
  152. struct tx_sw_desc {
  153. struct sk_buff *skb; /* socket buffer of TX data source */
  154. struct ulptx_sgl *sgl; /* scatter/gather list in TX Queue */
  155. };
  156. /*
  157. * Software state per RX Free List descriptor. We keep track of the allocated
  158. * FL page, its size, and its PCI DMA address (if the page is mapped). The FL
  159. * page size and its PCI DMA mapped state are stored in the low bits of the
  160. * PCI DMA address as per below.
  161. */
  162. struct rx_sw_desc {
  163. struct page *page; /* Free List page buffer */
  164. dma_addr_t dma_addr; /* PCI DMA address (if mapped) */
  165. /* and flags (see below) */
  166. };
  167. /*
  168. * The low bits of rx_sw_desc.dma_addr have special meaning. Note that the
  169. * SGE also uses the low 4 bits to determine the size of the buffer. It uses
  170. * those bits to index into the SGE_FL_BUFFER_SIZE[index] register array.
  171. * Since we only use SGE_FL_BUFFER_SIZE0 and SGE_FL_BUFFER_SIZE1, these low 4
  172. * bits can only contain a 0 or a 1 to indicate which size buffer we're giving
  173. * to the SGE. Thus, our software state of "is the buffer mapped for DMA" is
  174. * maintained in an inverse sense so the hardware never sees that bit high.
  175. */
  176. enum {
  177. RX_LARGE_BUF = 1 << 0, /* buffer is SGE_FL_BUFFER_SIZE[1] */
  178. RX_UNMAPPED_BUF = 1 << 1, /* buffer is not mapped */
  179. };
  180. /**
  181. * get_buf_addr - return DMA buffer address of software descriptor
  182. * @sdesc: pointer to the software buffer descriptor
  183. *
  184. * Return the DMA buffer address of a software descriptor (stripping out
  185. * our low-order flag bits).
  186. */
  187. static inline dma_addr_t get_buf_addr(const struct rx_sw_desc *sdesc)
  188. {
  189. return sdesc->dma_addr & ~(dma_addr_t)(RX_LARGE_BUF | RX_UNMAPPED_BUF);
  190. }
  191. /**
  192. * is_buf_mapped - is buffer mapped for DMA?
  193. * @sdesc: pointer to the software buffer descriptor
  194. *
  195. * Determine whether the buffer associated with a software descriptor in
  196. * mapped for DMA or not.
  197. */
  198. static inline bool is_buf_mapped(const struct rx_sw_desc *sdesc)
  199. {
  200. return !(sdesc->dma_addr & RX_UNMAPPED_BUF);
  201. }
  202. /**
  203. * need_skb_unmap - does the platform need unmapping of sk_buffs?
  204. *
  205. * Returns true if the platform needs sk_buff unmapping. The compiler
  206. * optimizes away unnecessary code if this returns true.
  207. */
  208. static inline int need_skb_unmap(void)
  209. {
  210. #ifdef CONFIG_NEED_DMA_MAP_STATE
  211. return 1;
  212. #else
  213. return 0;
  214. #endif
  215. }
  216. /**
  217. * txq_avail - return the number of available slots in a TX queue
  218. * @tq: the TX queue
  219. *
  220. * Returns the number of available descriptors in a TX queue.
  221. */
  222. static inline unsigned int txq_avail(const struct sge_txq *tq)
  223. {
  224. return tq->size - 1 - tq->in_use;
  225. }
  226. /**
  227. * fl_cap - return the capacity of a Free List
  228. * @fl: the Free List
  229. *
  230. * Returns the capacity of a Free List. The capacity is less than the
  231. * size because an Egress Queue Index Unit worth of descriptors needs to
  232. * be left unpopulated, otherwise the Producer and Consumer indices PIDX
  233. * and CIDX will match and the hardware will think the FL is empty.
  234. */
  235. static inline unsigned int fl_cap(const struct sge_fl *fl)
  236. {
  237. return fl->size - FL_PER_EQ_UNIT;
  238. }
  239. /**
  240. * fl_starving - return whether a Free List is starving.
  241. * @fl: the Free List
  242. *
  243. * Tests specified Free List to see whether the number of buffers
  244. * available to the hardware has falled below our "starvation"
  245. * threshold.
  246. */
  247. static inline bool fl_starving(const struct sge_fl *fl)
  248. {
  249. return fl->avail - fl->pend_cred <= FL_STARVE_THRES;
  250. }
  251. /**
  252. * map_skb - map an skb for DMA to the device
  253. * @dev: the egress net device
  254. * @skb: the packet to map
  255. * @addr: a pointer to the base of the DMA mapping array
  256. *
  257. * Map an skb for DMA to the device and return an array of DMA addresses.
  258. */
  259. static int map_skb(struct device *dev, const struct sk_buff *skb,
  260. dma_addr_t *addr)
  261. {
  262. const skb_frag_t *fp, *end;
  263. const struct skb_shared_info *si;
  264. *addr = dma_map_single(dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  265. if (dma_mapping_error(dev, *addr))
  266. goto out_err;
  267. si = skb_shinfo(skb);
  268. end = &si->frags[si->nr_frags];
  269. for (fp = si->frags; fp < end; fp++) {
  270. *++addr = dma_map_page(dev, fp->page, fp->page_offset, fp->size,
  271. DMA_TO_DEVICE);
  272. if (dma_mapping_error(dev, *addr))
  273. goto unwind;
  274. }
  275. return 0;
  276. unwind:
  277. while (fp-- > si->frags)
  278. dma_unmap_page(dev, *--addr, fp->size, DMA_TO_DEVICE);
  279. dma_unmap_single(dev, addr[-1], skb_headlen(skb), DMA_TO_DEVICE);
  280. out_err:
  281. return -ENOMEM;
  282. }
  283. static void unmap_sgl(struct device *dev, const struct sk_buff *skb,
  284. const struct ulptx_sgl *sgl, const struct sge_txq *tq)
  285. {
  286. const struct ulptx_sge_pair *p;
  287. unsigned int nfrags = skb_shinfo(skb)->nr_frags;
  288. if (likely(skb_headlen(skb)))
  289. dma_unmap_single(dev, be64_to_cpu(sgl->addr0),
  290. be32_to_cpu(sgl->len0), DMA_TO_DEVICE);
  291. else {
  292. dma_unmap_page(dev, be64_to_cpu(sgl->addr0),
  293. be32_to_cpu(sgl->len0), DMA_TO_DEVICE);
  294. nfrags--;
  295. }
  296. /*
  297. * the complexity below is because of the possibility of a wrap-around
  298. * in the middle of an SGL
  299. */
  300. for (p = sgl->sge; nfrags >= 2; nfrags -= 2) {
  301. if (likely((u8 *)(p + 1) <= (u8 *)tq->stat)) {
  302. unmap:
  303. dma_unmap_page(dev, be64_to_cpu(p->addr[0]),
  304. be32_to_cpu(p->len[0]), DMA_TO_DEVICE);
  305. dma_unmap_page(dev, be64_to_cpu(p->addr[1]),
  306. be32_to_cpu(p->len[1]), DMA_TO_DEVICE);
  307. p++;
  308. } else if ((u8 *)p == (u8 *)tq->stat) {
  309. p = (const struct ulptx_sge_pair *)tq->desc;
  310. goto unmap;
  311. } else if ((u8 *)p + 8 == (u8 *)tq->stat) {
  312. const __be64 *addr = (const __be64 *)tq->desc;
  313. dma_unmap_page(dev, be64_to_cpu(addr[0]),
  314. be32_to_cpu(p->len[0]), DMA_TO_DEVICE);
  315. dma_unmap_page(dev, be64_to_cpu(addr[1]),
  316. be32_to_cpu(p->len[1]), DMA_TO_DEVICE);
  317. p = (const struct ulptx_sge_pair *)&addr[2];
  318. } else {
  319. const __be64 *addr = (const __be64 *)tq->desc;
  320. dma_unmap_page(dev, be64_to_cpu(p->addr[0]),
  321. be32_to_cpu(p->len[0]), DMA_TO_DEVICE);
  322. dma_unmap_page(dev, be64_to_cpu(addr[0]),
  323. be32_to_cpu(p->len[1]), DMA_TO_DEVICE);
  324. p = (const struct ulptx_sge_pair *)&addr[1];
  325. }
  326. }
  327. if (nfrags) {
  328. __be64 addr;
  329. if ((u8 *)p == (u8 *)tq->stat)
  330. p = (const struct ulptx_sge_pair *)tq->desc;
  331. addr = ((u8 *)p + 16 <= (u8 *)tq->stat
  332. ? p->addr[0]
  333. : *(const __be64 *)tq->desc);
  334. dma_unmap_page(dev, be64_to_cpu(addr), be32_to_cpu(p->len[0]),
  335. DMA_TO_DEVICE);
  336. }
  337. }
  338. /**
  339. * free_tx_desc - reclaims TX descriptors and their buffers
  340. * @adapter: the adapter
  341. * @tq: the TX queue to reclaim descriptors from
  342. * @n: the number of descriptors to reclaim
  343. * @unmap: whether the buffers should be unmapped for DMA
  344. *
  345. * Reclaims TX descriptors from an SGE TX queue and frees the associated
  346. * TX buffers. Called with the TX queue lock held.
  347. */
  348. static void free_tx_desc(struct adapter *adapter, struct sge_txq *tq,
  349. unsigned int n, bool unmap)
  350. {
  351. struct tx_sw_desc *sdesc;
  352. unsigned int cidx = tq->cidx;
  353. struct device *dev = adapter->pdev_dev;
  354. const int need_unmap = need_skb_unmap() && unmap;
  355. sdesc = &tq->sdesc[cidx];
  356. while (n--) {
  357. /*
  358. * If we kept a reference to the original TX skb, we need to
  359. * unmap it from PCI DMA space (if required) and free it.
  360. */
  361. if (sdesc->skb) {
  362. if (need_unmap)
  363. unmap_sgl(dev, sdesc->skb, sdesc->sgl, tq);
  364. kfree_skb(sdesc->skb);
  365. sdesc->skb = NULL;
  366. }
  367. sdesc++;
  368. if (++cidx == tq->size) {
  369. cidx = 0;
  370. sdesc = tq->sdesc;
  371. }
  372. }
  373. tq->cidx = cidx;
  374. }
  375. /*
  376. * Return the number of reclaimable descriptors in a TX queue.
  377. */
  378. static inline int reclaimable(const struct sge_txq *tq)
  379. {
  380. int hw_cidx = be16_to_cpu(tq->stat->cidx);
  381. int reclaimable = hw_cidx - tq->cidx;
  382. if (reclaimable < 0)
  383. reclaimable += tq->size;
  384. return reclaimable;
  385. }
  386. /**
  387. * reclaim_completed_tx - reclaims completed TX descriptors
  388. * @adapter: the adapter
  389. * @tq: the TX queue to reclaim completed descriptors from
  390. * @unmap: whether the buffers should be unmapped for DMA
  391. *
  392. * Reclaims TX descriptors that the SGE has indicated it has processed,
  393. * and frees the associated buffers if possible. Called with the TX
  394. * queue locked.
  395. */
  396. static inline void reclaim_completed_tx(struct adapter *adapter,
  397. struct sge_txq *tq,
  398. bool unmap)
  399. {
  400. int avail = reclaimable(tq);
  401. if (avail) {
  402. /*
  403. * Limit the amount of clean up work we do at a time to keep
  404. * the TX lock hold time O(1).
  405. */
  406. if (avail > MAX_TX_RECLAIM)
  407. avail = MAX_TX_RECLAIM;
  408. free_tx_desc(adapter, tq, avail, unmap);
  409. tq->in_use -= avail;
  410. }
  411. }
  412. /**
  413. * get_buf_size - return the size of an RX Free List buffer.
  414. * @sdesc: pointer to the software buffer descriptor
  415. */
  416. static inline int get_buf_size(const struct rx_sw_desc *sdesc)
  417. {
  418. return FL_PG_ORDER > 0 && (sdesc->dma_addr & RX_LARGE_BUF)
  419. ? (PAGE_SIZE << FL_PG_ORDER)
  420. : PAGE_SIZE;
  421. }
  422. /**
  423. * free_rx_bufs - free RX buffers on an SGE Free List
  424. * @adapter: the adapter
  425. * @fl: the SGE Free List to free buffers from
  426. * @n: how many buffers to free
  427. *
  428. * Release the next @n buffers on an SGE Free List RX queue. The
  429. * buffers must be made inaccessible to hardware before calling this
  430. * function.
  431. */
  432. static void free_rx_bufs(struct adapter *adapter, struct sge_fl *fl, int n)
  433. {
  434. while (n--) {
  435. struct rx_sw_desc *sdesc = &fl->sdesc[fl->cidx];
  436. if (is_buf_mapped(sdesc))
  437. dma_unmap_page(adapter->pdev_dev, get_buf_addr(sdesc),
  438. get_buf_size(sdesc), PCI_DMA_FROMDEVICE);
  439. put_page(sdesc->page);
  440. sdesc->page = NULL;
  441. if (++fl->cidx == fl->size)
  442. fl->cidx = 0;
  443. fl->avail--;
  444. }
  445. }
  446. /**
  447. * unmap_rx_buf - unmap the current RX buffer on an SGE Free List
  448. * @adapter: the adapter
  449. * @fl: the SGE Free List
  450. *
  451. * Unmap the current buffer on an SGE Free List RX queue. The
  452. * buffer must be made inaccessible to HW before calling this function.
  453. *
  454. * This is similar to @free_rx_bufs above but does not free the buffer.
  455. * Do note that the FL still loses any further access to the buffer.
  456. * This is used predominantly to "transfer ownership" of an FL buffer
  457. * to another entity (typically an skb's fragment list).
  458. */
  459. static void unmap_rx_buf(struct adapter *adapter, struct sge_fl *fl)
  460. {
  461. struct rx_sw_desc *sdesc = &fl->sdesc[fl->cidx];
  462. if (is_buf_mapped(sdesc))
  463. dma_unmap_page(adapter->pdev_dev, get_buf_addr(sdesc),
  464. get_buf_size(sdesc), PCI_DMA_FROMDEVICE);
  465. sdesc->page = NULL;
  466. if (++fl->cidx == fl->size)
  467. fl->cidx = 0;
  468. fl->avail--;
  469. }
  470. /**
  471. * ring_fl_db - righ doorbell on free list
  472. * @adapter: the adapter
  473. * @fl: the Free List whose doorbell should be rung ...
  474. *
  475. * Tell the Scatter Gather Engine that there are new free list entries
  476. * available.
  477. */
  478. static inline void ring_fl_db(struct adapter *adapter, struct sge_fl *fl)
  479. {
  480. /*
  481. * The SGE keeps track of its Producer and Consumer Indices in terms
  482. * of Egress Queue Units so we can only tell it about integral numbers
  483. * of multiples of Free List Entries per Egress Queue Units ...
  484. */
  485. if (fl->pend_cred >= FL_PER_EQ_UNIT) {
  486. wmb();
  487. t4_write_reg(adapter, T4VF_SGE_BASE_ADDR + SGE_VF_KDOORBELL,
  488. DBPRIO |
  489. QID(fl->cntxt_id) |
  490. PIDX(fl->pend_cred / FL_PER_EQ_UNIT));
  491. fl->pend_cred %= FL_PER_EQ_UNIT;
  492. }
  493. }
  494. /**
  495. * set_rx_sw_desc - initialize software RX buffer descriptor
  496. * @sdesc: pointer to the softwore RX buffer descriptor
  497. * @page: pointer to the page data structure backing the RX buffer
  498. * @dma_addr: PCI DMA address (possibly with low-bit flags)
  499. */
  500. static inline void set_rx_sw_desc(struct rx_sw_desc *sdesc, struct page *page,
  501. dma_addr_t dma_addr)
  502. {
  503. sdesc->page = page;
  504. sdesc->dma_addr = dma_addr;
  505. }
  506. /*
  507. * Support for poisoning RX buffers ...
  508. */
  509. #define POISON_BUF_VAL -1
  510. static inline void poison_buf(struct page *page, size_t sz)
  511. {
  512. #if POISON_BUF_VAL >= 0
  513. memset(page_address(page), POISON_BUF_VAL, sz);
  514. #endif
  515. }
  516. /**
  517. * refill_fl - refill an SGE RX buffer ring
  518. * @adapter: the adapter
  519. * @fl: the Free List ring to refill
  520. * @n: the number of new buffers to allocate
  521. * @gfp: the gfp flags for the allocations
  522. *
  523. * (Re)populate an SGE free-buffer queue with up to @n new packet buffers,
  524. * allocated with the supplied gfp flags. The caller must assure that
  525. * @n does not exceed the queue's capacity -- i.e. (cidx == pidx) _IN
  526. * EGRESS QUEUE UNITS_ indicates an empty Free List! Returns the number
  527. * of buffers allocated. If afterwards the queue is found critically low,
  528. * mark it as starving in the bitmap of starving FLs.
  529. */
  530. static unsigned int refill_fl(struct adapter *adapter, struct sge_fl *fl,
  531. int n, gfp_t gfp)
  532. {
  533. struct page *page;
  534. dma_addr_t dma_addr;
  535. unsigned int cred = fl->avail;
  536. __be64 *d = &fl->desc[fl->pidx];
  537. struct rx_sw_desc *sdesc = &fl->sdesc[fl->pidx];
  538. /*
  539. * Sanity: ensure that the result of adding n Free List buffers
  540. * won't result in wrapping the SGE's Producer Index around to
  541. * it's Consumer Index thereby indicating an empty Free List ...
  542. */
  543. BUG_ON(fl->avail + n > fl->size - FL_PER_EQ_UNIT);
  544. /*
  545. * If we support large pages, prefer large buffers and fail over to
  546. * small pages if we can't allocate large pages to satisfy the refill.
  547. * If we don't support large pages, drop directly into the small page
  548. * allocation code.
  549. */
  550. if (FL_PG_ORDER == 0)
  551. goto alloc_small_pages;
  552. while (n) {
  553. page = alloc_pages(gfp | __GFP_COMP | __GFP_NOWARN,
  554. FL_PG_ORDER);
  555. if (unlikely(!page)) {
  556. /*
  557. * We've failed inour attempt to allocate a "large
  558. * page". Fail over to the "small page" allocation
  559. * below.
  560. */
  561. fl->large_alloc_failed++;
  562. break;
  563. }
  564. poison_buf(page, PAGE_SIZE << FL_PG_ORDER);
  565. dma_addr = dma_map_page(adapter->pdev_dev, page, 0,
  566. PAGE_SIZE << FL_PG_ORDER,
  567. PCI_DMA_FROMDEVICE);
  568. if (unlikely(dma_mapping_error(adapter->pdev_dev, dma_addr))) {
  569. /*
  570. * We've run out of DMA mapping space. Free up the
  571. * buffer and return with what we've managed to put
  572. * into the free list. We don't want to fail over to
  573. * the small page allocation below in this case
  574. * because DMA mapping resources are typically
  575. * critical resources once they become scarse.
  576. */
  577. __free_pages(page, FL_PG_ORDER);
  578. goto out;
  579. }
  580. dma_addr |= RX_LARGE_BUF;
  581. *d++ = cpu_to_be64(dma_addr);
  582. set_rx_sw_desc(sdesc, page, dma_addr);
  583. sdesc++;
  584. fl->avail++;
  585. if (++fl->pidx == fl->size) {
  586. fl->pidx = 0;
  587. sdesc = fl->sdesc;
  588. d = fl->desc;
  589. }
  590. n--;
  591. }
  592. alloc_small_pages:
  593. while (n--) {
  594. page = __netdev_alloc_page(adapter->port[0],
  595. gfp | __GFP_NOWARN);
  596. if (unlikely(!page)) {
  597. fl->alloc_failed++;
  598. break;
  599. }
  600. poison_buf(page, PAGE_SIZE);
  601. dma_addr = dma_map_page(adapter->pdev_dev, page, 0, PAGE_SIZE,
  602. PCI_DMA_FROMDEVICE);
  603. if (unlikely(dma_mapping_error(adapter->pdev_dev, dma_addr))) {
  604. netdev_free_page(adapter->port[0], page);
  605. break;
  606. }
  607. *d++ = cpu_to_be64(dma_addr);
  608. set_rx_sw_desc(sdesc, page, dma_addr);
  609. sdesc++;
  610. fl->avail++;
  611. if (++fl->pidx == fl->size) {
  612. fl->pidx = 0;
  613. sdesc = fl->sdesc;
  614. d = fl->desc;
  615. }
  616. }
  617. out:
  618. /*
  619. * Update our accounting state to incorporate the new Free List
  620. * buffers, tell the hardware about them and return the number of
  621. * bufers which we were able to allocate.
  622. */
  623. cred = fl->avail - cred;
  624. fl->pend_cred += cred;
  625. ring_fl_db(adapter, fl);
  626. if (unlikely(fl_starving(fl))) {
  627. smp_wmb();
  628. set_bit(fl->cntxt_id, adapter->sge.starving_fl);
  629. }
  630. return cred;
  631. }
  632. /*
  633. * Refill a Free List to its capacity or the Maximum Refill Increment,
  634. * whichever is smaller ...
  635. */
  636. static inline void __refill_fl(struct adapter *adapter, struct sge_fl *fl)
  637. {
  638. refill_fl(adapter, fl,
  639. min((unsigned int)MAX_RX_REFILL, fl_cap(fl) - fl->avail),
  640. GFP_ATOMIC);
  641. }
  642. /**
  643. * alloc_ring - allocate resources for an SGE descriptor ring
  644. * @dev: the PCI device's core device
  645. * @nelem: the number of descriptors
  646. * @hwsize: the size of each hardware descriptor
  647. * @swsize: the size of each software descriptor
  648. * @busaddrp: the physical PCI bus address of the allocated ring
  649. * @swringp: return address pointer for software ring
  650. * @stat_size: extra space in hardware ring for status information
  651. *
  652. * Allocates resources for an SGE descriptor ring, such as TX queues,
  653. * free buffer lists, response queues, etc. Each SGE ring requires
  654. * space for its hardware descriptors plus, optionally, space for software
  655. * state associated with each hardware entry (the metadata). The function
  656. * returns three values: the virtual address for the hardware ring (the
  657. * return value of the function), the PCI bus address of the hardware
  658. * ring (in *busaddrp), and the address of the software ring (in swringp).
  659. * Both the hardware and software rings are returned zeroed out.
  660. */
  661. static void *alloc_ring(struct device *dev, size_t nelem, size_t hwsize,
  662. size_t swsize, dma_addr_t *busaddrp, void *swringp,
  663. size_t stat_size)
  664. {
  665. /*
  666. * Allocate the hardware ring and PCI DMA bus address space for said.
  667. */
  668. size_t hwlen = nelem * hwsize + stat_size;
  669. void *hwring = dma_alloc_coherent(dev, hwlen, busaddrp, GFP_KERNEL);
  670. if (!hwring)
  671. return NULL;
  672. /*
  673. * If the caller wants a software ring, allocate it and return a
  674. * pointer to it in *swringp.
  675. */
  676. BUG_ON((swsize != 0) != (swringp != NULL));
  677. if (swsize) {
  678. void *swring = kcalloc(nelem, swsize, GFP_KERNEL);
  679. if (!swring) {
  680. dma_free_coherent(dev, hwlen, hwring, *busaddrp);
  681. return NULL;
  682. }
  683. *(void **)swringp = swring;
  684. }
  685. /*
  686. * Zero out the hardware ring and return its address as our function
  687. * value.
  688. */
  689. memset(hwring, 0, hwlen);
  690. return hwring;
  691. }
  692. /**
  693. * sgl_len - calculates the size of an SGL of the given capacity
  694. * @n: the number of SGL entries
  695. *
  696. * Calculates the number of flits (8-byte units) needed for a Direct
  697. * Scatter/Gather List that can hold the given number of entries.
  698. */
  699. static inline unsigned int sgl_len(unsigned int n)
  700. {
  701. /*
  702. * A Direct Scatter Gather List uses 32-bit lengths and 64-bit PCI DMA
  703. * addresses. The DSGL Work Request starts off with a 32-bit DSGL
  704. * ULPTX header, then Length0, then Address0, then, for 1 <= i <= N,
  705. * repeated sequences of { Length[i], Length[i+1], Address[i],
  706. * Address[i+1] } (this ensures that all addresses are on 64-bit
  707. * boundaries). If N is even, then Length[N+1] should be set to 0 and
  708. * Address[N+1] is omitted.
  709. *
  710. * The following calculation incorporates all of the above. It's
  711. * somewhat hard to follow but, briefly: the "+2" accounts for the
  712. * first two flits which include the DSGL header, Length0 and
  713. * Address0; the "(3*(n-1))/2" covers the main body of list entries (3
  714. * flits for every pair of the remaining N) +1 if (n-1) is odd; and
  715. * finally the "+((n-1)&1)" adds the one remaining flit needed if
  716. * (n-1) is odd ...
  717. */
  718. n--;
  719. return (3 * n) / 2 + (n & 1) + 2;
  720. }
  721. /**
  722. * flits_to_desc - returns the num of TX descriptors for the given flits
  723. * @flits: the number of flits
  724. *
  725. * Returns the number of TX descriptors needed for the supplied number
  726. * of flits.
  727. */
  728. static inline unsigned int flits_to_desc(unsigned int flits)
  729. {
  730. BUG_ON(flits > SGE_MAX_WR_LEN / sizeof(__be64));
  731. return DIV_ROUND_UP(flits, TXD_PER_EQ_UNIT);
  732. }
  733. /**
  734. * is_eth_imm - can an Ethernet packet be sent as immediate data?
  735. * @skb: the packet
  736. *
  737. * Returns whether an Ethernet packet is small enough to fit completely as
  738. * immediate data.
  739. */
  740. static inline int is_eth_imm(const struct sk_buff *skb)
  741. {
  742. /*
  743. * The VF Driver uses the FW_ETH_TX_PKT_VM_WR firmware Work Request
  744. * which does not accommodate immediate data. We could dike out all
  745. * of the support code for immediate data but that would tie our hands
  746. * too much if we ever want to enhace the firmware. It would also
  747. * create more differences between the PF and VF Drivers.
  748. */
  749. return false;
  750. }
  751. /**
  752. * calc_tx_flits - calculate the number of flits for a packet TX WR
  753. * @skb: the packet
  754. *
  755. * Returns the number of flits needed for a TX Work Request for the
  756. * given Ethernet packet, including the needed WR and CPL headers.
  757. */
  758. static inline unsigned int calc_tx_flits(const struct sk_buff *skb)
  759. {
  760. unsigned int flits;
  761. /*
  762. * If the skb is small enough, we can pump it out as a work request
  763. * with only immediate data. In that case we just have to have the
  764. * TX Packet header plus the skb data in the Work Request.
  765. */
  766. if (is_eth_imm(skb))
  767. return DIV_ROUND_UP(skb->len + sizeof(struct cpl_tx_pkt),
  768. sizeof(__be64));
  769. /*
  770. * Otherwise, we're going to have to construct a Scatter gather list
  771. * of the skb body and fragments. We also include the flits necessary
  772. * for the TX Packet Work Request and CPL. We always have a firmware
  773. * Write Header (incorporated as part of the cpl_tx_pkt_lso and
  774. * cpl_tx_pkt structures), followed by either a TX Packet Write CPL
  775. * message or, if we're doing a Large Send Offload, an LSO CPL message
  776. * with an embeded TX Packet Write CPL message.
  777. */
  778. flits = sgl_len(skb_shinfo(skb)->nr_frags + 1);
  779. if (skb_shinfo(skb)->gso_size)
  780. flits += (sizeof(struct fw_eth_tx_pkt_vm_wr) +
  781. sizeof(struct cpl_tx_pkt_lso_core) +
  782. sizeof(struct cpl_tx_pkt_core)) / sizeof(__be64);
  783. else
  784. flits += (sizeof(struct fw_eth_tx_pkt_vm_wr) +
  785. sizeof(struct cpl_tx_pkt_core)) / sizeof(__be64);
  786. return flits;
  787. }
  788. /**
  789. * write_sgl - populate a Scatter/Gather List for a packet
  790. * @skb: the packet
  791. * @tq: the TX queue we are writing into
  792. * @sgl: starting location for writing the SGL
  793. * @end: points right after the end of the SGL
  794. * @start: start offset into skb main-body data to include in the SGL
  795. * @addr: the list of DMA bus addresses for the SGL elements
  796. *
  797. * Generates a Scatter/Gather List for the buffers that make up a packet.
  798. * The caller must provide adequate space for the SGL that will be written.
  799. * The SGL includes all of the packet's page fragments and the data in its
  800. * main body except for the first @start bytes. @pos must be 16-byte
  801. * aligned and within a TX descriptor with available space. @end points
  802. * write after the end of the SGL but does not account for any potential
  803. * wrap around, i.e., @end > @tq->stat.
  804. */
  805. static void write_sgl(const struct sk_buff *skb, struct sge_txq *tq,
  806. struct ulptx_sgl *sgl, u64 *end, unsigned int start,
  807. const dma_addr_t *addr)
  808. {
  809. unsigned int i, len;
  810. struct ulptx_sge_pair *to;
  811. const struct skb_shared_info *si = skb_shinfo(skb);
  812. unsigned int nfrags = si->nr_frags;
  813. struct ulptx_sge_pair buf[MAX_SKB_FRAGS / 2 + 1];
  814. len = skb_headlen(skb) - start;
  815. if (likely(len)) {
  816. sgl->len0 = htonl(len);
  817. sgl->addr0 = cpu_to_be64(addr[0] + start);
  818. nfrags++;
  819. } else {
  820. sgl->len0 = htonl(si->frags[0].size);
  821. sgl->addr0 = cpu_to_be64(addr[1]);
  822. }
  823. sgl->cmd_nsge = htonl(ULPTX_CMD(ULP_TX_SC_DSGL) |
  824. ULPTX_NSGE(nfrags));
  825. if (likely(--nfrags == 0))
  826. return;
  827. /*
  828. * Most of the complexity below deals with the possibility we hit the
  829. * end of the queue in the middle of writing the SGL. For this case
  830. * only we create the SGL in a temporary buffer and then copy it.
  831. */
  832. to = (u8 *)end > (u8 *)tq->stat ? buf : sgl->sge;
  833. for (i = (nfrags != si->nr_frags); nfrags >= 2; nfrags -= 2, to++) {
  834. to->len[0] = cpu_to_be32(si->frags[i].size);
  835. to->len[1] = cpu_to_be32(si->frags[++i].size);
  836. to->addr[0] = cpu_to_be64(addr[i]);
  837. to->addr[1] = cpu_to_be64(addr[++i]);
  838. }
  839. if (nfrags) {
  840. to->len[0] = cpu_to_be32(si->frags[i].size);
  841. to->len[1] = cpu_to_be32(0);
  842. to->addr[0] = cpu_to_be64(addr[i + 1]);
  843. }
  844. if (unlikely((u8 *)end > (u8 *)tq->stat)) {
  845. unsigned int part0 = (u8 *)tq->stat - (u8 *)sgl->sge, part1;
  846. if (likely(part0))
  847. memcpy(sgl->sge, buf, part0);
  848. part1 = (u8 *)end - (u8 *)tq->stat;
  849. memcpy(tq->desc, (u8 *)buf + part0, part1);
  850. end = (void *)tq->desc + part1;
  851. }
  852. if ((uintptr_t)end & 8) /* 0-pad to multiple of 16 */
  853. *(u64 *)end = 0;
  854. }
  855. /**
  856. * check_ring_tx_db - check and potentially ring a TX queue's doorbell
  857. * @adapter: the adapter
  858. * @tq: the TX queue
  859. * @n: number of new descriptors to give to HW
  860. *
  861. * Ring the doorbel for a TX queue.
  862. */
  863. static inline void ring_tx_db(struct adapter *adapter, struct sge_txq *tq,
  864. int n)
  865. {
  866. /*
  867. * Warn if we write doorbells with the wrong priority and write
  868. * descriptors before telling HW.
  869. */
  870. WARN_ON((QID(tq->cntxt_id) | PIDX(n)) & DBPRIO);
  871. wmb();
  872. t4_write_reg(adapter, T4VF_SGE_BASE_ADDR + SGE_VF_KDOORBELL,
  873. QID(tq->cntxt_id) | PIDX(n));
  874. }
  875. /**
  876. * inline_tx_skb - inline a packet's data into TX descriptors
  877. * @skb: the packet
  878. * @tq: the TX queue where the packet will be inlined
  879. * @pos: starting position in the TX queue to inline the packet
  880. *
  881. * Inline a packet's contents directly into TX descriptors, starting at
  882. * the given position within the TX DMA ring.
  883. * Most of the complexity of this operation is dealing with wrap arounds
  884. * in the middle of the packet we want to inline.
  885. */
  886. static void inline_tx_skb(const struct sk_buff *skb, const struct sge_txq *tq,
  887. void *pos)
  888. {
  889. u64 *p;
  890. int left = (void *)tq->stat - pos;
  891. if (likely(skb->len <= left)) {
  892. if (likely(!skb->data_len))
  893. skb_copy_from_linear_data(skb, pos, skb->len);
  894. else
  895. skb_copy_bits(skb, 0, pos, skb->len);
  896. pos += skb->len;
  897. } else {
  898. skb_copy_bits(skb, 0, pos, left);
  899. skb_copy_bits(skb, left, tq->desc, skb->len - left);
  900. pos = (void *)tq->desc + (skb->len - left);
  901. }
  902. /* 0-pad to multiple of 16 */
  903. p = PTR_ALIGN(pos, 8);
  904. if ((uintptr_t)p & 8)
  905. *p = 0;
  906. }
  907. /*
  908. * Figure out what HW csum a packet wants and return the appropriate control
  909. * bits.
  910. */
  911. static u64 hwcsum(const struct sk_buff *skb)
  912. {
  913. int csum_type;
  914. const struct iphdr *iph = ip_hdr(skb);
  915. if (iph->version == 4) {
  916. if (iph->protocol == IPPROTO_TCP)
  917. csum_type = TX_CSUM_TCPIP;
  918. else if (iph->protocol == IPPROTO_UDP)
  919. csum_type = TX_CSUM_UDPIP;
  920. else {
  921. nocsum:
  922. /*
  923. * unknown protocol, disable HW csum
  924. * and hope a bad packet is detected
  925. */
  926. return TXPKT_L4CSUM_DIS;
  927. }
  928. } else {
  929. /*
  930. * this doesn't work with extension headers
  931. */
  932. const struct ipv6hdr *ip6h = (const struct ipv6hdr *)iph;
  933. if (ip6h->nexthdr == IPPROTO_TCP)
  934. csum_type = TX_CSUM_TCPIP6;
  935. else if (ip6h->nexthdr == IPPROTO_UDP)
  936. csum_type = TX_CSUM_UDPIP6;
  937. else
  938. goto nocsum;
  939. }
  940. if (likely(csum_type >= TX_CSUM_TCPIP))
  941. return TXPKT_CSUM_TYPE(csum_type) |
  942. TXPKT_IPHDR_LEN(skb_network_header_len(skb)) |
  943. TXPKT_ETHHDR_LEN(skb_network_offset(skb) - ETH_HLEN);
  944. else {
  945. int start = skb_transport_offset(skb);
  946. return TXPKT_CSUM_TYPE(csum_type) |
  947. TXPKT_CSUM_START(start) |
  948. TXPKT_CSUM_LOC(start + skb->csum_offset);
  949. }
  950. }
  951. /*
  952. * Stop an Ethernet TX queue and record that state change.
  953. */
  954. static void txq_stop(struct sge_eth_txq *txq)
  955. {
  956. netif_tx_stop_queue(txq->txq);
  957. txq->q.stops++;
  958. }
  959. /*
  960. * Advance our software state for a TX queue by adding n in use descriptors.
  961. */
  962. static inline void txq_advance(struct sge_txq *tq, unsigned int n)
  963. {
  964. tq->in_use += n;
  965. tq->pidx += n;
  966. if (tq->pidx >= tq->size)
  967. tq->pidx -= tq->size;
  968. }
  969. /**
  970. * t4vf_eth_xmit - add a packet to an Ethernet TX queue
  971. * @skb: the packet
  972. * @dev: the egress net device
  973. *
  974. * Add a packet to an SGE Ethernet TX queue. Runs with softirqs disabled.
  975. */
  976. int t4vf_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  977. {
  978. u32 wr_mid;
  979. u64 cntrl, *end;
  980. int qidx, credits;
  981. unsigned int flits, ndesc;
  982. struct adapter *adapter;
  983. struct sge_eth_txq *txq;
  984. const struct port_info *pi;
  985. struct fw_eth_tx_pkt_vm_wr *wr;
  986. struct cpl_tx_pkt_core *cpl;
  987. const struct skb_shared_info *ssi;
  988. dma_addr_t addr[MAX_SKB_FRAGS + 1];
  989. const size_t fw_hdr_copy_len = (sizeof(wr->ethmacdst) +
  990. sizeof(wr->ethmacsrc) +
  991. sizeof(wr->ethtype) +
  992. sizeof(wr->vlantci));
  993. /*
  994. * The chip minimum packet length is 10 octets but the firmware
  995. * command that we are using requires that we copy the Ethernet header
  996. * (including the VLAN tag) into the header so we reject anything
  997. * smaller than that ...
  998. */
  999. if (unlikely(skb->len < fw_hdr_copy_len))
  1000. goto out_free;
  1001. /*
  1002. * Figure out which TX Queue we're going to use.
  1003. */
  1004. pi = netdev_priv(dev);
  1005. adapter = pi->adapter;
  1006. qidx = skb_get_queue_mapping(skb);
  1007. BUG_ON(qidx >= pi->nqsets);
  1008. txq = &adapter->sge.ethtxq[pi->first_qset + qidx];
  1009. /*
  1010. * Take this opportunity to reclaim any TX Descriptors whose DMA
  1011. * transfers have completed.
  1012. */
  1013. reclaim_completed_tx(adapter, &txq->q, true);
  1014. /*
  1015. * Calculate the number of flits and TX Descriptors we're going to
  1016. * need along with how many TX Descriptors will be left over after
  1017. * we inject our Work Request.
  1018. */
  1019. flits = calc_tx_flits(skb);
  1020. ndesc = flits_to_desc(flits);
  1021. credits = txq_avail(&txq->q) - ndesc;
  1022. if (unlikely(credits < 0)) {
  1023. /*
  1024. * Not enough room for this packet's Work Request. Stop the
  1025. * TX Queue and return a "busy" condition. The queue will get
  1026. * started later on when the firmware informs us that space
  1027. * has opened up.
  1028. */
  1029. txq_stop(txq);
  1030. dev_err(adapter->pdev_dev,
  1031. "%s: TX ring %u full while queue awake!\n",
  1032. dev->name, qidx);
  1033. return NETDEV_TX_BUSY;
  1034. }
  1035. if (!is_eth_imm(skb) &&
  1036. unlikely(map_skb(adapter->pdev_dev, skb, addr) < 0)) {
  1037. /*
  1038. * We need to map the skb into PCI DMA space (because it can't
  1039. * be in-lined directly into the Work Request) and the mapping
  1040. * operation failed. Record the error and drop the packet.
  1041. */
  1042. txq->mapping_err++;
  1043. goto out_free;
  1044. }
  1045. wr_mid = FW_WR_LEN16(DIV_ROUND_UP(flits, 2));
  1046. if (unlikely(credits < ETHTXQ_STOP_THRES)) {
  1047. /*
  1048. * After we're done injecting the Work Request for this
  1049. * packet, we'll be below our "stop threshold" so stop the TX
  1050. * Queue now and schedule a request for an SGE Egress Queue
  1051. * Update message. The queue will get started later on when
  1052. * the firmware processes this Work Request and sends us an
  1053. * Egress Queue Status Update message indicating that space
  1054. * has opened up.
  1055. */
  1056. txq_stop(txq);
  1057. wr_mid |= FW_WR_EQUEQ | FW_WR_EQUIQ;
  1058. }
  1059. /*
  1060. * Start filling in our Work Request. Note that we do _not_ handle
  1061. * the WR Header wrapping around the TX Descriptor Ring. If our
  1062. * maximum header size ever exceeds one TX Descriptor, we'll need to
  1063. * do something else here.
  1064. */
  1065. BUG_ON(DIV_ROUND_UP(ETHTXQ_MAX_HDR, TXD_PER_EQ_UNIT) > 1);
  1066. wr = (void *)&txq->q.desc[txq->q.pidx];
  1067. wr->equiq_to_len16 = cpu_to_be32(wr_mid);
  1068. wr->r3[0] = cpu_to_be64(0);
  1069. wr->r3[1] = cpu_to_be64(0);
  1070. skb_copy_from_linear_data(skb, (void *)wr->ethmacdst, fw_hdr_copy_len);
  1071. end = (u64 *)wr + flits;
  1072. /*
  1073. * If this is a Large Send Offload packet we'll put in an LSO CPL
  1074. * message with an encapsulated TX Packet CPL message. Otherwise we
  1075. * just use a TX Packet CPL message.
  1076. */
  1077. ssi = skb_shinfo(skb);
  1078. if (ssi->gso_size) {
  1079. struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
  1080. bool v6 = (ssi->gso_type & SKB_GSO_TCPV6) != 0;
  1081. int l3hdr_len = skb_network_header_len(skb);
  1082. int eth_xtra_len = skb_network_offset(skb) - ETH_HLEN;
  1083. wr->op_immdlen =
  1084. cpu_to_be32(FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
  1085. FW_WR_IMMDLEN(sizeof(*lso) +
  1086. sizeof(*cpl)));
  1087. /*
  1088. * Fill in the LSO CPL message.
  1089. */
  1090. lso->lso_ctrl =
  1091. cpu_to_be32(LSO_OPCODE(CPL_TX_PKT_LSO) |
  1092. LSO_FIRST_SLICE |
  1093. LSO_LAST_SLICE |
  1094. LSO_IPV6(v6) |
  1095. LSO_ETHHDR_LEN(eth_xtra_len/4) |
  1096. LSO_IPHDR_LEN(l3hdr_len/4) |
  1097. LSO_TCPHDR_LEN(tcp_hdr(skb)->doff));
  1098. lso->ipid_ofst = cpu_to_be16(0);
  1099. lso->mss = cpu_to_be16(ssi->gso_size);
  1100. lso->seqno_offset = cpu_to_be32(0);
  1101. lso->len = cpu_to_be32(skb->len);
  1102. /*
  1103. * Set up TX Packet CPL pointer, control word and perform
  1104. * accounting.
  1105. */
  1106. cpl = (void *)(lso + 1);
  1107. cntrl = (TXPKT_CSUM_TYPE(v6 ? TX_CSUM_TCPIP6 : TX_CSUM_TCPIP) |
  1108. TXPKT_IPHDR_LEN(l3hdr_len) |
  1109. TXPKT_ETHHDR_LEN(eth_xtra_len));
  1110. txq->tso++;
  1111. txq->tx_cso += ssi->gso_segs;
  1112. } else {
  1113. int len;
  1114. len = is_eth_imm(skb) ? skb->len + sizeof(*cpl) : sizeof(*cpl);
  1115. wr->op_immdlen =
  1116. cpu_to_be32(FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
  1117. FW_WR_IMMDLEN(len));
  1118. /*
  1119. * Set up TX Packet CPL pointer, control word and perform
  1120. * accounting.
  1121. */
  1122. cpl = (void *)(wr + 1);
  1123. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1124. cntrl = hwcsum(skb) | TXPKT_IPCSUM_DIS;
  1125. txq->tx_cso++;
  1126. } else
  1127. cntrl = TXPKT_L4CSUM_DIS | TXPKT_IPCSUM_DIS;
  1128. }
  1129. /*
  1130. * If there's a VLAN tag present, add that to the list of things to
  1131. * do in this Work Request.
  1132. */
  1133. if (vlan_tx_tag_present(skb)) {
  1134. txq->vlan_ins++;
  1135. cntrl |= TXPKT_VLAN_VLD | TXPKT_VLAN(vlan_tx_tag_get(skb));
  1136. }
  1137. /*
  1138. * Fill in the TX Packet CPL message header.
  1139. */
  1140. cpl->ctrl0 = cpu_to_be32(TXPKT_OPCODE(CPL_TX_PKT_XT) |
  1141. TXPKT_INTF(pi->port_id) |
  1142. TXPKT_PF(0));
  1143. cpl->pack = cpu_to_be16(0);
  1144. cpl->len = cpu_to_be16(skb->len);
  1145. cpl->ctrl1 = cpu_to_be64(cntrl);
  1146. #ifdef T4_TRACE
  1147. T4_TRACE5(adapter->tb[txq->q.cntxt_id & 7],
  1148. "eth_xmit: ndesc %u, credits %u, pidx %u, len %u, frags %u",
  1149. ndesc, credits, txq->q.pidx, skb->len, ssi->nr_frags);
  1150. #endif
  1151. /*
  1152. * Fill in the body of the TX Packet CPL message with either in-lined
  1153. * data or a Scatter/Gather List.
  1154. */
  1155. if (is_eth_imm(skb)) {
  1156. /*
  1157. * In-line the packet's data and free the skb since we don't
  1158. * need it any longer.
  1159. */
  1160. inline_tx_skb(skb, &txq->q, cpl + 1);
  1161. dev_kfree_skb(skb);
  1162. } else {
  1163. /*
  1164. * Write the skb's Scatter/Gather list into the TX Packet CPL
  1165. * message and retain a pointer to the skb so we can free it
  1166. * later when its DMA completes. (We store the skb pointer
  1167. * in the Software Descriptor corresponding to the last TX
  1168. * Descriptor used by the Work Request.)
  1169. *
  1170. * The retained skb will be freed when the corresponding TX
  1171. * Descriptors are reclaimed after their DMAs complete.
  1172. * However, this could take quite a while since, in general,
  1173. * the hardware is set up to be lazy about sending DMA
  1174. * completion notifications to us and we mostly perform TX
  1175. * reclaims in the transmit routine.
  1176. *
  1177. * This is good for performamce but means that we rely on new
  1178. * TX packets arriving to run the destructors of completed
  1179. * packets, which open up space in their sockets' send queues.
  1180. * Sometimes we do not get such new packets causing TX to
  1181. * stall. A single UDP transmitter is a good example of this
  1182. * situation. We have a clean up timer that periodically
  1183. * reclaims completed packets but it doesn't run often enough
  1184. * (nor do we want it to) to prevent lengthy stalls. A
  1185. * solution to this problem is to run the destructor early,
  1186. * after the packet is queued but before it's DMAd. A con is
  1187. * that we lie to socket memory accounting, but the amount of
  1188. * extra memory is reasonable (limited by the number of TX
  1189. * descriptors), the packets do actually get freed quickly by
  1190. * new packets almost always, and for protocols like TCP that
  1191. * wait for acks to really free up the data the extra memory
  1192. * is even less. On the positive side we run the destructors
  1193. * on the sending CPU rather than on a potentially different
  1194. * completing CPU, usually a good thing.
  1195. *
  1196. * Run the destructor before telling the DMA engine about the
  1197. * packet to make sure it doesn't complete and get freed
  1198. * prematurely.
  1199. */
  1200. struct ulptx_sgl *sgl = (struct ulptx_sgl *)(cpl + 1);
  1201. struct sge_txq *tq = &txq->q;
  1202. int last_desc;
  1203. /*
  1204. * If the Work Request header was an exact multiple of our TX
  1205. * Descriptor length, then it's possible that the starting SGL
  1206. * pointer lines up exactly with the end of our TX Descriptor
  1207. * ring. If that's the case, wrap around to the beginning
  1208. * here ...
  1209. */
  1210. if (unlikely((void *)sgl == (void *)tq->stat)) {
  1211. sgl = (void *)tq->desc;
  1212. end = (void *)((void *)tq->desc +
  1213. ((void *)end - (void *)tq->stat));
  1214. }
  1215. write_sgl(skb, tq, sgl, end, 0, addr);
  1216. skb_orphan(skb);
  1217. last_desc = tq->pidx + ndesc - 1;
  1218. if (last_desc >= tq->size)
  1219. last_desc -= tq->size;
  1220. tq->sdesc[last_desc].skb = skb;
  1221. tq->sdesc[last_desc].sgl = sgl;
  1222. }
  1223. /*
  1224. * Advance our internal TX Queue state, tell the hardware about
  1225. * the new TX descriptors and return success.
  1226. */
  1227. txq_advance(&txq->q, ndesc);
  1228. dev->trans_start = jiffies;
  1229. ring_tx_db(adapter, &txq->q, ndesc);
  1230. return NETDEV_TX_OK;
  1231. out_free:
  1232. /*
  1233. * An error of some sort happened. Free the TX skb and tell the
  1234. * OS that we've "dealt" with the packet ...
  1235. */
  1236. dev_kfree_skb(skb);
  1237. return NETDEV_TX_OK;
  1238. }
  1239. /**
  1240. * t4vf_pktgl_to_skb - build an sk_buff from a packet gather list
  1241. * @gl: the gather list
  1242. * @skb_len: size of sk_buff main body if it carries fragments
  1243. * @pull_len: amount of data to move to the sk_buff's main body
  1244. *
  1245. * Builds an sk_buff from the given packet gather list. Returns the
  1246. * sk_buff or %NULL if sk_buff allocation failed.
  1247. */
  1248. struct sk_buff *t4vf_pktgl_to_skb(const struct pkt_gl *gl,
  1249. unsigned int skb_len, unsigned int pull_len)
  1250. {
  1251. struct sk_buff *skb;
  1252. struct skb_shared_info *ssi;
  1253. /*
  1254. * If the ingress packet is small enough, allocate an skb large enough
  1255. * for all of the data and copy it inline. Otherwise, allocate an skb
  1256. * with enough room to pull in the header and reference the rest of
  1257. * the data via the skb fragment list.
  1258. *
  1259. * Below we rely on RX_COPY_THRES being less than the smallest Rx
  1260. * buff! size, which is expected since buffers are at least
  1261. * PAGE_SIZEd. In this case packets up to RX_COPY_THRES have only one
  1262. * fragment.
  1263. */
  1264. if (gl->tot_len <= RX_COPY_THRES) {
  1265. /* small packets have only one fragment */
  1266. skb = alloc_skb(gl->tot_len, GFP_ATOMIC);
  1267. if (unlikely(!skb))
  1268. goto out;
  1269. __skb_put(skb, gl->tot_len);
  1270. skb_copy_to_linear_data(skb, gl->va, gl->tot_len);
  1271. } else {
  1272. skb = alloc_skb(skb_len, GFP_ATOMIC);
  1273. if (unlikely(!skb))
  1274. goto out;
  1275. __skb_put(skb, pull_len);
  1276. skb_copy_to_linear_data(skb, gl->va, pull_len);
  1277. ssi = skb_shinfo(skb);
  1278. ssi->frags[0].page = gl->frags[0].page;
  1279. ssi->frags[0].page_offset = gl->frags[0].page_offset + pull_len;
  1280. ssi->frags[0].size = gl->frags[0].size - pull_len;
  1281. if (gl->nfrags > 1)
  1282. memcpy(&ssi->frags[1], &gl->frags[1],
  1283. (gl->nfrags-1) * sizeof(skb_frag_t));
  1284. ssi->nr_frags = gl->nfrags;
  1285. skb->len = gl->tot_len;
  1286. skb->data_len = skb->len - pull_len;
  1287. skb->truesize += skb->data_len;
  1288. /* Get a reference for the last page, we don't own it */
  1289. get_page(gl->frags[gl->nfrags - 1].page);
  1290. }
  1291. out:
  1292. return skb;
  1293. }
  1294. /**
  1295. * t4vf_pktgl_free - free a packet gather list
  1296. * @gl: the gather list
  1297. *
  1298. * Releases the pages of a packet gather list. We do not own the last
  1299. * page on the list and do not free it.
  1300. */
  1301. void t4vf_pktgl_free(const struct pkt_gl *gl)
  1302. {
  1303. int frag;
  1304. frag = gl->nfrags - 1;
  1305. while (frag--)
  1306. put_page(gl->frags[frag].page);
  1307. }
  1308. /**
  1309. * copy_frags - copy fragments from gather list into skb_shared_info
  1310. * @si: destination skb shared info structure
  1311. * @gl: source internal packet gather list
  1312. * @offset: packet start offset in first page
  1313. *
  1314. * Copy an internal packet gather list into a Linux skb_shared_info
  1315. * structure.
  1316. */
  1317. static inline void copy_frags(struct skb_shared_info *si,
  1318. const struct pkt_gl *gl,
  1319. unsigned int offset)
  1320. {
  1321. unsigned int n;
  1322. /* usually there's just one frag */
  1323. si->frags[0].page = gl->frags[0].page;
  1324. si->frags[0].page_offset = gl->frags[0].page_offset + offset;
  1325. si->frags[0].size = gl->frags[0].size - offset;
  1326. si->nr_frags = gl->nfrags;
  1327. n = gl->nfrags - 1;
  1328. if (n)
  1329. memcpy(&si->frags[1], &gl->frags[1], n * sizeof(skb_frag_t));
  1330. /* get a reference to the last page, we don't own it */
  1331. get_page(gl->frags[n].page);
  1332. }
  1333. /**
  1334. * do_gro - perform Generic Receive Offload ingress packet processing
  1335. * @rxq: ingress RX Ethernet Queue
  1336. * @gl: gather list for ingress packet
  1337. * @pkt: CPL header for last packet fragment
  1338. *
  1339. * Perform Generic Receive Offload (GRO) ingress packet processing.
  1340. * We use the standard Linux GRO interfaces for this.
  1341. */
  1342. static void do_gro(struct sge_eth_rxq *rxq, const struct pkt_gl *gl,
  1343. const struct cpl_rx_pkt *pkt)
  1344. {
  1345. int ret;
  1346. struct sk_buff *skb;
  1347. skb = napi_get_frags(&rxq->rspq.napi);
  1348. if (unlikely(!skb)) {
  1349. t4vf_pktgl_free(gl);
  1350. rxq->stats.rx_drops++;
  1351. return;
  1352. }
  1353. copy_frags(skb_shinfo(skb), gl, PKTSHIFT);
  1354. skb->len = gl->tot_len - PKTSHIFT;
  1355. skb->data_len = skb->len;
  1356. skb->truesize += skb->data_len;
  1357. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1358. skb_record_rx_queue(skb, rxq->rspq.idx);
  1359. if (pkt->vlan_ex)
  1360. __vlan_hwaccel_put_tag(skb, be16_to_cpu(pkt->vlan));
  1361. ret = napi_gro_frags(&rxq->rspq.napi);
  1362. if (ret == GRO_HELD)
  1363. rxq->stats.lro_pkts++;
  1364. else if (ret == GRO_MERGED || ret == GRO_MERGED_FREE)
  1365. rxq->stats.lro_merged++;
  1366. rxq->stats.pkts++;
  1367. rxq->stats.rx_cso++;
  1368. }
  1369. /**
  1370. * t4vf_ethrx_handler - process an ingress ethernet packet
  1371. * @rspq: the response queue that received the packet
  1372. * @rsp: the response queue descriptor holding the RX_PKT message
  1373. * @gl: the gather list of packet fragments
  1374. *
  1375. * Process an ingress ethernet packet and deliver it to the stack.
  1376. */
  1377. int t4vf_ethrx_handler(struct sge_rspq *rspq, const __be64 *rsp,
  1378. const struct pkt_gl *gl)
  1379. {
  1380. struct sk_buff *skb;
  1381. const struct cpl_rx_pkt *pkt = (void *)&rsp[1];
  1382. bool csum_ok = pkt->csum_calc && !pkt->err_vec;
  1383. struct sge_eth_rxq *rxq = container_of(rspq, struct sge_eth_rxq, rspq);
  1384. /*
  1385. * If this is a good TCP packet and we have Generic Receive Offload
  1386. * enabled, handle the packet in the GRO path.
  1387. */
  1388. if ((pkt->l2info & cpu_to_be32(RXF_TCP)) &&
  1389. (rspq->netdev->features & NETIF_F_GRO) && csum_ok &&
  1390. !pkt->ip_frag) {
  1391. do_gro(rxq, gl, pkt);
  1392. return 0;
  1393. }
  1394. /*
  1395. * Convert the Packet Gather List into an skb.
  1396. */
  1397. skb = t4vf_pktgl_to_skb(gl, RX_SKB_LEN, RX_PULL_LEN);
  1398. if (unlikely(!skb)) {
  1399. t4vf_pktgl_free(gl);
  1400. rxq->stats.rx_drops++;
  1401. return 0;
  1402. }
  1403. __skb_pull(skb, PKTSHIFT);
  1404. skb->protocol = eth_type_trans(skb, rspq->netdev);
  1405. skb_record_rx_queue(skb, rspq->idx);
  1406. rxq->stats.pkts++;
  1407. if (csum_ok && (rspq->netdev->features & NETIF_F_RXCSUM) &&
  1408. !pkt->err_vec && (be32_to_cpu(pkt->l2info) & (RXF_UDP|RXF_TCP))) {
  1409. if (!pkt->ip_frag)
  1410. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1411. else {
  1412. __sum16 c = (__force __sum16)pkt->csum;
  1413. skb->csum = csum_unfold(c);
  1414. skb->ip_summed = CHECKSUM_COMPLETE;
  1415. }
  1416. rxq->stats.rx_cso++;
  1417. } else
  1418. skb_checksum_none_assert(skb);
  1419. if (pkt->vlan_ex) {
  1420. rxq->stats.vlan_ex++;
  1421. __vlan_hwaccel_put_tag(skb, be16_to_cpu(pkt->vlan));
  1422. }
  1423. netif_receive_skb(skb);
  1424. return 0;
  1425. }
  1426. /**
  1427. * is_new_response - check if a response is newly written
  1428. * @rc: the response control descriptor
  1429. * @rspq: the response queue
  1430. *
  1431. * Returns true if a response descriptor contains a yet unprocessed
  1432. * response.
  1433. */
  1434. static inline bool is_new_response(const struct rsp_ctrl *rc,
  1435. const struct sge_rspq *rspq)
  1436. {
  1437. return RSPD_GEN(rc->type_gen) == rspq->gen;
  1438. }
  1439. /**
  1440. * restore_rx_bufs - put back a packet's RX buffers
  1441. * @gl: the packet gather list
  1442. * @fl: the SGE Free List
  1443. * @nfrags: how many fragments in @si
  1444. *
  1445. * Called when we find out that the current packet, @si, can't be
  1446. * processed right away for some reason. This is a very rare event and
  1447. * there's no effort to make this suspension/resumption process
  1448. * particularly efficient.
  1449. *
  1450. * We implement the suspension by putting all of the RX buffers associated
  1451. * with the current packet back on the original Free List. The buffers
  1452. * have already been unmapped and are left unmapped, we mark them as
  1453. * unmapped in order to prevent further unmapping attempts. (Effectively
  1454. * this function undoes the series of @unmap_rx_buf calls which were done
  1455. * to create the current packet's gather list.) This leaves us ready to
  1456. * restart processing of the packet the next time we start processing the
  1457. * RX Queue ...
  1458. */
  1459. static void restore_rx_bufs(const struct pkt_gl *gl, struct sge_fl *fl,
  1460. int frags)
  1461. {
  1462. struct rx_sw_desc *sdesc;
  1463. while (frags--) {
  1464. if (fl->cidx == 0)
  1465. fl->cidx = fl->size - 1;
  1466. else
  1467. fl->cidx--;
  1468. sdesc = &fl->sdesc[fl->cidx];
  1469. sdesc->page = gl->frags[frags].page;
  1470. sdesc->dma_addr |= RX_UNMAPPED_BUF;
  1471. fl->avail++;
  1472. }
  1473. }
  1474. /**
  1475. * rspq_next - advance to the next entry in a response queue
  1476. * @rspq: the queue
  1477. *
  1478. * Updates the state of a response queue to advance it to the next entry.
  1479. */
  1480. static inline void rspq_next(struct sge_rspq *rspq)
  1481. {
  1482. rspq->cur_desc = (void *)rspq->cur_desc + rspq->iqe_len;
  1483. if (unlikely(++rspq->cidx == rspq->size)) {
  1484. rspq->cidx = 0;
  1485. rspq->gen ^= 1;
  1486. rspq->cur_desc = rspq->desc;
  1487. }
  1488. }
  1489. /**
  1490. * process_responses - process responses from an SGE response queue
  1491. * @rspq: the ingress response queue to process
  1492. * @budget: how many responses can be processed in this round
  1493. *
  1494. * Process responses from a Scatter Gather Engine response queue up to
  1495. * the supplied budget. Responses include received packets as well as
  1496. * control messages from firmware or hardware.
  1497. *
  1498. * Additionally choose the interrupt holdoff time for the next interrupt
  1499. * on this queue. If the system is under memory shortage use a fairly
  1500. * long delay to help recovery.
  1501. */
  1502. int process_responses(struct sge_rspq *rspq, int budget)
  1503. {
  1504. struct sge_eth_rxq *rxq = container_of(rspq, struct sge_eth_rxq, rspq);
  1505. int budget_left = budget;
  1506. while (likely(budget_left)) {
  1507. int ret, rsp_type;
  1508. const struct rsp_ctrl *rc;
  1509. rc = (void *)rspq->cur_desc + (rspq->iqe_len - sizeof(*rc));
  1510. if (!is_new_response(rc, rspq))
  1511. break;
  1512. /*
  1513. * Figure out what kind of response we've received from the
  1514. * SGE.
  1515. */
  1516. rmb();
  1517. rsp_type = RSPD_TYPE(rc->type_gen);
  1518. if (likely(rsp_type == RSP_TYPE_FLBUF)) {
  1519. skb_frag_t *fp;
  1520. struct pkt_gl gl;
  1521. const struct rx_sw_desc *sdesc;
  1522. u32 bufsz, frag;
  1523. u32 len = be32_to_cpu(rc->pldbuflen_qid);
  1524. /*
  1525. * If we get a "new buffer" message from the SGE we
  1526. * need to move on to the next Free List buffer.
  1527. */
  1528. if (len & RSPD_NEWBUF) {
  1529. /*
  1530. * We get one "new buffer" message when we
  1531. * first start up a queue so we need to ignore
  1532. * it when our offset into the buffer is 0.
  1533. */
  1534. if (likely(rspq->offset > 0)) {
  1535. free_rx_bufs(rspq->adapter, &rxq->fl,
  1536. 1);
  1537. rspq->offset = 0;
  1538. }
  1539. len = RSPD_LEN(len);
  1540. }
  1541. gl.tot_len = len;
  1542. /*
  1543. * Gather packet fragments.
  1544. */
  1545. for (frag = 0, fp = gl.frags; /**/; frag++, fp++) {
  1546. BUG_ON(frag >= MAX_SKB_FRAGS);
  1547. BUG_ON(rxq->fl.avail == 0);
  1548. sdesc = &rxq->fl.sdesc[rxq->fl.cidx];
  1549. bufsz = get_buf_size(sdesc);
  1550. fp->page = sdesc->page;
  1551. fp->page_offset = rspq->offset;
  1552. fp->size = min(bufsz, len);
  1553. len -= fp->size;
  1554. if (!len)
  1555. break;
  1556. unmap_rx_buf(rspq->adapter, &rxq->fl);
  1557. }
  1558. gl.nfrags = frag+1;
  1559. /*
  1560. * Last buffer remains mapped so explicitly make it
  1561. * coherent for CPU access and start preloading first
  1562. * cache line ...
  1563. */
  1564. dma_sync_single_for_cpu(rspq->adapter->pdev_dev,
  1565. get_buf_addr(sdesc),
  1566. fp->size, DMA_FROM_DEVICE);
  1567. gl.va = (page_address(gl.frags[0].page) +
  1568. gl.frags[0].page_offset);
  1569. prefetch(gl.va);
  1570. /*
  1571. * Hand the new ingress packet to the handler for
  1572. * this Response Queue.
  1573. */
  1574. ret = rspq->handler(rspq, rspq->cur_desc, &gl);
  1575. if (likely(ret == 0))
  1576. rspq->offset += ALIGN(fp->size, FL_ALIGN);
  1577. else
  1578. restore_rx_bufs(&gl, &rxq->fl, frag);
  1579. } else if (likely(rsp_type == RSP_TYPE_CPL)) {
  1580. ret = rspq->handler(rspq, rspq->cur_desc, NULL);
  1581. } else {
  1582. WARN_ON(rsp_type > RSP_TYPE_CPL);
  1583. ret = 0;
  1584. }
  1585. if (unlikely(ret)) {
  1586. /*
  1587. * Couldn't process descriptor, back off for recovery.
  1588. * We use the SGE's last timer which has the longest
  1589. * interrupt coalescing value ...
  1590. */
  1591. const int NOMEM_TIMER_IDX = SGE_NTIMERS-1;
  1592. rspq->next_intr_params =
  1593. QINTR_TIMER_IDX(NOMEM_TIMER_IDX);
  1594. break;
  1595. }
  1596. rspq_next(rspq);
  1597. budget_left--;
  1598. }
  1599. /*
  1600. * If this is a Response Queue with an associated Free List and
  1601. * at least two Egress Queue units available in the Free List
  1602. * for new buffer pointers, refill the Free List.
  1603. */
  1604. if (rspq->offset >= 0 &&
  1605. rxq->fl.size - rxq->fl.avail >= 2*FL_PER_EQ_UNIT)
  1606. __refill_fl(rspq->adapter, &rxq->fl);
  1607. return budget - budget_left;
  1608. }
  1609. /**
  1610. * napi_rx_handler - the NAPI handler for RX processing
  1611. * @napi: the napi instance
  1612. * @budget: how many packets we can process in this round
  1613. *
  1614. * Handler for new data events when using NAPI. This does not need any
  1615. * locking or protection from interrupts as data interrupts are off at
  1616. * this point and other adapter interrupts do not interfere (the latter
  1617. * in not a concern at all with MSI-X as non-data interrupts then have
  1618. * a separate handler).
  1619. */
  1620. static int napi_rx_handler(struct napi_struct *napi, int budget)
  1621. {
  1622. unsigned int intr_params;
  1623. struct sge_rspq *rspq = container_of(napi, struct sge_rspq, napi);
  1624. int work_done = process_responses(rspq, budget);
  1625. if (likely(work_done < budget)) {
  1626. napi_complete(napi);
  1627. intr_params = rspq->next_intr_params;
  1628. rspq->next_intr_params = rspq->intr_params;
  1629. } else
  1630. intr_params = QINTR_TIMER_IDX(SGE_TIMER_UPD_CIDX);
  1631. if (unlikely(work_done == 0))
  1632. rspq->unhandled_irqs++;
  1633. t4_write_reg(rspq->adapter,
  1634. T4VF_SGE_BASE_ADDR + SGE_VF_GTS,
  1635. CIDXINC(work_done) |
  1636. INGRESSQID((u32)rspq->cntxt_id) |
  1637. SEINTARM(intr_params));
  1638. return work_done;
  1639. }
  1640. /*
  1641. * The MSI-X interrupt handler for an SGE response queue for the NAPI case
  1642. * (i.e., response queue serviced by NAPI polling).
  1643. */
  1644. irqreturn_t t4vf_sge_intr_msix(int irq, void *cookie)
  1645. {
  1646. struct sge_rspq *rspq = cookie;
  1647. napi_schedule(&rspq->napi);
  1648. return IRQ_HANDLED;
  1649. }
  1650. /*
  1651. * Process the indirect interrupt entries in the interrupt queue and kick off
  1652. * NAPI for each queue that has generated an entry.
  1653. */
  1654. static unsigned int process_intrq(struct adapter *adapter)
  1655. {
  1656. struct sge *s = &adapter->sge;
  1657. struct sge_rspq *intrq = &s->intrq;
  1658. unsigned int work_done;
  1659. spin_lock(&adapter->sge.intrq_lock);
  1660. for (work_done = 0; ; work_done++) {
  1661. const struct rsp_ctrl *rc;
  1662. unsigned int qid, iq_idx;
  1663. struct sge_rspq *rspq;
  1664. /*
  1665. * Grab the next response from the interrupt queue and bail
  1666. * out if it's not a new response.
  1667. */
  1668. rc = (void *)intrq->cur_desc + (intrq->iqe_len - sizeof(*rc));
  1669. if (!is_new_response(rc, intrq))
  1670. break;
  1671. /*
  1672. * If the response isn't a forwarded interrupt message issue a
  1673. * error and go on to the next response message. This should
  1674. * never happen ...
  1675. */
  1676. rmb();
  1677. if (unlikely(RSPD_TYPE(rc->type_gen) != RSP_TYPE_INTR)) {
  1678. dev_err(adapter->pdev_dev,
  1679. "Unexpected INTRQ response type %d\n",
  1680. RSPD_TYPE(rc->type_gen));
  1681. continue;
  1682. }
  1683. /*
  1684. * Extract the Queue ID from the interrupt message and perform
  1685. * sanity checking to make sure it really refers to one of our
  1686. * Ingress Queues which is active and matches the queue's ID.
  1687. * None of these error conditions should ever happen so we may
  1688. * want to either make them fatal and/or conditionalized under
  1689. * DEBUG.
  1690. */
  1691. qid = RSPD_QID(be32_to_cpu(rc->pldbuflen_qid));
  1692. iq_idx = IQ_IDX(s, qid);
  1693. if (unlikely(iq_idx >= MAX_INGQ)) {
  1694. dev_err(adapter->pdev_dev,
  1695. "Ingress QID %d out of range\n", qid);
  1696. continue;
  1697. }
  1698. rspq = s->ingr_map[iq_idx];
  1699. if (unlikely(rspq == NULL)) {
  1700. dev_err(adapter->pdev_dev,
  1701. "Ingress QID %d RSPQ=NULL\n", qid);
  1702. continue;
  1703. }
  1704. if (unlikely(rspq->abs_id != qid)) {
  1705. dev_err(adapter->pdev_dev,
  1706. "Ingress QID %d refers to RSPQ %d\n",
  1707. qid, rspq->abs_id);
  1708. continue;
  1709. }
  1710. /*
  1711. * Schedule NAPI processing on the indicated Response Queue
  1712. * and move on to the next entry in the Forwarded Interrupt
  1713. * Queue.
  1714. */
  1715. napi_schedule(&rspq->napi);
  1716. rspq_next(intrq);
  1717. }
  1718. t4_write_reg(adapter, T4VF_SGE_BASE_ADDR + SGE_VF_GTS,
  1719. CIDXINC(work_done) |
  1720. INGRESSQID(intrq->cntxt_id) |
  1721. SEINTARM(intrq->intr_params));
  1722. spin_unlock(&adapter->sge.intrq_lock);
  1723. return work_done;
  1724. }
  1725. /*
  1726. * The MSI interrupt handler handles data events from SGE response queues as
  1727. * well as error and other async events as they all use the same MSI vector.
  1728. */
  1729. irqreturn_t t4vf_intr_msi(int irq, void *cookie)
  1730. {
  1731. struct adapter *adapter = cookie;
  1732. process_intrq(adapter);
  1733. return IRQ_HANDLED;
  1734. }
  1735. /**
  1736. * t4vf_intr_handler - select the top-level interrupt handler
  1737. * @adapter: the adapter
  1738. *
  1739. * Selects the top-level interrupt handler based on the type of interrupts
  1740. * (MSI-X or MSI).
  1741. */
  1742. irq_handler_t t4vf_intr_handler(struct adapter *adapter)
  1743. {
  1744. BUG_ON((adapter->flags & (USING_MSIX|USING_MSI)) == 0);
  1745. if (adapter->flags & USING_MSIX)
  1746. return t4vf_sge_intr_msix;
  1747. else
  1748. return t4vf_intr_msi;
  1749. }
  1750. /**
  1751. * sge_rx_timer_cb - perform periodic maintenance of SGE RX queues
  1752. * @data: the adapter
  1753. *
  1754. * Runs periodically from a timer to perform maintenance of SGE RX queues.
  1755. *
  1756. * a) Replenishes RX queues that have run out due to memory shortage.
  1757. * Normally new RX buffers are added when existing ones are consumed but
  1758. * when out of memory a queue can become empty. We schedule NAPI to do
  1759. * the actual refill.
  1760. */
  1761. static void sge_rx_timer_cb(unsigned long data)
  1762. {
  1763. struct adapter *adapter = (struct adapter *)data;
  1764. struct sge *s = &adapter->sge;
  1765. unsigned int i;
  1766. /*
  1767. * Scan the "Starving Free Lists" flag array looking for any Free
  1768. * Lists in need of more free buffers. If we find one and it's not
  1769. * being actively polled, then bump its "starving" counter and attempt
  1770. * to refill it. If we're successful in adding enough buffers to push
  1771. * the Free List over the starving threshold, then we can clear its
  1772. * "starving" status.
  1773. */
  1774. for (i = 0; i < ARRAY_SIZE(s->starving_fl); i++) {
  1775. unsigned long m;
  1776. for (m = s->starving_fl[i]; m; m &= m - 1) {
  1777. unsigned int id = __ffs(m) + i * BITS_PER_LONG;
  1778. struct sge_fl *fl = s->egr_map[id];
  1779. clear_bit(id, s->starving_fl);
  1780. smp_mb__after_clear_bit();
  1781. /*
  1782. * Since we are accessing fl without a lock there's a
  1783. * small probability of a false positive where we
  1784. * schedule napi but the FL is no longer starving.
  1785. * No biggie.
  1786. */
  1787. if (fl_starving(fl)) {
  1788. struct sge_eth_rxq *rxq;
  1789. rxq = container_of(fl, struct sge_eth_rxq, fl);
  1790. if (napi_reschedule(&rxq->rspq.napi))
  1791. fl->starving++;
  1792. else
  1793. set_bit(id, s->starving_fl);
  1794. }
  1795. }
  1796. }
  1797. /*
  1798. * Reschedule the next scan for starving Free Lists ...
  1799. */
  1800. mod_timer(&s->rx_timer, jiffies + RX_QCHECK_PERIOD);
  1801. }
  1802. /**
  1803. * sge_tx_timer_cb - perform periodic maintenance of SGE Tx queues
  1804. * @data: the adapter
  1805. *
  1806. * Runs periodically from a timer to perform maintenance of SGE TX queues.
  1807. *
  1808. * b) Reclaims completed Tx packets for the Ethernet queues. Normally
  1809. * packets are cleaned up by new Tx packets, this timer cleans up packets
  1810. * when no new packets are being submitted. This is essential for pktgen,
  1811. * at least.
  1812. */
  1813. static void sge_tx_timer_cb(unsigned long data)
  1814. {
  1815. struct adapter *adapter = (struct adapter *)data;
  1816. struct sge *s = &adapter->sge;
  1817. unsigned int i, budget;
  1818. budget = MAX_TIMER_TX_RECLAIM;
  1819. i = s->ethtxq_rover;
  1820. do {
  1821. struct sge_eth_txq *txq = &s->ethtxq[i];
  1822. if (reclaimable(&txq->q) && __netif_tx_trylock(txq->txq)) {
  1823. int avail = reclaimable(&txq->q);
  1824. if (avail > budget)
  1825. avail = budget;
  1826. free_tx_desc(adapter, &txq->q, avail, true);
  1827. txq->q.in_use -= avail;
  1828. __netif_tx_unlock(txq->txq);
  1829. budget -= avail;
  1830. if (!budget)
  1831. break;
  1832. }
  1833. i++;
  1834. if (i >= s->ethqsets)
  1835. i = 0;
  1836. } while (i != s->ethtxq_rover);
  1837. s->ethtxq_rover = i;
  1838. /*
  1839. * If we found too many reclaimable packets schedule a timer in the
  1840. * near future to continue where we left off. Otherwise the next timer
  1841. * will be at its normal interval.
  1842. */
  1843. mod_timer(&s->tx_timer, jiffies + (budget ? TX_QCHECK_PERIOD : 2));
  1844. }
  1845. /**
  1846. * t4vf_sge_alloc_rxq - allocate an SGE RX Queue
  1847. * @adapter: the adapter
  1848. * @rspq: pointer to to the new rxq's Response Queue to be filled in
  1849. * @iqasynch: if 0, a normal rspq; if 1, an asynchronous event queue
  1850. * @dev: the network device associated with the new rspq
  1851. * @intr_dest: MSI-X vector index (overriden in MSI mode)
  1852. * @fl: pointer to the new rxq's Free List to be filled in
  1853. * @hnd: the interrupt handler to invoke for the rspq
  1854. */
  1855. int t4vf_sge_alloc_rxq(struct adapter *adapter, struct sge_rspq *rspq,
  1856. bool iqasynch, struct net_device *dev,
  1857. int intr_dest,
  1858. struct sge_fl *fl, rspq_handler_t hnd)
  1859. {
  1860. struct port_info *pi = netdev_priv(dev);
  1861. struct fw_iq_cmd cmd, rpl;
  1862. int ret, iqandst, flsz = 0;
  1863. /*
  1864. * If we're using MSI interrupts and we're not initializing the
  1865. * Forwarded Interrupt Queue itself, then set up this queue for
  1866. * indirect interrupts to the Forwarded Interrupt Queue. Obviously
  1867. * the Forwarded Interrupt Queue must be set up before any other
  1868. * ingress queue ...
  1869. */
  1870. if ((adapter->flags & USING_MSI) && rspq != &adapter->sge.intrq) {
  1871. iqandst = SGE_INTRDST_IQ;
  1872. intr_dest = adapter->sge.intrq.abs_id;
  1873. } else
  1874. iqandst = SGE_INTRDST_PCI;
  1875. /*
  1876. * Allocate the hardware ring for the Response Queue. The size needs
  1877. * to be a multiple of 16 which includes the mandatory status entry
  1878. * (regardless of whether the Status Page capabilities are enabled or
  1879. * not).
  1880. */
  1881. rspq->size = roundup(rspq->size, 16);
  1882. rspq->desc = alloc_ring(adapter->pdev_dev, rspq->size, rspq->iqe_len,
  1883. 0, &rspq->phys_addr, NULL, 0);
  1884. if (!rspq->desc)
  1885. return -ENOMEM;
  1886. /*
  1887. * Fill in the Ingress Queue Command. Note: Ideally this code would
  1888. * be in t4vf_hw.c but there are so many parameters and dependencies
  1889. * on our Linux SGE state that we would end up having to pass tons of
  1890. * parameters. We'll have to think about how this might be migrated
  1891. * into OS-independent common code ...
  1892. */
  1893. memset(&cmd, 0, sizeof(cmd));
  1894. cmd.op_to_vfn = cpu_to_be32(FW_CMD_OP(FW_IQ_CMD) |
  1895. FW_CMD_REQUEST |
  1896. FW_CMD_WRITE |
  1897. FW_CMD_EXEC);
  1898. cmd.alloc_to_len16 = cpu_to_be32(FW_IQ_CMD_ALLOC |
  1899. FW_IQ_CMD_IQSTART(1) |
  1900. FW_LEN16(cmd));
  1901. cmd.type_to_iqandstindex =
  1902. cpu_to_be32(FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
  1903. FW_IQ_CMD_IQASYNCH(iqasynch) |
  1904. FW_IQ_CMD_VIID(pi->viid) |
  1905. FW_IQ_CMD_IQANDST(iqandst) |
  1906. FW_IQ_CMD_IQANUS(1) |
  1907. FW_IQ_CMD_IQANUD(SGE_UPDATEDEL_INTR) |
  1908. FW_IQ_CMD_IQANDSTINDEX(intr_dest));
  1909. cmd.iqdroprss_to_iqesize =
  1910. cpu_to_be16(FW_IQ_CMD_IQPCIECH(pi->port_id) |
  1911. FW_IQ_CMD_IQGTSMODE |
  1912. FW_IQ_CMD_IQINTCNTTHRESH(rspq->pktcnt_idx) |
  1913. FW_IQ_CMD_IQESIZE(ilog2(rspq->iqe_len) - 4));
  1914. cmd.iqsize = cpu_to_be16(rspq->size);
  1915. cmd.iqaddr = cpu_to_be64(rspq->phys_addr);
  1916. if (fl) {
  1917. /*
  1918. * Allocate the ring for the hardware free list (with space
  1919. * for its status page) along with the associated software
  1920. * descriptor ring. The free list size needs to be a multiple
  1921. * of the Egress Queue Unit.
  1922. */
  1923. fl->size = roundup(fl->size, FL_PER_EQ_UNIT);
  1924. fl->desc = alloc_ring(adapter->pdev_dev, fl->size,
  1925. sizeof(__be64), sizeof(struct rx_sw_desc),
  1926. &fl->addr, &fl->sdesc, STAT_LEN);
  1927. if (!fl->desc) {
  1928. ret = -ENOMEM;
  1929. goto err;
  1930. }
  1931. /*
  1932. * Calculate the size of the hardware free list ring plus
  1933. * Status Page (which the SGE will place after the end of the
  1934. * free list ring) in Egress Queue Units.
  1935. */
  1936. flsz = (fl->size / FL_PER_EQ_UNIT +
  1937. STAT_LEN / EQ_UNIT);
  1938. /*
  1939. * Fill in all the relevant firmware Ingress Queue Command
  1940. * fields for the free list.
  1941. */
  1942. cmd.iqns_to_fl0congen =
  1943. cpu_to_be32(
  1944. FW_IQ_CMD_FL0HOSTFCMODE(SGE_HOSTFCMODE_NONE) |
  1945. FW_IQ_CMD_FL0PACKEN |
  1946. FW_IQ_CMD_FL0PADEN);
  1947. cmd.fl0dcaen_to_fl0cidxfthresh =
  1948. cpu_to_be16(
  1949. FW_IQ_CMD_FL0FBMIN(SGE_FETCHBURSTMIN_64B) |
  1950. FW_IQ_CMD_FL0FBMAX(SGE_FETCHBURSTMAX_512B));
  1951. cmd.fl0size = cpu_to_be16(flsz);
  1952. cmd.fl0addr = cpu_to_be64(fl->addr);
  1953. }
  1954. /*
  1955. * Issue the firmware Ingress Queue Command and extract the results if
  1956. * it completes successfully.
  1957. */
  1958. ret = t4vf_wr_mbox(adapter, &cmd, sizeof(cmd), &rpl);
  1959. if (ret)
  1960. goto err;
  1961. netif_napi_add(dev, &rspq->napi, napi_rx_handler, 64);
  1962. rspq->cur_desc = rspq->desc;
  1963. rspq->cidx = 0;
  1964. rspq->gen = 1;
  1965. rspq->next_intr_params = rspq->intr_params;
  1966. rspq->cntxt_id = be16_to_cpu(rpl.iqid);
  1967. rspq->abs_id = be16_to_cpu(rpl.physiqid);
  1968. rspq->size--; /* subtract status entry */
  1969. rspq->adapter = adapter;
  1970. rspq->netdev = dev;
  1971. rspq->handler = hnd;
  1972. /* set offset to -1 to distinguish ingress queues without FL */
  1973. rspq->offset = fl ? 0 : -1;
  1974. if (fl) {
  1975. fl->cntxt_id = be16_to_cpu(rpl.fl0id);
  1976. fl->avail = 0;
  1977. fl->pend_cred = 0;
  1978. fl->pidx = 0;
  1979. fl->cidx = 0;
  1980. fl->alloc_failed = 0;
  1981. fl->large_alloc_failed = 0;
  1982. fl->starving = 0;
  1983. refill_fl(adapter, fl, fl_cap(fl), GFP_KERNEL);
  1984. }
  1985. return 0;
  1986. err:
  1987. /*
  1988. * An error occurred. Clean up our partial allocation state and
  1989. * return the error.
  1990. */
  1991. if (rspq->desc) {
  1992. dma_free_coherent(adapter->pdev_dev, rspq->size * rspq->iqe_len,
  1993. rspq->desc, rspq->phys_addr);
  1994. rspq->desc = NULL;
  1995. }
  1996. if (fl && fl->desc) {
  1997. kfree(fl->sdesc);
  1998. fl->sdesc = NULL;
  1999. dma_free_coherent(adapter->pdev_dev, flsz * EQ_UNIT,
  2000. fl->desc, fl->addr);
  2001. fl->desc = NULL;
  2002. }
  2003. return ret;
  2004. }
  2005. /**
  2006. * t4vf_sge_alloc_eth_txq - allocate an SGE Ethernet TX Queue
  2007. * @adapter: the adapter
  2008. * @txq: pointer to the new txq to be filled in
  2009. * @devq: the network TX queue associated with the new txq
  2010. * @iqid: the relative ingress queue ID to which events relating to
  2011. * the new txq should be directed
  2012. */
  2013. int t4vf_sge_alloc_eth_txq(struct adapter *adapter, struct sge_eth_txq *txq,
  2014. struct net_device *dev, struct netdev_queue *devq,
  2015. unsigned int iqid)
  2016. {
  2017. int ret, nentries;
  2018. struct fw_eq_eth_cmd cmd, rpl;
  2019. struct port_info *pi = netdev_priv(dev);
  2020. /*
  2021. * Calculate the size of the hardware TX Queue (including the Status
  2022. * Page on the end of the TX Queue) in units of TX Descriptors.
  2023. */
  2024. nentries = txq->q.size + STAT_LEN / sizeof(struct tx_desc);
  2025. /*
  2026. * Allocate the hardware ring for the TX ring (with space for its
  2027. * status page) along with the associated software descriptor ring.
  2028. */
  2029. txq->q.desc = alloc_ring(adapter->pdev_dev, txq->q.size,
  2030. sizeof(struct tx_desc),
  2031. sizeof(struct tx_sw_desc),
  2032. &txq->q.phys_addr, &txq->q.sdesc, STAT_LEN);
  2033. if (!txq->q.desc)
  2034. return -ENOMEM;
  2035. /*
  2036. * Fill in the Egress Queue Command. Note: As with the direct use of
  2037. * the firmware Ingress Queue COmmand above in our RXQ allocation
  2038. * routine, ideally, this code would be in t4vf_hw.c. Again, we'll
  2039. * have to see if there's some reasonable way to parameterize it
  2040. * into the common code ...
  2041. */
  2042. memset(&cmd, 0, sizeof(cmd));
  2043. cmd.op_to_vfn = cpu_to_be32(FW_CMD_OP(FW_EQ_ETH_CMD) |
  2044. FW_CMD_REQUEST |
  2045. FW_CMD_WRITE |
  2046. FW_CMD_EXEC);
  2047. cmd.alloc_to_len16 = cpu_to_be32(FW_EQ_ETH_CMD_ALLOC |
  2048. FW_EQ_ETH_CMD_EQSTART |
  2049. FW_LEN16(cmd));
  2050. cmd.viid_pkd = cpu_to_be32(FW_EQ_ETH_CMD_VIID(pi->viid));
  2051. cmd.fetchszm_to_iqid =
  2052. cpu_to_be32(FW_EQ_ETH_CMD_HOSTFCMODE(SGE_HOSTFCMODE_STPG) |
  2053. FW_EQ_ETH_CMD_PCIECHN(pi->port_id) |
  2054. FW_EQ_ETH_CMD_IQID(iqid));
  2055. cmd.dcaen_to_eqsize =
  2056. cpu_to_be32(FW_EQ_ETH_CMD_FBMIN(SGE_FETCHBURSTMIN_64B) |
  2057. FW_EQ_ETH_CMD_FBMAX(SGE_FETCHBURSTMAX_512B) |
  2058. FW_EQ_ETH_CMD_CIDXFTHRESH(SGE_CIDXFLUSHTHRESH_32) |
  2059. FW_EQ_ETH_CMD_EQSIZE(nentries));
  2060. cmd.eqaddr = cpu_to_be64(txq->q.phys_addr);
  2061. /*
  2062. * Issue the firmware Egress Queue Command and extract the results if
  2063. * it completes successfully.
  2064. */
  2065. ret = t4vf_wr_mbox(adapter, &cmd, sizeof(cmd), &rpl);
  2066. if (ret) {
  2067. /*
  2068. * The girmware Ingress Queue Command failed for some reason.
  2069. * Free up our partial allocation state and return the error.
  2070. */
  2071. kfree(txq->q.sdesc);
  2072. txq->q.sdesc = NULL;
  2073. dma_free_coherent(adapter->pdev_dev,
  2074. nentries * sizeof(struct tx_desc),
  2075. txq->q.desc, txq->q.phys_addr);
  2076. txq->q.desc = NULL;
  2077. return ret;
  2078. }
  2079. txq->q.in_use = 0;
  2080. txq->q.cidx = 0;
  2081. txq->q.pidx = 0;
  2082. txq->q.stat = (void *)&txq->q.desc[txq->q.size];
  2083. txq->q.cntxt_id = FW_EQ_ETH_CMD_EQID_GET(be32_to_cpu(rpl.eqid_pkd));
  2084. txq->q.abs_id =
  2085. FW_EQ_ETH_CMD_PHYSEQID_GET(be32_to_cpu(rpl.physeqid_pkd));
  2086. txq->txq = devq;
  2087. txq->tso = 0;
  2088. txq->tx_cso = 0;
  2089. txq->vlan_ins = 0;
  2090. txq->q.stops = 0;
  2091. txq->q.restarts = 0;
  2092. txq->mapping_err = 0;
  2093. return 0;
  2094. }
  2095. /*
  2096. * Free the DMA map resources associated with a TX queue.
  2097. */
  2098. static void free_txq(struct adapter *adapter, struct sge_txq *tq)
  2099. {
  2100. dma_free_coherent(adapter->pdev_dev,
  2101. tq->size * sizeof(*tq->desc) + STAT_LEN,
  2102. tq->desc, tq->phys_addr);
  2103. tq->cntxt_id = 0;
  2104. tq->sdesc = NULL;
  2105. tq->desc = NULL;
  2106. }
  2107. /*
  2108. * Free the resources associated with a response queue (possibly including a
  2109. * free list).
  2110. */
  2111. static void free_rspq_fl(struct adapter *adapter, struct sge_rspq *rspq,
  2112. struct sge_fl *fl)
  2113. {
  2114. unsigned int flid = fl ? fl->cntxt_id : 0xffff;
  2115. t4vf_iq_free(adapter, FW_IQ_TYPE_FL_INT_CAP,
  2116. rspq->cntxt_id, flid, 0xffff);
  2117. dma_free_coherent(adapter->pdev_dev, (rspq->size + 1) * rspq->iqe_len,
  2118. rspq->desc, rspq->phys_addr);
  2119. netif_napi_del(&rspq->napi);
  2120. rspq->netdev = NULL;
  2121. rspq->cntxt_id = 0;
  2122. rspq->abs_id = 0;
  2123. rspq->desc = NULL;
  2124. if (fl) {
  2125. free_rx_bufs(adapter, fl, fl->avail);
  2126. dma_free_coherent(adapter->pdev_dev,
  2127. fl->size * sizeof(*fl->desc) + STAT_LEN,
  2128. fl->desc, fl->addr);
  2129. kfree(fl->sdesc);
  2130. fl->sdesc = NULL;
  2131. fl->cntxt_id = 0;
  2132. fl->desc = NULL;
  2133. }
  2134. }
  2135. /**
  2136. * t4vf_free_sge_resources - free SGE resources
  2137. * @adapter: the adapter
  2138. *
  2139. * Frees resources used by the SGE queue sets.
  2140. */
  2141. void t4vf_free_sge_resources(struct adapter *adapter)
  2142. {
  2143. struct sge *s = &adapter->sge;
  2144. struct sge_eth_rxq *rxq = s->ethrxq;
  2145. struct sge_eth_txq *txq = s->ethtxq;
  2146. struct sge_rspq *evtq = &s->fw_evtq;
  2147. struct sge_rspq *intrq = &s->intrq;
  2148. int qs;
  2149. for (qs = 0; qs < adapter->sge.ethqsets; qs++, rxq++, txq++) {
  2150. if (rxq->rspq.desc)
  2151. free_rspq_fl(adapter, &rxq->rspq, &rxq->fl);
  2152. if (txq->q.desc) {
  2153. t4vf_eth_eq_free(adapter, txq->q.cntxt_id);
  2154. free_tx_desc(adapter, &txq->q, txq->q.in_use, true);
  2155. kfree(txq->q.sdesc);
  2156. free_txq(adapter, &txq->q);
  2157. }
  2158. }
  2159. if (evtq->desc)
  2160. free_rspq_fl(adapter, evtq, NULL);
  2161. if (intrq->desc)
  2162. free_rspq_fl(adapter, intrq, NULL);
  2163. }
  2164. /**
  2165. * t4vf_sge_start - enable SGE operation
  2166. * @adapter: the adapter
  2167. *
  2168. * Start tasklets and timers associated with the DMA engine.
  2169. */
  2170. void t4vf_sge_start(struct adapter *adapter)
  2171. {
  2172. adapter->sge.ethtxq_rover = 0;
  2173. mod_timer(&adapter->sge.rx_timer, jiffies + RX_QCHECK_PERIOD);
  2174. mod_timer(&adapter->sge.tx_timer, jiffies + TX_QCHECK_PERIOD);
  2175. }
  2176. /**
  2177. * t4vf_sge_stop - disable SGE operation
  2178. * @adapter: the adapter
  2179. *
  2180. * Stop tasklets and timers associated with the DMA engine. Note that
  2181. * this is effective only if measures have been taken to disable any HW
  2182. * events that may restart them.
  2183. */
  2184. void t4vf_sge_stop(struct adapter *adapter)
  2185. {
  2186. struct sge *s = &adapter->sge;
  2187. if (s->rx_timer.function)
  2188. del_timer_sync(&s->rx_timer);
  2189. if (s->tx_timer.function)
  2190. del_timer_sync(&s->tx_timer);
  2191. }
  2192. /**
  2193. * t4vf_sge_init - initialize SGE
  2194. * @adapter: the adapter
  2195. *
  2196. * Performs SGE initialization needed every time after a chip reset.
  2197. * We do not initialize any of the queue sets here, instead the driver
  2198. * top-level must request those individually. We also do not enable DMA
  2199. * here, that should be done after the queues have been set up.
  2200. */
  2201. int t4vf_sge_init(struct adapter *adapter)
  2202. {
  2203. struct sge_params *sge_params = &adapter->params.sge;
  2204. u32 fl0 = sge_params->sge_fl_buffer_size[0];
  2205. u32 fl1 = sge_params->sge_fl_buffer_size[1];
  2206. struct sge *s = &adapter->sge;
  2207. /*
  2208. * Start by vetting the basic SGE parameters which have been set up by
  2209. * the Physical Function Driver. Ideally we should be able to deal
  2210. * with _any_ configuration. Practice is different ...
  2211. */
  2212. if (fl0 != PAGE_SIZE || (fl1 != 0 && fl1 <= fl0)) {
  2213. dev_err(adapter->pdev_dev, "bad SGE FL buffer sizes [%d, %d]\n",
  2214. fl0, fl1);
  2215. return -EINVAL;
  2216. }
  2217. if ((sge_params->sge_control & RXPKTCPLMODE) == 0) {
  2218. dev_err(adapter->pdev_dev, "bad SGE CPL MODE\n");
  2219. return -EINVAL;
  2220. }
  2221. /*
  2222. * Now translate the adapter parameters into our internal forms.
  2223. */
  2224. if (fl1)
  2225. FL_PG_ORDER = ilog2(fl1) - PAGE_SHIFT;
  2226. STAT_LEN = ((sge_params->sge_control & EGRSTATUSPAGESIZE) ? 128 : 64);
  2227. PKTSHIFT = PKTSHIFT_GET(sge_params->sge_control);
  2228. FL_ALIGN = 1 << (INGPADBOUNDARY_GET(sge_params->sge_control) +
  2229. SGE_INGPADBOUNDARY_SHIFT);
  2230. /*
  2231. * Set up tasklet timers.
  2232. */
  2233. setup_timer(&s->rx_timer, sge_rx_timer_cb, (unsigned long)adapter);
  2234. setup_timer(&s->tx_timer, sge_tx_timer_cb, (unsigned long)adapter);
  2235. /*
  2236. * Initialize Forwarded Interrupt Queue lock.
  2237. */
  2238. spin_lock_init(&s->intrq_lock);
  2239. return 0;
  2240. }