isp.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237
  1. /*
  2. * isp.c
  3. *
  4. * TI OMAP3 ISP - Core
  5. *
  6. * Copyright (C) 2006-2010 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * Contributors:
  13. * Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  14. * Sakari Ailus <sakari.ailus@iki.fi>
  15. * David Cohen <dacohen@gmail.com>
  16. * Stanimir Varbanov <svarbanov@mm-sol.com>
  17. * Vimarsh Zutshi <vimarsh.zutshi@gmail.com>
  18. * Tuukka Toivonen <tuukkat76@gmail.com>
  19. * Sergio Aguirre <saaguirre@ti.com>
  20. * Antti Koskipaa <akoskipa@gmail.com>
  21. * Ivan T. Ivanov <iivanov@mm-sol.com>
  22. * RaniSuneela <r-m@ti.com>
  23. * Atanas Filipov <afilipov@mm-sol.com>
  24. * Gjorgji Rosikopulos <grosikopulos@mm-sol.com>
  25. * Hiroshi DOYU <hiroshi.doyu@nokia.com>
  26. * Nayden Kanchev <nkanchev@mm-sol.com>
  27. * Phil Carmody <ext-phil.2.carmody@nokia.com>
  28. * Artem Bityutskiy <artem.bityutskiy@nokia.com>
  29. * Dominic Curran <dcurran@ti.com>
  30. * Ilkka Myllyperkio <ilkka.myllyperkio@sofica.fi>
  31. * Pallavi Kulkarni <p-kulkarni@ti.com>
  32. * Vaibhav Hiremath <hvaibhav@ti.com>
  33. * Mohit Jalori <mjalori@ti.com>
  34. * Sameer Venkatraman <sameerv@ti.com>
  35. * Senthilvadivu Guruswamy <svadivu@ti.com>
  36. * Thara Gopinath <thara@ti.com>
  37. * Toni Leinonen <toni.leinonen@nokia.com>
  38. * Troy Laramy <t-laramy@ti.com>
  39. *
  40. * This program is free software; you can redistribute it and/or modify
  41. * it under the terms of the GNU General Public License version 2 as
  42. * published by the Free Software Foundation.
  43. *
  44. * This program is distributed in the hope that it will be useful, but
  45. * WITHOUT ANY WARRANTY; without even the implied warranty of
  46. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  47. * General Public License for more details.
  48. *
  49. * You should have received a copy of the GNU General Public License
  50. * along with this program; if not, write to the Free Software
  51. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  52. * 02110-1301 USA
  53. */
  54. #include <asm/cacheflush.h>
  55. #include <linux/clk.h>
  56. #include <linux/delay.h>
  57. #include <linux/device.h>
  58. #include <linux/dma-mapping.h>
  59. #include <linux/i2c.h>
  60. #include <linux/interrupt.h>
  61. #include <linux/module.h>
  62. #include <linux/platform_device.h>
  63. #include <linux/regulator/consumer.h>
  64. #include <linux/slab.h>
  65. #include <linux/sched.h>
  66. #include <linux/vmalloc.h>
  67. #include <media/v4l2-common.h>
  68. #include <media/v4l2-device.h>
  69. #include "isp.h"
  70. #include "ispreg.h"
  71. #include "ispccdc.h"
  72. #include "isppreview.h"
  73. #include "ispresizer.h"
  74. #include "ispcsi2.h"
  75. #include "ispccp2.h"
  76. #include "isph3a.h"
  77. #include "isphist.h"
  78. static unsigned int autoidle;
  79. module_param(autoidle, int, 0444);
  80. MODULE_PARM_DESC(autoidle, "Enable OMAP3ISP AUTOIDLE support");
  81. static void isp_save_ctx(struct isp_device *isp);
  82. static void isp_restore_ctx(struct isp_device *isp);
  83. static const struct isp_res_mapping isp_res_maps[] = {
  84. {
  85. .isp_rev = ISP_REVISION_2_0,
  86. .map = 1 << OMAP3_ISP_IOMEM_MAIN |
  87. 1 << OMAP3_ISP_IOMEM_CCP2 |
  88. 1 << OMAP3_ISP_IOMEM_CCDC |
  89. 1 << OMAP3_ISP_IOMEM_HIST |
  90. 1 << OMAP3_ISP_IOMEM_H3A |
  91. 1 << OMAP3_ISP_IOMEM_PREV |
  92. 1 << OMAP3_ISP_IOMEM_RESZ |
  93. 1 << OMAP3_ISP_IOMEM_SBL |
  94. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS1 |
  95. 1 << OMAP3_ISP_IOMEM_CSIPHY2,
  96. },
  97. {
  98. .isp_rev = ISP_REVISION_15_0,
  99. .map = 1 << OMAP3_ISP_IOMEM_MAIN |
  100. 1 << OMAP3_ISP_IOMEM_CCP2 |
  101. 1 << OMAP3_ISP_IOMEM_CCDC |
  102. 1 << OMAP3_ISP_IOMEM_HIST |
  103. 1 << OMAP3_ISP_IOMEM_H3A |
  104. 1 << OMAP3_ISP_IOMEM_PREV |
  105. 1 << OMAP3_ISP_IOMEM_RESZ |
  106. 1 << OMAP3_ISP_IOMEM_SBL |
  107. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS1 |
  108. 1 << OMAP3_ISP_IOMEM_CSIPHY2 |
  109. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS2 |
  110. 1 << OMAP3_ISP_IOMEM_CSI2C_REGS1 |
  111. 1 << OMAP3_ISP_IOMEM_CSIPHY1 |
  112. 1 << OMAP3_ISP_IOMEM_CSI2C_REGS2,
  113. },
  114. };
  115. /* Structure for saving/restoring ISP module registers */
  116. static struct isp_reg isp_reg_list[] = {
  117. {OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG, 0},
  118. {OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, 0},
  119. {OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL, 0},
  120. {0, ISP_TOK_TERM, 0}
  121. };
  122. /*
  123. * omap3isp_flush - Post pending L3 bus writes by doing a register readback
  124. * @isp: OMAP3 ISP device
  125. *
  126. * In order to force posting of pending writes, we need to write and
  127. * readback the same register, in this case the revision register.
  128. *
  129. * See this link for reference:
  130. * http://www.mail-archive.com/linux-omap@vger.kernel.org/msg08149.html
  131. */
  132. void omap3isp_flush(struct isp_device *isp)
  133. {
  134. isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  135. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  136. }
  137. /*
  138. * isp_enable_interrupts - Enable ISP interrupts.
  139. * @isp: OMAP3 ISP device
  140. */
  141. static void isp_enable_interrupts(struct isp_device *isp)
  142. {
  143. static const u32 irq = IRQ0ENABLE_CSIA_IRQ
  144. | IRQ0ENABLE_CSIB_IRQ
  145. | IRQ0ENABLE_CCDC_LSC_PREF_ERR_IRQ
  146. | IRQ0ENABLE_CCDC_LSC_DONE_IRQ
  147. | IRQ0ENABLE_CCDC_VD0_IRQ
  148. | IRQ0ENABLE_CCDC_VD1_IRQ
  149. | IRQ0ENABLE_HS_VS_IRQ
  150. | IRQ0ENABLE_HIST_DONE_IRQ
  151. | IRQ0ENABLE_H3A_AWB_DONE_IRQ
  152. | IRQ0ENABLE_H3A_AF_DONE_IRQ
  153. | IRQ0ENABLE_PRV_DONE_IRQ
  154. | IRQ0ENABLE_RSZ_DONE_IRQ;
  155. isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  156. isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
  157. }
  158. /*
  159. * isp_disable_interrupts - Disable ISP interrupts.
  160. * @isp: OMAP3 ISP device
  161. */
  162. static void isp_disable_interrupts(struct isp_device *isp)
  163. {
  164. isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
  165. }
  166. /**
  167. * isp_set_xclk - Configures the specified cam_xclk to the desired frequency.
  168. * @isp: OMAP3 ISP device
  169. * @xclk: Desired frequency of the clock in Hz. 0 = stable low, 1 is stable high
  170. * @xclksel: XCLK to configure (0 = A, 1 = B).
  171. *
  172. * Configures the specified MCLK divisor in the ISP timing control register
  173. * (TCTRL_CTRL) to generate the desired xclk clock value.
  174. *
  175. * Divisor = cam_mclk_hz / xclk
  176. *
  177. * Returns the final frequency that is actually being generated
  178. **/
  179. static u32 isp_set_xclk(struct isp_device *isp, u32 xclk, u8 xclksel)
  180. {
  181. u32 divisor;
  182. u32 currentxclk;
  183. unsigned long mclk_hz;
  184. if (!omap3isp_get(isp))
  185. return 0;
  186. mclk_hz = clk_get_rate(isp->clock[ISP_CLK_CAM_MCLK]);
  187. if (xclk >= mclk_hz) {
  188. divisor = ISPTCTRL_CTRL_DIV_BYPASS;
  189. currentxclk = mclk_hz;
  190. } else if (xclk >= 2) {
  191. divisor = mclk_hz / xclk;
  192. if (divisor >= ISPTCTRL_CTRL_DIV_BYPASS)
  193. divisor = ISPTCTRL_CTRL_DIV_BYPASS - 1;
  194. currentxclk = mclk_hz / divisor;
  195. } else {
  196. divisor = xclk;
  197. currentxclk = 0;
  198. }
  199. switch (xclksel) {
  200. case ISP_XCLK_A:
  201. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
  202. ISPTCTRL_CTRL_DIVA_MASK,
  203. divisor << ISPTCTRL_CTRL_DIVA_SHIFT);
  204. dev_dbg(isp->dev, "isp_set_xclk(): cam_xclka set to %d Hz\n",
  205. currentxclk);
  206. break;
  207. case ISP_XCLK_B:
  208. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
  209. ISPTCTRL_CTRL_DIVB_MASK,
  210. divisor << ISPTCTRL_CTRL_DIVB_SHIFT);
  211. dev_dbg(isp->dev, "isp_set_xclk(): cam_xclkb set to %d Hz\n",
  212. currentxclk);
  213. break;
  214. case ISP_XCLK_NONE:
  215. default:
  216. omap3isp_put(isp);
  217. dev_dbg(isp->dev, "ISP_ERR: isp_set_xclk(): Invalid requested "
  218. "xclk. Must be 0 (A) or 1 (B).\n");
  219. return -EINVAL;
  220. }
  221. /* Do we go from stable whatever to clock? */
  222. if (divisor >= 2 && isp->xclk_divisor[xclksel - 1] < 2)
  223. omap3isp_get(isp);
  224. /* Stopping the clock. */
  225. else if (divisor < 2 && isp->xclk_divisor[xclksel - 1] >= 2)
  226. omap3isp_put(isp);
  227. isp->xclk_divisor[xclksel - 1] = divisor;
  228. omap3isp_put(isp);
  229. return currentxclk;
  230. }
  231. /*
  232. * isp_power_settings - Sysconfig settings, for Power Management.
  233. * @isp: OMAP3 ISP device
  234. * @idle: Consider idle state.
  235. *
  236. * Sets the power settings for the ISP, and SBL bus.
  237. */
  238. static void isp_power_settings(struct isp_device *isp, int idle)
  239. {
  240. isp_reg_writel(isp,
  241. ((idle ? ISP_SYSCONFIG_MIDLEMODE_SMARTSTANDBY :
  242. ISP_SYSCONFIG_MIDLEMODE_FORCESTANDBY) <<
  243. ISP_SYSCONFIG_MIDLEMODE_SHIFT) |
  244. ((isp->revision == ISP_REVISION_15_0) ?
  245. ISP_SYSCONFIG_AUTOIDLE : 0),
  246. OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
  247. if (isp->autoidle)
  248. isp_reg_writel(isp, ISPCTRL_SBL_AUTOIDLE, OMAP3_ISP_IOMEM_MAIN,
  249. ISP_CTRL);
  250. }
  251. /*
  252. * Configure the bridge and lane shifter. Valid inputs are
  253. *
  254. * CCDC_INPUT_PARALLEL: Parallel interface
  255. * CCDC_INPUT_CSI2A: CSI2a receiver
  256. * CCDC_INPUT_CCP2B: CCP2b receiver
  257. * CCDC_INPUT_CSI2C: CSI2c receiver
  258. *
  259. * The bridge and lane shifter are configured according to the selected input
  260. * and the ISP platform data.
  261. */
  262. void omap3isp_configure_bridge(struct isp_device *isp,
  263. enum ccdc_input_entity input,
  264. const struct isp_parallel_platform_data *pdata,
  265. unsigned int shift)
  266. {
  267. u32 ispctrl_val;
  268. ispctrl_val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
  269. ispctrl_val &= ~ISPCTRL_SHIFT_MASK;
  270. ispctrl_val &= ~ISPCTRL_PAR_CLK_POL_INV;
  271. ispctrl_val &= ~ISPCTRL_PAR_SER_CLK_SEL_MASK;
  272. ispctrl_val &= ~ISPCTRL_PAR_BRIDGE_MASK;
  273. switch (input) {
  274. case CCDC_INPUT_PARALLEL:
  275. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_PARALLEL;
  276. ispctrl_val |= pdata->clk_pol << ISPCTRL_PAR_CLK_POL_SHIFT;
  277. ispctrl_val |= pdata->bridge << ISPCTRL_PAR_BRIDGE_SHIFT;
  278. shift += pdata->data_lane_shift * 2;
  279. break;
  280. case CCDC_INPUT_CSI2A:
  281. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIA;
  282. break;
  283. case CCDC_INPUT_CCP2B:
  284. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIB;
  285. break;
  286. case CCDC_INPUT_CSI2C:
  287. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIC;
  288. break;
  289. default:
  290. return;
  291. }
  292. ispctrl_val |= ((shift/2) << ISPCTRL_SHIFT_SHIFT) & ISPCTRL_SHIFT_MASK;
  293. ispctrl_val &= ~ISPCTRL_SYNC_DETECT_MASK;
  294. ispctrl_val |= ISPCTRL_SYNC_DETECT_VSRISE;
  295. isp_reg_writel(isp, ispctrl_val, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
  296. }
  297. /**
  298. * isp_set_pixel_clock - Configures the ISP pixel clock
  299. * @isp: OMAP3 ISP device
  300. * @pixelclk: Average pixel clock in Hz
  301. *
  302. * Set the average pixel clock required by the sensor. The ISP will use the
  303. * lowest possible memory bandwidth settings compatible with the clock.
  304. **/
  305. static void isp_set_pixel_clock(struct isp_device *isp, unsigned int pixelclk)
  306. {
  307. isp->isp_ccdc.vpcfg.pixelclk = pixelclk;
  308. }
  309. void omap3isp_hist_dma_done(struct isp_device *isp)
  310. {
  311. if (omap3isp_ccdc_busy(&isp->isp_ccdc) ||
  312. omap3isp_stat_pcr_busy(&isp->isp_hist)) {
  313. /* Histogram cannot be enabled in this frame anymore */
  314. atomic_set(&isp->isp_hist.buf_err, 1);
  315. dev_dbg(isp->dev, "hist: Out of synchronization with "
  316. "CCDC. Ignoring next buffer.\n");
  317. }
  318. }
  319. static inline void isp_isr_dbg(struct isp_device *isp, u32 irqstatus)
  320. {
  321. static const char *name[] = {
  322. "CSIA_IRQ",
  323. "res1",
  324. "res2",
  325. "CSIB_LCM_IRQ",
  326. "CSIB_IRQ",
  327. "res5",
  328. "res6",
  329. "res7",
  330. "CCDC_VD0_IRQ",
  331. "CCDC_VD1_IRQ",
  332. "CCDC_VD2_IRQ",
  333. "CCDC_ERR_IRQ",
  334. "H3A_AF_DONE_IRQ",
  335. "H3A_AWB_DONE_IRQ",
  336. "res14",
  337. "res15",
  338. "HIST_DONE_IRQ",
  339. "CCDC_LSC_DONE",
  340. "CCDC_LSC_PREFETCH_COMPLETED",
  341. "CCDC_LSC_PREFETCH_ERROR",
  342. "PRV_DONE_IRQ",
  343. "CBUFF_IRQ",
  344. "res22",
  345. "res23",
  346. "RSZ_DONE_IRQ",
  347. "OVF_IRQ",
  348. "res26",
  349. "res27",
  350. "MMU_ERR_IRQ",
  351. "OCP_ERR_IRQ",
  352. "SEC_ERR_IRQ",
  353. "HS_VS_IRQ",
  354. };
  355. int i;
  356. dev_dbg(isp->dev, "ISP IRQ: ");
  357. for (i = 0; i < ARRAY_SIZE(name); i++) {
  358. if ((1 << i) & irqstatus)
  359. printk(KERN_CONT "%s ", name[i]);
  360. }
  361. printk(KERN_CONT "\n");
  362. }
  363. static void isp_isr_sbl(struct isp_device *isp)
  364. {
  365. struct device *dev = isp->dev;
  366. u32 sbl_pcr;
  367. /*
  368. * Handle shared buffer logic overflows for video buffers.
  369. * ISPSBL_PCR_CCDCPRV_2_RSZ_OVF can be safely ignored.
  370. */
  371. sbl_pcr = isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
  372. isp_reg_writel(isp, sbl_pcr, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
  373. sbl_pcr &= ~ISPSBL_PCR_CCDCPRV_2_RSZ_OVF;
  374. if (sbl_pcr)
  375. dev_dbg(dev, "SBL overflow (PCR = 0x%08x)\n", sbl_pcr);
  376. if (sbl_pcr & (ISPSBL_PCR_CCDC_WBL_OVF | ISPSBL_PCR_CSIA_WBL_OVF
  377. | ISPSBL_PCR_CSIB_WBL_OVF)) {
  378. isp->isp_ccdc.error = 1;
  379. if (isp->isp_ccdc.output & CCDC_OUTPUT_PREVIEW)
  380. isp->isp_prev.error = 1;
  381. if (isp->isp_ccdc.output & CCDC_OUTPUT_RESIZER)
  382. isp->isp_res.error = 1;
  383. }
  384. if (sbl_pcr & ISPSBL_PCR_PRV_WBL_OVF) {
  385. isp->isp_prev.error = 1;
  386. if (isp->isp_res.input == RESIZER_INPUT_VP &&
  387. !(isp->isp_ccdc.output & CCDC_OUTPUT_RESIZER))
  388. isp->isp_res.error = 1;
  389. }
  390. if (sbl_pcr & (ISPSBL_PCR_RSZ1_WBL_OVF
  391. | ISPSBL_PCR_RSZ2_WBL_OVF
  392. | ISPSBL_PCR_RSZ3_WBL_OVF
  393. | ISPSBL_PCR_RSZ4_WBL_OVF))
  394. isp->isp_res.error = 1;
  395. if (sbl_pcr & ISPSBL_PCR_H3A_AF_WBL_OVF)
  396. omap3isp_stat_sbl_overflow(&isp->isp_af);
  397. if (sbl_pcr & ISPSBL_PCR_H3A_AEAWB_WBL_OVF)
  398. omap3isp_stat_sbl_overflow(&isp->isp_aewb);
  399. }
  400. /*
  401. * isp_isr - Interrupt Service Routine for Camera ISP module.
  402. * @irq: Not used currently.
  403. * @_isp: Pointer to the OMAP3 ISP device
  404. *
  405. * Handles the corresponding callback if plugged in.
  406. *
  407. * Returns IRQ_HANDLED when IRQ was correctly handled, or IRQ_NONE when the
  408. * IRQ wasn't handled.
  409. */
  410. static irqreturn_t isp_isr(int irq, void *_isp)
  411. {
  412. static const u32 ccdc_events = IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ |
  413. IRQ0STATUS_CCDC_LSC_DONE_IRQ |
  414. IRQ0STATUS_CCDC_VD0_IRQ |
  415. IRQ0STATUS_CCDC_VD1_IRQ |
  416. IRQ0STATUS_HS_VS_IRQ;
  417. struct isp_device *isp = _isp;
  418. u32 irqstatus;
  419. int ret;
  420. irqstatus = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  421. isp_reg_writel(isp, irqstatus, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  422. isp_isr_sbl(isp);
  423. if (irqstatus & IRQ0STATUS_CSIA_IRQ) {
  424. ret = omap3isp_csi2_isr(&isp->isp_csi2a);
  425. if (ret)
  426. isp->isp_ccdc.error = 1;
  427. }
  428. if (irqstatus & IRQ0STATUS_CSIB_IRQ) {
  429. ret = omap3isp_ccp2_isr(&isp->isp_ccp2);
  430. if (ret)
  431. isp->isp_ccdc.error = 1;
  432. }
  433. if (irqstatus & IRQ0STATUS_CCDC_VD0_IRQ) {
  434. if (isp->isp_ccdc.output & CCDC_OUTPUT_PREVIEW)
  435. omap3isp_preview_isr_frame_sync(&isp->isp_prev);
  436. if (isp->isp_ccdc.output & CCDC_OUTPUT_RESIZER)
  437. omap3isp_resizer_isr_frame_sync(&isp->isp_res);
  438. omap3isp_stat_isr_frame_sync(&isp->isp_aewb);
  439. omap3isp_stat_isr_frame_sync(&isp->isp_af);
  440. omap3isp_stat_isr_frame_sync(&isp->isp_hist);
  441. }
  442. if (irqstatus & ccdc_events)
  443. omap3isp_ccdc_isr(&isp->isp_ccdc, irqstatus & ccdc_events);
  444. if (irqstatus & IRQ0STATUS_PRV_DONE_IRQ) {
  445. if (isp->isp_prev.output & PREVIEW_OUTPUT_RESIZER)
  446. omap3isp_resizer_isr_frame_sync(&isp->isp_res);
  447. omap3isp_preview_isr(&isp->isp_prev);
  448. }
  449. if (irqstatus & IRQ0STATUS_RSZ_DONE_IRQ)
  450. omap3isp_resizer_isr(&isp->isp_res);
  451. if (irqstatus & IRQ0STATUS_H3A_AWB_DONE_IRQ)
  452. omap3isp_stat_isr(&isp->isp_aewb);
  453. if (irqstatus & IRQ0STATUS_H3A_AF_DONE_IRQ)
  454. omap3isp_stat_isr(&isp->isp_af);
  455. if (irqstatus & IRQ0STATUS_HIST_DONE_IRQ)
  456. omap3isp_stat_isr(&isp->isp_hist);
  457. omap3isp_flush(isp);
  458. #if defined(DEBUG) && defined(ISP_ISR_DEBUG)
  459. isp_isr_dbg(isp, irqstatus);
  460. #endif
  461. return IRQ_HANDLED;
  462. }
  463. /* -----------------------------------------------------------------------------
  464. * Pipeline power management
  465. *
  466. * Entities must be powered up when part of a pipeline that contains at least
  467. * one open video device node.
  468. *
  469. * To achieve this use the entity use_count field to track the number of users.
  470. * For entities corresponding to video device nodes the use_count field stores
  471. * the users count of the node. For entities corresponding to subdevs the
  472. * use_count field stores the total number of users of all video device nodes
  473. * in the pipeline.
  474. *
  475. * The omap3isp_pipeline_pm_use() function must be called in the open() and
  476. * close() handlers of video device nodes. It increments or decrements the use
  477. * count of all subdev entities in the pipeline.
  478. *
  479. * To react to link management on powered pipelines, the link setup notification
  480. * callback updates the use count of all entities in the source and sink sides
  481. * of the link.
  482. */
  483. /*
  484. * isp_pipeline_pm_use_count - Count the number of users of a pipeline
  485. * @entity: The entity
  486. *
  487. * Return the total number of users of all video device nodes in the pipeline.
  488. */
  489. static int isp_pipeline_pm_use_count(struct media_entity *entity)
  490. {
  491. struct media_entity_graph graph;
  492. int use = 0;
  493. media_entity_graph_walk_start(&graph, entity);
  494. while ((entity = media_entity_graph_walk_next(&graph))) {
  495. if (media_entity_type(entity) == MEDIA_ENT_T_DEVNODE)
  496. use += entity->use_count;
  497. }
  498. return use;
  499. }
  500. /*
  501. * isp_pipeline_pm_power_one - Apply power change to an entity
  502. * @entity: The entity
  503. * @change: Use count change
  504. *
  505. * Change the entity use count by @change. If the entity is a subdev update its
  506. * power state by calling the core::s_power operation when the use count goes
  507. * from 0 to != 0 or from != 0 to 0.
  508. *
  509. * Return 0 on success or a negative error code on failure.
  510. */
  511. static int isp_pipeline_pm_power_one(struct media_entity *entity, int change)
  512. {
  513. struct v4l2_subdev *subdev;
  514. int ret;
  515. subdev = media_entity_type(entity) == MEDIA_ENT_T_V4L2_SUBDEV
  516. ? media_entity_to_v4l2_subdev(entity) : NULL;
  517. if (entity->use_count == 0 && change > 0 && subdev != NULL) {
  518. ret = v4l2_subdev_call(subdev, core, s_power, 1);
  519. if (ret < 0 && ret != -ENOIOCTLCMD)
  520. return ret;
  521. }
  522. entity->use_count += change;
  523. WARN_ON(entity->use_count < 0);
  524. if (entity->use_count == 0 && change < 0 && subdev != NULL)
  525. v4l2_subdev_call(subdev, core, s_power, 0);
  526. return 0;
  527. }
  528. /*
  529. * isp_pipeline_pm_power - Apply power change to all entities in a pipeline
  530. * @entity: The entity
  531. * @change: Use count change
  532. *
  533. * Walk the pipeline to update the use count and the power state of all non-node
  534. * entities.
  535. *
  536. * Return 0 on success or a negative error code on failure.
  537. */
  538. static int isp_pipeline_pm_power(struct media_entity *entity, int change)
  539. {
  540. struct media_entity_graph graph;
  541. struct media_entity *first = entity;
  542. int ret = 0;
  543. if (!change)
  544. return 0;
  545. media_entity_graph_walk_start(&graph, entity);
  546. while (!ret && (entity = media_entity_graph_walk_next(&graph)))
  547. if (media_entity_type(entity) != MEDIA_ENT_T_DEVNODE)
  548. ret = isp_pipeline_pm_power_one(entity, change);
  549. if (!ret)
  550. return 0;
  551. media_entity_graph_walk_start(&graph, first);
  552. while ((first = media_entity_graph_walk_next(&graph))
  553. && first != entity)
  554. if (media_entity_type(first) != MEDIA_ENT_T_DEVNODE)
  555. isp_pipeline_pm_power_one(first, -change);
  556. return ret;
  557. }
  558. /*
  559. * omap3isp_pipeline_pm_use - Update the use count of an entity
  560. * @entity: The entity
  561. * @use: Use (1) or stop using (0) the entity
  562. *
  563. * Update the use count of all entities in the pipeline and power entities on or
  564. * off accordingly.
  565. *
  566. * Return 0 on success or a negative error code on failure. Powering entities
  567. * off is assumed to never fail. No failure can occur when the use parameter is
  568. * set to 0.
  569. */
  570. int omap3isp_pipeline_pm_use(struct media_entity *entity, int use)
  571. {
  572. int change = use ? 1 : -1;
  573. int ret;
  574. mutex_lock(&entity->parent->graph_mutex);
  575. /* Apply use count to node. */
  576. entity->use_count += change;
  577. WARN_ON(entity->use_count < 0);
  578. /* Apply power change to connected non-nodes. */
  579. ret = isp_pipeline_pm_power(entity, change);
  580. if (ret < 0)
  581. entity->use_count -= change;
  582. mutex_unlock(&entity->parent->graph_mutex);
  583. return ret;
  584. }
  585. /*
  586. * isp_pipeline_link_notify - Link management notification callback
  587. * @source: Pad at the start of the link
  588. * @sink: Pad at the end of the link
  589. * @flags: New link flags that will be applied
  590. *
  591. * React to link management on powered pipelines by updating the use count of
  592. * all entities in the source and sink sides of the link. Entities are powered
  593. * on or off accordingly.
  594. *
  595. * Return 0 on success or a negative error code on failure. Powering entities
  596. * off is assumed to never fail. This function will not fail for disconnection
  597. * events.
  598. */
  599. static int isp_pipeline_link_notify(struct media_pad *source,
  600. struct media_pad *sink, u32 flags)
  601. {
  602. int source_use = isp_pipeline_pm_use_count(source->entity);
  603. int sink_use = isp_pipeline_pm_use_count(sink->entity);
  604. int ret;
  605. if (!(flags & MEDIA_LNK_FL_ENABLED)) {
  606. /* Powering off entities is assumed to never fail. */
  607. isp_pipeline_pm_power(source->entity, -sink_use);
  608. isp_pipeline_pm_power(sink->entity, -source_use);
  609. return 0;
  610. }
  611. ret = isp_pipeline_pm_power(source->entity, sink_use);
  612. if (ret < 0)
  613. return ret;
  614. ret = isp_pipeline_pm_power(sink->entity, source_use);
  615. if (ret < 0)
  616. isp_pipeline_pm_power(source->entity, -sink_use);
  617. return ret;
  618. }
  619. /* -----------------------------------------------------------------------------
  620. * Pipeline stream management
  621. */
  622. /*
  623. * isp_pipeline_enable - Enable streaming on a pipeline
  624. * @pipe: ISP pipeline
  625. * @mode: Stream mode (single shot or continuous)
  626. *
  627. * Walk the entities chain starting at the pipeline output video node and start
  628. * all modules in the chain in the given mode.
  629. *
  630. * Return 0 if successful, or the return value of the failed video::s_stream
  631. * operation otherwise.
  632. */
  633. static int isp_pipeline_enable(struct isp_pipeline *pipe,
  634. enum isp_pipeline_stream_state mode)
  635. {
  636. struct isp_device *isp = pipe->output->isp;
  637. struct media_entity *entity;
  638. struct media_pad *pad;
  639. struct v4l2_subdev *subdev;
  640. unsigned long flags;
  641. int ret = 0;
  642. spin_lock_irqsave(&pipe->lock, flags);
  643. pipe->state &= ~(ISP_PIPELINE_IDLE_INPUT | ISP_PIPELINE_IDLE_OUTPUT);
  644. spin_unlock_irqrestore(&pipe->lock, flags);
  645. pipe->do_propagation = false;
  646. entity = &pipe->output->video.entity;
  647. while (1) {
  648. pad = &entity->pads[0];
  649. if (!(pad->flags & MEDIA_PAD_FL_SINK))
  650. break;
  651. pad = media_entity_remote_source(pad);
  652. if (pad == NULL ||
  653. media_entity_type(pad->entity) != MEDIA_ENT_T_V4L2_SUBDEV)
  654. break;
  655. entity = pad->entity;
  656. subdev = media_entity_to_v4l2_subdev(entity);
  657. ret = v4l2_subdev_call(subdev, video, s_stream, mode);
  658. if (ret < 0 && ret != -ENOIOCTLCMD)
  659. break;
  660. if (subdev == &isp->isp_ccdc.subdev) {
  661. v4l2_subdev_call(&isp->isp_aewb.subdev, video,
  662. s_stream, mode);
  663. v4l2_subdev_call(&isp->isp_af.subdev, video,
  664. s_stream, mode);
  665. v4l2_subdev_call(&isp->isp_hist.subdev, video,
  666. s_stream, mode);
  667. pipe->do_propagation = true;
  668. }
  669. }
  670. /* Frame number propagation. In continuous streaming mode the number
  671. * is incremented in the frame start ISR. In mem-to-mem mode
  672. * singleshot is used and frame start IRQs are not available.
  673. * Thus we have to increment the number here.
  674. */
  675. if (pipe->do_propagation && mode == ISP_PIPELINE_STREAM_SINGLESHOT)
  676. atomic_inc(&pipe->frame_number);
  677. return ret;
  678. }
  679. static int isp_pipeline_wait_resizer(struct isp_device *isp)
  680. {
  681. return omap3isp_resizer_busy(&isp->isp_res);
  682. }
  683. static int isp_pipeline_wait_preview(struct isp_device *isp)
  684. {
  685. return omap3isp_preview_busy(&isp->isp_prev);
  686. }
  687. static int isp_pipeline_wait_ccdc(struct isp_device *isp)
  688. {
  689. return omap3isp_stat_busy(&isp->isp_af)
  690. || omap3isp_stat_busy(&isp->isp_aewb)
  691. || omap3isp_stat_busy(&isp->isp_hist)
  692. || omap3isp_ccdc_busy(&isp->isp_ccdc);
  693. }
  694. #define ISP_STOP_TIMEOUT msecs_to_jiffies(1000)
  695. static int isp_pipeline_wait(struct isp_device *isp,
  696. int(*busy)(struct isp_device *isp))
  697. {
  698. unsigned long timeout = jiffies + ISP_STOP_TIMEOUT;
  699. while (!time_after(jiffies, timeout)) {
  700. if (!busy(isp))
  701. return 0;
  702. }
  703. return 1;
  704. }
  705. /*
  706. * isp_pipeline_disable - Disable streaming on a pipeline
  707. * @pipe: ISP pipeline
  708. *
  709. * Walk the entities chain starting at the pipeline output video node and stop
  710. * all modules in the chain. Wait synchronously for the modules to be stopped if
  711. * necessary.
  712. *
  713. * Return 0 if all modules have been properly stopped, or -ETIMEDOUT if a module
  714. * can't be stopped (in which case a software reset of the ISP is probably
  715. * necessary).
  716. */
  717. static int isp_pipeline_disable(struct isp_pipeline *pipe)
  718. {
  719. struct isp_device *isp = pipe->output->isp;
  720. struct media_entity *entity;
  721. struct media_pad *pad;
  722. struct v4l2_subdev *subdev;
  723. int failure = 0;
  724. int ret;
  725. /*
  726. * We need to stop all the modules after CCDC first or they'll
  727. * never stop since they may not get a full frame from CCDC.
  728. */
  729. entity = &pipe->output->video.entity;
  730. while (1) {
  731. pad = &entity->pads[0];
  732. if (!(pad->flags & MEDIA_PAD_FL_SINK))
  733. break;
  734. pad = media_entity_remote_source(pad);
  735. if (pad == NULL ||
  736. media_entity_type(pad->entity) != MEDIA_ENT_T_V4L2_SUBDEV)
  737. break;
  738. entity = pad->entity;
  739. subdev = media_entity_to_v4l2_subdev(entity);
  740. if (subdev == &isp->isp_ccdc.subdev) {
  741. v4l2_subdev_call(&isp->isp_aewb.subdev,
  742. video, s_stream, 0);
  743. v4l2_subdev_call(&isp->isp_af.subdev,
  744. video, s_stream, 0);
  745. v4l2_subdev_call(&isp->isp_hist.subdev,
  746. video, s_stream, 0);
  747. }
  748. v4l2_subdev_call(subdev, video, s_stream, 0);
  749. if (subdev == &isp->isp_res.subdev)
  750. ret = isp_pipeline_wait(isp, isp_pipeline_wait_resizer);
  751. else if (subdev == &isp->isp_prev.subdev)
  752. ret = isp_pipeline_wait(isp, isp_pipeline_wait_preview);
  753. else if (subdev == &isp->isp_ccdc.subdev)
  754. ret = isp_pipeline_wait(isp, isp_pipeline_wait_ccdc);
  755. else
  756. ret = 0;
  757. if (ret) {
  758. dev_info(isp->dev, "Unable to stop %s\n", subdev->name);
  759. failure = -ETIMEDOUT;
  760. }
  761. }
  762. if (failure < 0)
  763. isp->needs_reset = true;
  764. return failure;
  765. }
  766. /*
  767. * omap3isp_pipeline_set_stream - Enable/disable streaming on a pipeline
  768. * @pipe: ISP pipeline
  769. * @state: Stream state (stopped, single shot or continuous)
  770. *
  771. * Set the pipeline to the given stream state. Pipelines can be started in
  772. * single-shot or continuous mode.
  773. *
  774. * Return 0 if successful, or the return value of the failed video::s_stream
  775. * operation otherwise. The pipeline state is not updated when the operation
  776. * fails, except when stopping the pipeline.
  777. */
  778. int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
  779. enum isp_pipeline_stream_state state)
  780. {
  781. int ret;
  782. if (state == ISP_PIPELINE_STREAM_STOPPED)
  783. ret = isp_pipeline_disable(pipe);
  784. else
  785. ret = isp_pipeline_enable(pipe, state);
  786. if (ret == 0 || state == ISP_PIPELINE_STREAM_STOPPED)
  787. pipe->stream_state = state;
  788. return ret;
  789. }
  790. /*
  791. * isp_pipeline_resume - Resume streaming on a pipeline
  792. * @pipe: ISP pipeline
  793. *
  794. * Resume video output and input and re-enable pipeline.
  795. */
  796. static void isp_pipeline_resume(struct isp_pipeline *pipe)
  797. {
  798. int singleshot = pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT;
  799. omap3isp_video_resume(pipe->output, !singleshot);
  800. if (singleshot)
  801. omap3isp_video_resume(pipe->input, 0);
  802. isp_pipeline_enable(pipe, pipe->stream_state);
  803. }
  804. /*
  805. * isp_pipeline_suspend - Suspend streaming on a pipeline
  806. * @pipe: ISP pipeline
  807. *
  808. * Suspend pipeline.
  809. */
  810. static void isp_pipeline_suspend(struct isp_pipeline *pipe)
  811. {
  812. isp_pipeline_disable(pipe);
  813. }
  814. /*
  815. * isp_pipeline_is_last - Verify if entity has an enabled link to the output
  816. * video node
  817. * @me: ISP module's media entity
  818. *
  819. * Returns 1 if the entity has an enabled link to the output video node or 0
  820. * otherwise. It's true only while pipeline can have no more than one output
  821. * node.
  822. */
  823. static int isp_pipeline_is_last(struct media_entity *me)
  824. {
  825. struct isp_pipeline *pipe;
  826. struct media_pad *pad;
  827. if (!me->pipe)
  828. return 0;
  829. pipe = to_isp_pipeline(me);
  830. if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED)
  831. return 0;
  832. pad = media_entity_remote_source(&pipe->output->pad);
  833. return pad->entity == me;
  834. }
  835. /*
  836. * isp_suspend_module_pipeline - Suspend pipeline to which belongs the module
  837. * @me: ISP module's media entity
  838. *
  839. * Suspend the whole pipeline if module's entity has an enabled link to the
  840. * output video node. It works only while pipeline can have no more than one
  841. * output node.
  842. */
  843. static void isp_suspend_module_pipeline(struct media_entity *me)
  844. {
  845. if (isp_pipeline_is_last(me))
  846. isp_pipeline_suspend(to_isp_pipeline(me));
  847. }
  848. /*
  849. * isp_resume_module_pipeline - Resume pipeline to which belongs the module
  850. * @me: ISP module's media entity
  851. *
  852. * Resume the whole pipeline if module's entity has an enabled link to the
  853. * output video node. It works only while pipeline can have no more than one
  854. * output node.
  855. */
  856. static void isp_resume_module_pipeline(struct media_entity *me)
  857. {
  858. if (isp_pipeline_is_last(me))
  859. isp_pipeline_resume(to_isp_pipeline(me));
  860. }
  861. /*
  862. * isp_suspend_modules - Suspend ISP submodules.
  863. * @isp: OMAP3 ISP device
  864. *
  865. * Returns 0 if suspend left in idle state all the submodules properly,
  866. * or returns 1 if a general Reset is required to suspend the submodules.
  867. */
  868. static int isp_suspend_modules(struct isp_device *isp)
  869. {
  870. unsigned long timeout;
  871. omap3isp_stat_suspend(&isp->isp_aewb);
  872. omap3isp_stat_suspend(&isp->isp_af);
  873. omap3isp_stat_suspend(&isp->isp_hist);
  874. isp_suspend_module_pipeline(&isp->isp_res.subdev.entity);
  875. isp_suspend_module_pipeline(&isp->isp_prev.subdev.entity);
  876. isp_suspend_module_pipeline(&isp->isp_ccdc.subdev.entity);
  877. isp_suspend_module_pipeline(&isp->isp_csi2a.subdev.entity);
  878. isp_suspend_module_pipeline(&isp->isp_ccp2.subdev.entity);
  879. timeout = jiffies + ISP_STOP_TIMEOUT;
  880. while (omap3isp_stat_busy(&isp->isp_af)
  881. || omap3isp_stat_busy(&isp->isp_aewb)
  882. || omap3isp_stat_busy(&isp->isp_hist)
  883. || omap3isp_preview_busy(&isp->isp_prev)
  884. || omap3isp_resizer_busy(&isp->isp_res)
  885. || omap3isp_ccdc_busy(&isp->isp_ccdc)) {
  886. if (time_after(jiffies, timeout)) {
  887. dev_info(isp->dev, "can't stop modules.\n");
  888. return 1;
  889. }
  890. msleep(1);
  891. }
  892. return 0;
  893. }
  894. /*
  895. * isp_resume_modules - Resume ISP submodules.
  896. * @isp: OMAP3 ISP device
  897. */
  898. static void isp_resume_modules(struct isp_device *isp)
  899. {
  900. omap3isp_stat_resume(&isp->isp_aewb);
  901. omap3isp_stat_resume(&isp->isp_af);
  902. omap3isp_stat_resume(&isp->isp_hist);
  903. isp_resume_module_pipeline(&isp->isp_res.subdev.entity);
  904. isp_resume_module_pipeline(&isp->isp_prev.subdev.entity);
  905. isp_resume_module_pipeline(&isp->isp_ccdc.subdev.entity);
  906. isp_resume_module_pipeline(&isp->isp_csi2a.subdev.entity);
  907. isp_resume_module_pipeline(&isp->isp_ccp2.subdev.entity);
  908. }
  909. /*
  910. * isp_reset - Reset ISP with a timeout wait for idle.
  911. * @isp: OMAP3 ISP device
  912. */
  913. static int isp_reset(struct isp_device *isp)
  914. {
  915. unsigned long timeout = 0;
  916. isp_reg_writel(isp,
  917. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG)
  918. | ISP_SYSCONFIG_SOFTRESET,
  919. OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
  920. while (!(isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN,
  921. ISP_SYSSTATUS) & 0x1)) {
  922. if (timeout++ > 10000) {
  923. dev_alert(isp->dev, "cannot reset ISP\n");
  924. return -ETIMEDOUT;
  925. }
  926. udelay(1);
  927. }
  928. return 0;
  929. }
  930. /*
  931. * isp_save_context - Saves the values of the ISP module registers.
  932. * @isp: OMAP3 ISP device
  933. * @reg_list: Structure containing pairs of register address and value to
  934. * modify on OMAP.
  935. */
  936. static void
  937. isp_save_context(struct isp_device *isp, struct isp_reg *reg_list)
  938. {
  939. struct isp_reg *next = reg_list;
  940. for (; next->reg != ISP_TOK_TERM; next++)
  941. next->val = isp_reg_readl(isp, next->mmio_range, next->reg);
  942. }
  943. /*
  944. * isp_restore_context - Restores the values of the ISP module registers.
  945. * @isp: OMAP3 ISP device
  946. * @reg_list: Structure containing pairs of register address and value to
  947. * modify on OMAP.
  948. */
  949. static void
  950. isp_restore_context(struct isp_device *isp, struct isp_reg *reg_list)
  951. {
  952. struct isp_reg *next = reg_list;
  953. for (; next->reg != ISP_TOK_TERM; next++)
  954. isp_reg_writel(isp, next->val, next->mmio_range, next->reg);
  955. }
  956. /*
  957. * isp_save_ctx - Saves ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
  958. * @isp: OMAP3 ISP device
  959. *
  960. * Routine for saving the context of each module in the ISP.
  961. * CCDC, HIST, H3A, PREV, RESZ and MMU.
  962. */
  963. static void isp_save_ctx(struct isp_device *isp)
  964. {
  965. isp_save_context(isp, isp_reg_list);
  966. if (isp->iommu)
  967. iommu_save_ctx(isp->iommu);
  968. }
  969. /*
  970. * isp_restore_ctx - Restores ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
  971. * @isp: OMAP3 ISP device
  972. *
  973. * Routine for restoring the context of each module in the ISP.
  974. * CCDC, HIST, H3A, PREV, RESZ and MMU.
  975. */
  976. static void isp_restore_ctx(struct isp_device *isp)
  977. {
  978. isp_restore_context(isp, isp_reg_list);
  979. if (isp->iommu)
  980. iommu_restore_ctx(isp->iommu);
  981. omap3isp_ccdc_restore_context(isp);
  982. omap3isp_preview_restore_context(isp);
  983. }
  984. /* -----------------------------------------------------------------------------
  985. * SBL resources management
  986. */
  987. #define OMAP3_ISP_SBL_READ (OMAP3_ISP_SBL_CSI1_READ | \
  988. OMAP3_ISP_SBL_CCDC_LSC_READ | \
  989. OMAP3_ISP_SBL_PREVIEW_READ | \
  990. OMAP3_ISP_SBL_RESIZER_READ)
  991. #define OMAP3_ISP_SBL_WRITE (OMAP3_ISP_SBL_CSI1_WRITE | \
  992. OMAP3_ISP_SBL_CSI2A_WRITE | \
  993. OMAP3_ISP_SBL_CSI2C_WRITE | \
  994. OMAP3_ISP_SBL_CCDC_WRITE | \
  995. OMAP3_ISP_SBL_PREVIEW_WRITE)
  996. void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res)
  997. {
  998. u32 sbl = 0;
  999. isp->sbl_resources |= res;
  1000. if (isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ)
  1001. sbl |= ISPCTRL_SBL_SHARED_RPORTA;
  1002. if (isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ)
  1003. sbl |= ISPCTRL_SBL_SHARED_RPORTB;
  1004. if (isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE)
  1005. sbl |= ISPCTRL_SBL_SHARED_WPORTC;
  1006. if (isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE)
  1007. sbl |= ISPCTRL_SBL_WR0_RAM_EN;
  1008. if (isp->sbl_resources & OMAP3_ISP_SBL_WRITE)
  1009. sbl |= ISPCTRL_SBL_WR1_RAM_EN;
  1010. if (isp->sbl_resources & OMAP3_ISP_SBL_READ)
  1011. sbl |= ISPCTRL_SBL_RD_RAM_EN;
  1012. isp_reg_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
  1013. }
  1014. void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res)
  1015. {
  1016. u32 sbl = 0;
  1017. isp->sbl_resources &= ~res;
  1018. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ))
  1019. sbl |= ISPCTRL_SBL_SHARED_RPORTA;
  1020. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ))
  1021. sbl |= ISPCTRL_SBL_SHARED_RPORTB;
  1022. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE))
  1023. sbl |= ISPCTRL_SBL_SHARED_WPORTC;
  1024. if (!(isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE))
  1025. sbl |= ISPCTRL_SBL_WR0_RAM_EN;
  1026. if (!(isp->sbl_resources & OMAP3_ISP_SBL_WRITE))
  1027. sbl |= ISPCTRL_SBL_WR1_RAM_EN;
  1028. if (!(isp->sbl_resources & OMAP3_ISP_SBL_READ))
  1029. sbl |= ISPCTRL_SBL_RD_RAM_EN;
  1030. isp_reg_clr(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
  1031. }
  1032. /*
  1033. * isp_module_sync_idle - Helper to sync module with its idle state
  1034. * @me: ISP submodule's media entity
  1035. * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
  1036. * @stopping: flag which tells module wants to stop
  1037. *
  1038. * This function checks if ISP submodule needs to wait for next interrupt. If
  1039. * yes, makes the caller to sleep while waiting for such event.
  1040. */
  1041. int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
  1042. atomic_t *stopping)
  1043. {
  1044. struct isp_pipeline *pipe = to_isp_pipeline(me);
  1045. if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED ||
  1046. (pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT &&
  1047. !isp_pipeline_ready(pipe)))
  1048. return 0;
  1049. /*
  1050. * atomic_set() doesn't include memory barrier on ARM platform for SMP
  1051. * scenario. We'll call it here to avoid race conditions.
  1052. */
  1053. atomic_set(stopping, 1);
  1054. smp_mb();
  1055. /*
  1056. * If module is the last one, it's writing to memory. In this case,
  1057. * it's necessary to check if the module is already paused due to
  1058. * DMA queue underrun or if it has to wait for next interrupt to be
  1059. * idle.
  1060. * If it isn't the last one, the function won't sleep but *stopping
  1061. * will still be set to warn next submodule caller's interrupt the
  1062. * module wants to be idle.
  1063. */
  1064. if (isp_pipeline_is_last(me)) {
  1065. struct isp_video *video = pipe->output;
  1066. unsigned long flags;
  1067. spin_lock_irqsave(&video->queue->irqlock, flags);
  1068. if (video->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_UNDERRUN) {
  1069. spin_unlock_irqrestore(&video->queue->irqlock, flags);
  1070. atomic_set(stopping, 0);
  1071. smp_mb();
  1072. return 0;
  1073. }
  1074. spin_unlock_irqrestore(&video->queue->irqlock, flags);
  1075. if (!wait_event_timeout(*wait, !atomic_read(stopping),
  1076. msecs_to_jiffies(1000))) {
  1077. atomic_set(stopping, 0);
  1078. smp_mb();
  1079. return -ETIMEDOUT;
  1080. }
  1081. }
  1082. return 0;
  1083. }
  1084. /*
  1085. * omap3isp_module_sync_is_stopped - Helper to verify if module was stopping
  1086. * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
  1087. * @stopping: flag which tells module wants to stop
  1088. *
  1089. * This function checks if ISP submodule was stopping. In case of yes, it
  1090. * notices the caller by setting stopping to 0 and waking up the wait queue.
  1091. * Returns 1 if it was stopping or 0 otherwise.
  1092. */
  1093. int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
  1094. atomic_t *stopping)
  1095. {
  1096. if (atomic_cmpxchg(stopping, 1, 0)) {
  1097. wake_up(wait);
  1098. return 1;
  1099. }
  1100. return 0;
  1101. }
  1102. /* --------------------------------------------------------------------------
  1103. * Clock management
  1104. */
  1105. #define ISPCTRL_CLKS_MASK (ISPCTRL_H3A_CLK_EN | \
  1106. ISPCTRL_HIST_CLK_EN | \
  1107. ISPCTRL_RSZ_CLK_EN | \
  1108. (ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN) | \
  1109. (ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN))
  1110. static void __isp_subclk_update(struct isp_device *isp)
  1111. {
  1112. u32 clk = 0;
  1113. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_H3A)
  1114. clk |= ISPCTRL_H3A_CLK_EN;
  1115. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_HIST)
  1116. clk |= ISPCTRL_HIST_CLK_EN;
  1117. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_RESIZER)
  1118. clk |= ISPCTRL_RSZ_CLK_EN;
  1119. /* NOTE: For CCDC & Preview submodules, we need to affect internal
  1120. * RAM as well.
  1121. */
  1122. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_CCDC)
  1123. clk |= ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN;
  1124. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_PREVIEW)
  1125. clk |= ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN;
  1126. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL,
  1127. ISPCTRL_CLKS_MASK, clk);
  1128. }
  1129. void omap3isp_subclk_enable(struct isp_device *isp,
  1130. enum isp_subclk_resource res)
  1131. {
  1132. isp->subclk_resources |= res;
  1133. __isp_subclk_update(isp);
  1134. }
  1135. void omap3isp_subclk_disable(struct isp_device *isp,
  1136. enum isp_subclk_resource res)
  1137. {
  1138. isp->subclk_resources &= ~res;
  1139. __isp_subclk_update(isp);
  1140. }
  1141. /*
  1142. * isp_enable_clocks - Enable ISP clocks
  1143. * @isp: OMAP3 ISP device
  1144. *
  1145. * Return 0 if successful, or clk_enable return value if any of tthem fails.
  1146. */
  1147. static int isp_enable_clocks(struct isp_device *isp)
  1148. {
  1149. int r;
  1150. unsigned long rate;
  1151. int divisor;
  1152. /*
  1153. * cam_mclk clock chain:
  1154. * dpll4 -> dpll4_m5 -> dpll4_m5x2 -> cam_mclk
  1155. *
  1156. * In OMAP3630 dpll4_m5x2 != 2 x dpll4_m5 but both are
  1157. * set to the same value. Hence the rate set for dpll4_m5
  1158. * has to be twice of what is set on OMAP3430 to get
  1159. * the required value for cam_mclk
  1160. */
  1161. if (cpu_is_omap3630())
  1162. divisor = 1;
  1163. else
  1164. divisor = 2;
  1165. r = clk_enable(isp->clock[ISP_CLK_CAM_ICK]);
  1166. if (r) {
  1167. dev_err(isp->dev, "clk_enable cam_ick failed\n");
  1168. goto out_clk_enable_ick;
  1169. }
  1170. r = clk_set_rate(isp->clock[ISP_CLK_DPLL4_M5_CK],
  1171. CM_CAM_MCLK_HZ/divisor);
  1172. if (r) {
  1173. dev_err(isp->dev, "clk_set_rate for dpll4_m5_ck failed\n");
  1174. goto out_clk_enable_mclk;
  1175. }
  1176. r = clk_enable(isp->clock[ISP_CLK_CAM_MCLK]);
  1177. if (r) {
  1178. dev_err(isp->dev, "clk_enable cam_mclk failed\n");
  1179. goto out_clk_enable_mclk;
  1180. }
  1181. rate = clk_get_rate(isp->clock[ISP_CLK_CAM_MCLK]);
  1182. if (rate != CM_CAM_MCLK_HZ)
  1183. dev_warn(isp->dev, "unexpected cam_mclk rate:\n"
  1184. " expected : %d\n"
  1185. " actual : %ld\n", CM_CAM_MCLK_HZ, rate);
  1186. r = clk_enable(isp->clock[ISP_CLK_CSI2_FCK]);
  1187. if (r) {
  1188. dev_err(isp->dev, "clk_enable csi2_fck failed\n");
  1189. goto out_clk_enable_csi2_fclk;
  1190. }
  1191. return 0;
  1192. out_clk_enable_csi2_fclk:
  1193. clk_disable(isp->clock[ISP_CLK_CAM_MCLK]);
  1194. out_clk_enable_mclk:
  1195. clk_disable(isp->clock[ISP_CLK_CAM_ICK]);
  1196. out_clk_enable_ick:
  1197. return r;
  1198. }
  1199. /*
  1200. * isp_disable_clocks - Disable ISP clocks
  1201. * @isp: OMAP3 ISP device
  1202. */
  1203. static void isp_disable_clocks(struct isp_device *isp)
  1204. {
  1205. clk_disable(isp->clock[ISP_CLK_CAM_ICK]);
  1206. clk_disable(isp->clock[ISP_CLK_CAM_MCLK]);
  1207. clk_disable(isp->clock[ISP_CLK_CSI2_FCK]);
  1208. }
  1209. static const char *isp_clocks[] = {
  1210. "cam_ick",
  1211. "cam_mclk",
  1212. "dpll4_m5_ck",
  1213. "csi2_96m_fck",
  1214. "l3_ick",
  1215. };
  1216. static void isp_put_clocks(struct isp_device *isp)
  1217. {
  1218. unsigned int i;
  1219. for (i = 0; i < ARRAY_SIZE(isp_clocks); ++i) {
  1220. if (isp->clock[i]) {
  1221. clk_put(isp->clock[i]);
  1222. isp->clock[i] = NULL;
  1223. }
  1224. }
  1225. }
  1226. static int isp_get_clocks(struct isp_device *isp)
  1227. {
  1228. struct clk *clk;
  1229. unsigned int i;
  1230. for (i = 0; i < ARRAY_SIZE(isp_clocks); ++i) {
  1231. clk = clk_get(isp->dev, isp_clocks[i]);
  1232. if (IS_ERR(clk)) {
  1233. dev_err(isp->dev, "clk_get %s failed\n", isp_clocks[i]);
  1234. isp_put_clocks(isp);
  1235. return PTR_ERR(clk);
  1236. }
  1237. isp->clock[i] = clk;
  1238. }
  1239. return 0;
  1240. }
  1241. /*
  1242. * omap3isp_get - Acquire the ISP resource.
  1243. *
  1244. * Initializes the clocks for the first acquire.
  1245. *
  1246. * Increment the reference count on the ISP. If the first reference is taken,
  1247. * enable clocks and power-up all submodules.
  1248. *
  1249. * Return a pointer to the ISP device structure, or NULL if an error occurred.
  1250. */
  1251. struct isp_device *omap3isp_get(struct isp_device *isp)
  1252. {
  1253. struct isp_device *__isp = isp;
  1254. if (isp == NULL)
  1255. return NULL;
  1256. mutex_lock(&isp->isp_mutex);
  1257. if (isp->ref_count > 0)
  1258. goto out;
  1259. if (isp_enable_clocks(isp) < 0) {
  1260. __isp = NULL;
  1261. goto out;
  1262. }
  1263. /* We don't want to restore context before saving it! */
  1264. if (isp->has_context)
  1265. isp_restore_ctx(isp);
  1266. else
  1267. isp->has_context = 1;
  1268. isp_enable_interrupts(isp);
  1269. out:
  1270. if (__isp != NULL)
  1271. isp->ref_count++;
  1272. mutex_unlock(&isp->isp_mutex);
  1273. return __isp;
  1274. }
  1275. /*
  1276. * omap3isp_put - Release the ISP
  1277. *
  1278. * Decrement the reference count on the ISP. If the last reference is released,
  1279. * power-down all submodules, disable clocks and free temporary buffers.
  1280. */
  1281. void omap3isp_put(struct isp_device *isp)
  1282. {
  1283. if (isp == NULL)
  1284. return;
  1285. mutex_lock(&isp->isp_mutex);
  1286. BUG_ON(isp->ref_count == 0);
  1287. if (--isp->ref_count == 0) {
  1288. isp_disable_interrupts(isp);
  1289. isp_save_ctx(isp);
  1290. if (isp->needs_reset) {
  1291. isp_reset(isp);
  1292. isp->needs_reset = false;
  1293. }
  1294. isp_disable_clocks(isp);
  1295. }
  1296. mutex_unlock(&isp->isp_mutex);
  1297. }
  1298. /* --------------------------------------------------------------------------
  1299. * Platform device driver
  1300. */
  1301. /*
  1302. * omap3isp_print_status - Prints the values of the ISP Control Module registers
  1303. * @isp: OMAP3 ISP device
  1304. */
  1305. #define ISP_PRINT_REGISTER(isp, name)\
  1306. dev_dbg(isp->dev, "###ISP " #name "=0x%08x\n", \
  1307. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_##name))
  1308. #define SBL_PRINT_REGISTER(isp, name)\
  1309. dev_dbg(isp->dev, "###SBL " #name "=0x%08x\n", \
  1310. isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_##name))
  1311. void omap3isp_print_status(struct isp_device *isp)
  1312. {
  1313. dev_dbg(isp->dev, "-------------ISP Register dump--------------\n");
  1314. ISP_PRINT_REGISTER(isp, SYSCONFIG);
  1315. ISP_PRINT_REGISTER(isp, SYSSTATUS);
  1316. ISP_PRINT_REGISTER(isp, IRQ0ENABLE);
  1317. ISP_PRINT_REGISTER(isp, IRQ0STATUS);
  1318. ISP_PRINT_REGISTER(isp, TCTRL_GRESET_LENGTH);
  1319. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_REPLAY);
  1320. ISP_PRINT_REGISTER(isp, CTRL);
  1321. ISP_PRINT_REGISTER(isp, TCTRL_CTRL);
  1322. ISP_PRINT_REGISTER(isp, TCTRL_FRAME);
  1323. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_DELAY);
  1324. ISP_PRINT_REGISTER(isp, TCTRL_STRB_DELAY);
  1325. ISP_PRINT_REGISTER(isp, TCTRL_SHUT_DELAY);
  1326. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_LENGTH);
  1327. ISP_PRINT_REGISTER(isp, TCTRL_STRB_LENGTH);
  1328. ISP_PRINT_REGISTER(isp, TCTRL_SHUT_LENGTH);
  1329. SBL_PRINT_REGISTER(isp, PCR);
  1330. SBL_PRINT_REGISTER(isp, SDR_REQ_EXP);
  1331. dev_dbg(isp->dev, "--------------------------------------------\n");
  1332. }
  1333. #ifdef CONFIG_PM
  1334. /*
  1335. * Power management support.
  1336. *
  1337. * As the ISP can't properly handle an input video stream interruption on a non
  1338. * frame boundary, the ISP pipelines need to be stopped before sensors get
  1339. * suspended. However, as suspending the sensors can require a running clock,
  1340. * which can be provided by the ISP, the ISP can't be completely suspended
  1341. * before the sensor.
  1342. *
  1343. * To solve this problem power management support is split into prepare/complete
  1344. * and suspend/resume operations. The pipelines are stopped in prepare() and the
  1345. * ISP clocks get disabled in suspend(). Similarly, the clocks are reenabled in
  1346. * resume(), and the the pipelines are restarted in complete().
  1347. *
  1348. * TODO: PM dependencies between the ISP and sensors are not modeled explicitly
  1349. * yet.
  1350. */
  1351. static int isp_pm_prepare(struct device *dev)
  1352. {
  1353. struct isp_device *isp = dev_get_drvdata(dev);
  1354. int reset;
  1355. WARN_ON(mutex_is_locked(&isp->isp_mutex));
  1356. if (isp->ref_count == 0)
  1357. return 0;
  1358. reset = isp_suspend_modules(isp);
  1359. isp_disable_interrupts(isp);
  1360. isp_save_ctx(isp);
  1361. if (reset)
  1362. isp_reset(isp);
  1363. return 0;
  1364. }
  1365. static int isp_pm_suspend(struct device *dev)
  1366. {
  1367. struct isp_device *isp = dev_get_drvdata(dev);
  1368. WARN_ON(mutex_is_locked(&isp->isp_mutex));
  1369. if (isp->ref_count)
  1370. isp_disable_clocks(isp);
  1371. return 0;
  1372. }
  1373. static int isp_pm_resume(struct device *dev)
  1374. {
  1375. struct isp_device *isp = dev_get_drvdata(dev);
  1376. if (isp->ref_count == 0)
  1377. return 0;
  1378. return isp_enable_clocks(isp);
  1379. }
  1380. static void isp_pm_complete(struct device *dev)
  1381. {
  1382. struct isp_device *isp = dev_get_drvdata(dev);
  1383. if (isp->ref_count == 0)
  1384. return;
  1385. isp_restore_ctx(isp);
  1386. isp_enable_interrupts(isp);
  1387. isp_resume_modules(isp);
  1388. }
  1389. #else
  1390. #define isp_pm_prepare NULL
  1391. #define isp_pm_suspend NULL
  1392. #define isp_pm_resume NULL
  1393. #define isp_pm_complete NULL
  1394. #endif /* CONFIG_PM */
  1395. static void isp_unregister_entities(struct isp_device *isp)
  1396. {
  1397. omap3isp_csi2_unregister_entities(&isp->isp_csi2a);
  1398. omap3isp_ccp2_unregister_entities(&isp->isp_ccp2);
  1399. omap3isp_ccdc_unregister_entities(&isp->isp_ccdc);
  1400. omap3isp_preview_unregister_entities(&isp->isp_prev);
  1401. omap3isp_resizer_unregister_entities(&isp->isp_res);
  1402. omap3isp_stat_unregister_entities(&isp->isp_aewb);
  1403. omap3isp_stat_unregister_entities(&isp->isp_af);
  1404. omap3isp_stat_unregister_entities(&isp->isp_hist);
  1405. v4l2_device_unregister(&isp->v4l2_dev);
  1406. media_device_unregister(&isp->media_dev);
  1407. }
  1408. /*
  1409. * isp_register_subdev_group - Register a group of subdevices
  1410. * @isp: OMAP3 ISP device
  1411. * @board_info: I2C subdevs board information array
  1412. *
  1413. * Register all I2C subdevices in the board_info array. The array must be
  1414. * terminated by a NULL entry, and the first entry must be the sensor.
  1415. *
  1416. * Return a pointer to the sensor media entity if it has been successfully
  1417. * registered, or NULL otherwise.
  1418. */
  1419. static struct v4l2_subdev *
  1420. isp_register_subdev_group(struct isp_device *isp,
  1421. struct isp_subdev_i2c_board_info *board_info)
  1422. {
  1423. struct v4l2_subdev *sensor = NULL;
  1424. unsigned int first;
  1425. if (board_info->board_info == NULL)
  1426. return NULL;
  1427. for (first = 1; board_info->board_info; ++board_info, first = 0) {
  1428. struct v4l2_subdev *subdev;
  1429. struct i2c_adapter *adapter;
  1430. adapter = i2c_get_adapter(board_info->i2c_adapter_id);
  1431. if (adapter == NULL) {
  1432. printk(KERN_ERR "%s: Unable to get I2C adapter %d for "
  1433. "device %s\n", __func__,
  1434. board_info->i2c_adapter_id,
  1435. board_info->board_info->type);
  1436. continue;
  1437. }
  1438. subdev = v4l2_i2c_new_subdev_board(&isp->v4l2_dev, adapter,
  1439. board_info->board_info, NULL);
  1440. if (subdev == NULL) {
  1441. printk(KERN_ERR "%s: Unable to register subdev %s\n",
  1442. __func__, board_info->board_info->type);
  1443. continue;
  1444. }
  1445. if (first)
  1446. sensor = subdev;
  1447. }
  1448. return sensor;
  1449. }
  1450. static int isp_register_entities(struct isp_device *isp)
  1451. {
  1452. struct isp_platform_data *pdata = isp->pdata;
  1453. struct isp_v4l2_subdevs_group *subdevs;
  1454. int ret;
  1455. isp->media_dev.dev = isp->dev;
  1456. strlcpy(isp->media_dev.model, "TI OMAP3 ISP",
  1457. sizeof(isp->media_dev.model));
  1458. isp->media_dev.link_notify = isp_pipeline_link_notify;
  1459. ret = media_device_register(&isp->media_dev);
  1460. if (ret < 0) {
  1461. printk(KERN_ERR "%s: Media device registration failed (%d)\n",
  1462. __func__, ret);
  1463. return ret;
  1464. }
  1465. isp->v4l2_dev.mdev = &isp->media_dev;
  1466. ret = v4l2_device_register(isp->dev, &isp->v4l2_dev);
  1467. if (ret < 0) {
  1468. printk(KERN_ERR "%s: V4L2 device registration failed (%d)\n",
  1469. __func__, ret);
  1470. goto done;
  1471. }
  1472. /* Register internal entities */
  1473. ret = omap3isp_ccp2_register_entities(&isp->isp_ccp2, &isp->v4l2_dev);
  1474. if (ret < 0)
  1475. goto done;
  1476. ret = omap3isp_csi2_register_entities(&isp->isp_csi2a, &isp->v4l2_dev);
  1477. if (ret < 0)
  1478. goto done;
  1479. ret = omap3isp_ccdc_register_entities(&isp->isp_ccdc, &isp->v4l2_dev);
  1480. if (ret < 0)
  1481. goto done;
  1482. ret = omap3isp_preview_register_entities(&isp->isp_prev,
  1483. &isp->v4l2_dev);
  1484. if (ret < 0)
  1485. goto done;
  1486. ret = omap3isp_resizer_register_entities(&isp->isp_res, &isp->v4l2_dev);
  1487. if (ret < 0)
  1488. goto done;
  1489. ret = omap3isp_stat_register_entities(&isp->isp_aewb, &isp->v4l2_dev);
  1490. if (ret < 0)
  1491. goto done;
  1492. ret = omap3isp_stat_register_entities(&isp->isp_af, &isp->v4l2_dev);
  1493. if (ret < 0)
  1494. goto done;
  1495. ret = omap3isp_stat_register_entities(&isp->isp_hist, &isp->v4l2_dev);
  1496. if (ret < 0)
  1497. goto done;
  1498. /* Register external entities */
  1499. for (subdevs = pdata->subdevs; subdevs && subdevs->subdevs; ++subdevs) {
  1500. struct v4l2_subdev *sensor;
  1501. struct media_entity *input;
  1502. unsigned int flags;
  1503. unsigned int pad;
  1504. sensor = isp_register_subdev_group(isp, subdevs->subdevs);
  1505. if (sensor == NULL)
  1506. continue;
  1507. sensor->host_priv = subdevs;
  1508. /* Connect the sensor to the correct interface module. Parallel
  1509. * sensors are connected directly to the CCDC, while serial
  1510. * sensors are connected to the CSI2a, CCP2b or CSI2c receiver
  1511. * through CSIPHY1 or CSIPHY2.
  1512. */
  1513. switch (subdevs->interface) {
  1514. case ISP_INTERFACE_PARALLEL:
  1515. input = &isp->isp_ccdc.subdev.entity;
  1516. pad = CCDC_PAD_SINK;
  1517. flags = 0;
  1518. break;
  1519. case ISP_INTERFACE_CSI2A_PHY2:
  1520. input = &isp->isp_csi2a.subdev.entity;
  1521. pad = CSI2_PAD_SINK;
  1522. flags = MEDIA_LNK_FL_IMMUTABLE
  1523. | MEDIA_LNK_FL_ENABLED;
  1524. break;
  1525. case ISP_INTERFACE_CCP2B_PHY1:
  1526. case ISP_INTERFACE_CCP2B_PHY2:
  1527. input = &isp->isp_ccp2.subdev.entity;
  1528. pad = CCP2_PAD_SINK;
  1529. flags = 0;
  1530. break;
  1531. case ISP_INTERFACE_CSI2C_PHY1:
  1532. input = &isp->isp_csi2c.subdev.entity;
  1533. pad = CSI2_PAD_SINK;
  1534. flags = MEDIA_LNK_FL_IMMUTABLE
  1535. | MEDIA_LNK_FL_ENABLED;
  1536. break;
  1537. default:
  1538. printk(KERN_ERR "%s: invalid interface type %u\n",
  1539. __func__, subdevs->interface);
  1540. ret = -EINVAL;
  1541. goto done;
  1542. }
  1543. ret = media_entity_create_link(&sensor->entity, 0, input, pad,
  1544. flags);
  1545. if (ret < 0)
  1546. goto done;
  1547. }
  1548. ret = v4l2_device_register_subdev_nodes(&isp->v4l2_dev);
  1549. done:
  1550. if (ret < 0)
  1551. isp_unregister_entities(isp);
  1552. return ret;
  1553. }
  1554. static void isp_cleanup_modules(struct isp_device *isp)
  1555. {
  1556. omap3isp_h3a_aewb_cleanup(isp);
  1557. omap3isp_h3a_af_cleanup(isp);
  1558. omap3isp_hist_cleanup(isp);
  1559. omap3isp_resizer_cleanup(isp);
  1560. omap3isp_preview_cleanup(isp);
  1561. omap3isp_ccdc_cleanup(isp);
  1562. omap3isp_ccp2_cleanup(isp);
  1563. omap3isp_csi2_cleanup(isp);
  1564. }
  1565. static int isp_initialize_modules(struct isp_device *isp)
  1566. {
  1567. int ret;
  1568. ret = omap3isp_csiphy_init(isp);
  1569. if (ret < 0) {
  1570. dev_err(isp->dev, "CSI PHY initialization failed\n");
  1571. goto error_csiphy;
  1572. }
  1573. ret = omap3isp_csi2_init(isp);
  1574. if (ret < 0) {
  1575. dev_err(isp->dev, "CSI2 initialization failed\n");
  1576. goto error_csi2;
  1577. }
  1578. ret = omap3isp_ccp2_init(isp);
  1579. if (ret < 0) {
  1580. dev_err(isp->dev, "CCP2 initialization failed\n");
  1581. goto error_ccp2;
  1582. }
  1583. ret = omap3isp_ccdc_init(isp);
  1584. if (ret < 0) {
  1585. dev_err(isp->dev, "CCDC initialization failed\n");
  1586. goto error_ccdc;
  1587. }
  1588. ret = omap3isp_preview_init(isp);
  1589. if (ret < 0) {
  1590. dev_err(isp->dev, "Preview initialization failed\n");
  1591. goto error_preview;
  1592. }
  1593. ret = omap3isp_resizer_init(isp);
  1594. if (ret < 0) {
  1595. dev_err(isp->dev, "Resizer initialization failed\n");
  1596. goto error_resizer;
  1597. }
  1598. ret = omap3isp_hist_init(isp);
  1599. if (ret < 0) {
  1600. dev_err(isp->dev, "Histogram initialization failed\n");
  1601. goto error_hist;
  1602. }
  1603. ret = omap3isp_h3a_aewb_init(isp);
  1604. if (ret < 0) {
  1605. dev_err(isp->dev, "H3A AEWB initialization failed\n");
  1606. goto error_h3a_aewb;
  1607. }
  1608. ret = omap3isp_h3a_af_init(isp);
  1609. if (ret < 0) {
  1610. dev_err(isp->dev, "H3A AF initialization failed\n");
  1611. goto error_h3a_af;
  1612. }
  1613. /* Connect the submodules. */
  1614. ret = media_entity_create_link(
  1615. &isp->isp_csi2a.subdev.entity, CSI2_PAD_SOURCE,
  1616. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
  1617. if (ret < 0)
  1618. goto error_link;
  1619. ret = media_entity_create_link(
  1620. &isp->isp_ccp2.subdev.entity, CCP2_PAD_SOURCE,
  1621. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
  1622. if (ret < 0)
  1623. goto error_link;
  1624. ret = media_entity_create_link(
  1625. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1626. &isp->isp_prev.subdev.entity, PREV_PAD_SINK, 0);
  1627. if (ret < 0)
  1628. goto error_link;
  1629. ret = media_entity_create_link(
  1630. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_OF,
  1631. &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
  1632. if (ret < 0)
  1633. goto error_link;
  1634. ret = media_entity_create_link(
  1635. &isp->isp_prev.subdev.entity, PREV_PAD_SOURCE,
  1636. &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
  1637. if (ret < 0)
  1638. goto error_link;
  1639. ret = media_entity_create_link(
  1640. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1641. &isp->isp_aewb.subdev.entity, 0,
  1642. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1643. if (ret < 0)
  1644. goto error_link;
  1645. ret = media_entity_create_link(
  1646. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1647. &isp->isp_af.subdev.entity, 0,
  1648. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1649. if (ret < 0)
  1650. goto error_link;
  1651. ret = media_entity_create_link(
  1652. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1653. &isp->isp_hist.subdev.entity, 0,
  1654. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1655. if (ret < 0)
  1656. goto error_link;
  1657. return 0;
  1658. error_link:
  1659. omap3isp_h3a_af_cleanup(isp);
  1660. error_h3a_af:
  1661. omap3isp_h3a_aewb_cleanup(isp);
  1662. error_h3a_aewb:
  1663. omap3isp_hist_cleanup(isp);
  1664. error_hist:
  1665. omap3isp_resizer_cleanup(isp);
  1666. error_resizer:
  1667. omap3isp_preview_cleanup(isp);
  1668. error_preview:
  1669. omap3isp_ccdc_cleanup(isp);
  1670. error_ccdc:
  1671. omap3isp_ccp2_cleanup(isp);
  1672. error_ccp2:
  1673. omap3isp_csi2_cleanup(isp);
  1674. error_csi2:
  1675. error_csiphy:
  1676. return ret;
  1677. }
  1678. /*
  1679. * isp_remove - Remove ISP platform device
  1680. * @pdev: Pointer to ISP platform device
  1681. *
  1682. * Always returns 0.
  1683. */
  1684. static int isp_remove(struct platform_device *pdev)
  1685. {
  1686. struct isp_device *isp = platform_get_drvdata(pdev);
  1687. int i;
  1688. isp_unregister_entities(isp);
  1689. isp_cleanup_modules(isp);
  1690. omap3isp_get(isp);
  1691. iommu_put(isp->iommu);
  1692. omap3isp_put(isp);
  1693. free_irq(isp->irq_num, isp);
  1694. isp_put_clocks(isp);
  1695. for (i = 0; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1696. if (isp->mmio_base[i]) {
  1697. iounmap(isp->mmio_base[i]);
  1698. isp->mmio_base[i] = NULL;
  1699. }
  1700. if (isp->mmio_base_phys[i]) {
  1701. release_mem_region(isp->mmio_base_phys[i],
  1702. isp->mmio_size[i]);
  1703. isp->mmio_base_phys[i] = 0;
  1704. }
  1705. }
  1706. regulator_put(isp->isp_csiphy1.vdd);
  1707. regulator_put(isp->isp_csiphy2.vdd);
  1708. kfree(isp);
  1709. return 0;
  1710. }
  1711. static int isp_map_mem_resource(struct platform_device *pdev,
  1712. struct isp_device *isp,
  1713. enum isp_mem_resources res)
  1714. {
  1715. struct resource *mem;
  1716. /* request the mem region for the camera registers */
  1717. mem = platform_get_resource(pdev, IORESOURCE_MEM, res);
  1718. if (!mem) {
  1719. dev_err(isp->dev, "no mem resource?\n");
  1720. return -ENODEV;
  1721. }
  1722. if (!request_mem_region(mem->start, resource_size(mem), pdev->name)) {
  1723. dev_err(isp->dev,
  1724. "cannot reserve camera register I/O region\n");
  1725. return -ENODEV;
  1726. }
  1727. isp->mmio_base_phys[res] = mem->start;
  1728. isp->mmio_size[res] = resource_size(mem);
  1729. /* map the region */
  1730. isp->mmio_base[res] = ioremap_nocache(isp->mmio_base_phys[res],
  1731. isp->mmio_size[res]);
  1732. if (!isp->mmio_base[res]) {
  1733. dev_err(isp->dev, "cannot map camera register I/O region\n");
  1734. return -ENODEV;
  1735. }
  1736. return 0;
  1737. }
  1738. /*
  1739. * isp_probe - Probe ISP platform device
  1740. * @pdev: Pointer to ISP platform device
  1741. *
  1742. * Returns 0 if successful,
  1743. * -ENOMEM if no memory available,
  1744. * -ENODEV if no platform device resources found
  1745. * or no space for remapping registers,
  1746. * -EINVAL if couldn't install ISR,
  1747. * or clk_get return error value.
  1748. */
  1749. static int isp_probe(struct platform_device *pdev)
  1750. {
  1751. struct isp_platform_data *pdata = pdev->dev.platform_data;
  1752. struct isp_device *isp;
  1753. int ret;
  1754. int i, m;
  1755. if (pdata == NULL)
  1756. return -EINVAL;
  1757. isp = kzalloc(sizeof(*isp), GFP_KERNEL);
  1758. if (!isp) {
  1759. dev_err(&pdev->dev, "could not allocate memory\n");
  1760. return -ENOMEM;
  1761. }
  1762. isp->autoidle = autoidle;
  1763. isp->platform_cb.set_xclk = isp_set_xclk;
  1764. isp->platform_cb.set_pixel_clock = isp_set_pixel_clock;
  1765. mutex_init(&isp->isp_mutex);
  1766. spin_lock_init(&isp->stat_lock);
  1767. isp->dev = &pdev->dev;
  1768. isp->pdata = pdata;
  1769. isp->ref_count = 0;
  1770. isp->raw_dmamask = DMA_BIT_MASK(32);
  1771. isp->dev->dma_mask = &isp->raw_dmamask;
  1772. isp->dev->coherent_dma_mask = DMA_BIT_MASK(32);
  1773. platform_set_drvdata(pdev, isp);
  1774. /* Regulators */
  1775. isp->isp_csiphy1.vdd = regulator_get(&pdev->dev, "VDD_CSIPHY1");
  1776. isp->isp_csiphy2.vdd = regulator_get(&pdev->dev, "VDD_CSIPHY2");
  1777. /* Clocks */
  1778. ret = isp_map_mem_resource(pdev, isp, OMAP3_ISP_IOMEM_MAIN);
  1779. if (ret < 0)
  1780. goto error;
  1781. ret = isp_get_clocks(isp);
  1782. if (ret < 0)
  1783. goto error;
  1784. if (omap3isp_get(isp) == NULL)
  1785. goto error;
  1786. ret = isp_reset(isp);
  1787. if (ret < 0)
  1788. goto error_isp;
  1789. /* Memory resources */
  1790. isp->revision = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  1791. dev_info(isp->dev, "Revision %d.%d found\n",
  1792. (isp->revision & 0xf0) >> 4, isp->revision & 0x0f);
  1793. for (m = 0; m < ARRAY_SIZE(isp_res_maps); m++)
  1794. if (isp->revision == isp_res_maps[m].isp_rev)
  1795. break;
  1796. if (m == ARRAY_SIZE(isp_res_maps)) {
  1797. dev_err(isp->dev, "No resource map found for ISP rev %d.%d\n",
  1798. (isp->revision & 0xf0) >> 4, isp->revision & 0xf);
  1799. ret = -ENODEV;
  1800. goto error_isp;
  1801. }
  1802. for (i = 1; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1803. if (isp_res_maps[m].map & 1 << i) {
  1804. ret = isp_map_mem_resource(pdev, isp, i);
  1805. if (ret)
  1806. goto error_isp;
  1807. }
  1808. }
  1809. /* IOMMU */
  1810. isp->iommu = iommu_get("isp");
  1811. if (IS_ERR_OR_NULL(isp->iommu)) {
  1812. isp->iommu = NULL;
  1813. ret = -ENODEV;
  1814. goto error_isp;
  1815. }
  1816. /* Interrupt */
  1817. isp->irq_num = platform_get_irq(pdev, 0);
  1818. if (isp->irq_num <= 0) {
  1819. dev_err(isp->dev, "No IRQ resource\n");
  1820. ret = -ENODEV;
  1821. goto error_isp;
  1822. }
  1823. if (request_irq(isp->irq_num, isp_isr, IRQF_SHARED, "OMAP3 ISP", isp)) {
  1824. dev_err(isp->dev, "Unable to request IRQ\n");
  1825. ret = -EINVAL;
  1826. goto error_isp;
  1827. }
  1828. /* Entities */
  1829. ret = isp_initialize_modules(isp);
  1830. if (ret < 0)
  1831. goto error_irq;
  1832. ret = isp_register_entities(isp);
  1833. if (ret < 0)
  1834. goto error_modules;
  1835. isp_power_settings(isp, 1);
  1836. omap3isp_put(isp);
  1837. return 0;
  1838. error_modules:
  1839. isp_cleanup_modules(isp);
  1840. error_irq:
  1841. free_irq(isp->irq_num, isp);
  1842. error_isp:
  1843. iommu_put(isp->iommu);
  1844. omap3isp_put(isp);
  1845. error:
  1846. isp_put_clocks(isp);
  1847. for (i = 0; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1848. if (isp->mmio_base[i]) {
  1849. iounmap(isp->mmio_base[i]);
  1850. isp->mmio_base[i] = NULL;
  1851. }
  1852. if (isp->mmio_base_phys[i]) {
  1853. release_mem_region(isp->mmio_base_phys[i],
  1854. isp->mmio_size[i]);
  1855. isp->mmio_base_phys[i] = 0;
  1856. }
  1857. }
  1858. regulator_put(isp->isp_csiphy2.vdd);
  1859. regulator_put(isp->isp_csiphy1.vdd);
  1860. platform_set_drvdata(pdev, NULL);
  1861. kfree(isp);
  1862. return ret;
  1863. }
  1864. static const struct dev_pm_ops omap3isp_pm_ops = {
  1865. .prepare = isp_pm_prepare,
  1866. .suspend = isp_pm_suspend,
  1867. .resume = isp_pm_resume,
  1868. .complete = isp_pm_complete,
  1869. };
  1870. static struct platform_device_id omap3isp_id_table[] = {
  1871. { "omap3isp", 0 },
  1872. { },
  1873. };
  1874. MODULE_DEVICE_TABLE(platform, omap3isp_id_table);
  1875. static struct platform_driver omap3isp_driver = {
  1876. .probe = isp_probe,
  1877. .remove = isp_remove,
  1878. .id_table = omap3isp_id_table,
  1879. .driver = {
  1880. .owner = THIS_MODULE,
  1881. .name = "omap3isp",
  1882. .pm = &omap3isp_pm_ops,
  1883. },
  1884. };
  1885. /*
  1886. * isp_init - ISP module initialization.
  1887. */
  1888. static int __init isp_init(void)
  1889. {
  1890. return platform_driver_register(&omap3isp_driver);
  1891. }
  1892. /*
  1893. * isp_cleanup - ISP module cleanup.
  1894. */
  1895. static void __exit isp_cleanup(void)
  1896. {
  1897. platform_driver_unregister(&omap3isp_driver);
  1898. }
  1899. module_init(isp_init);
  1900. module_exit(isp_cleanup);
  1901. MODULE_AUTHOR("Nokia Corporation");
  1902. MODULE_DESCRIPTION("TI OMAP3 ISP driver");
  1903. MODULE_LICENSE("GPL");
  1904. MODULE_VERSION(ISP_VIDEO_DRIVER_VERSION);