dib7000p.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402
  1. /*
  2. * Linux-DVB Driver for DiBcom's second generation DiB7000P (PC).
  3. *
  4. * Copyright (C) 2005-7 DiBcom (http://www.dibcom.fr/)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation, version 2.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/slab.h>
  12. #include <linux/i2c.h>
  13. #include "dvb_math.h"
  14. #include "dvb_frontend.h"
  15. #include "dib7000p.h"
  16. static int debug;
  17. module_param(debug, int, 0644);
  18. MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
  19. static int buggy_sfn_workaround;
  20. module_param(buggy_sfn_workaround, int, 0644);
  21. MODULE_PARM_DESC(buggy_sfn_workaround, "Enable work-around for buggy SFNs (default: 0)");
  22. #define dprintk(args...) do { if (debug) { printk(KERN_DEBUG "DiB7000P: "); printk(args); printk("\n"); } } while (0)
  23. struct i2c_device {
  24. struct i2c_adapter *i2c_adap;
  25. u8 i2c_addr;
  26. };
  27. struct dib7000p_state {
  28. struct dvb_frontend demod;
  29. struct dib7000p_config cfg;
  30. u8 i2c_addr;
  31. struct i2c_adapter *i2c_adap;
  32. struct dibx000_i2c_master i2c_master;
  33. u16 wbd_ref;
  34. u8 current_band;
  35. u32 current_bandwidth;
  36. struct dibx000_agc_config *current_agc;
  37. u32 timf;
  38. u8 div_force_off:1;
  39. u8 div_state:1;
  40. u16 div_sync_wait;
  41. u8 agc_state;
  42. u16 gpio_dir;
  43. u16 gpio_val;
  44. u8 sfn_workaround_active:1;
  45. #define SOC7090 0x7090
  46. u16 version;
  47. u16 tuner_enable;
  48. struct i2c_adapter dib7090_tuner_adap;
  49. /* for the I2C transfer */
  50. struct i2c_msg msg[2];
  51. u8 i2c_write_buffer[4];
  52. u8 i2c_read_buffer[2];
  53. };
  54. enum dib7000p_power_mode {
  55. DIB7000P_POWER_ALL = 0,
  56. DIB7000P_POWER_ANALOG_ADC,
  57. DIB7000P_POWER_INTERFACE_ONLY,
  58. };
  59. static int dib7090_set_output_mode(struct dvb_frontend *fe, int mode);
  60. static int dib7090_set_diversity_in(struct dvb_frontend *fe, int onoff);
  61. static u16 dib7000p_read_word(struct dib7000p_state *state, u16 reg)
  62. {
  63. state->i2c_write_buffer[0] = reg >> 8;
  64. state->i2c_write_buffer[1] = reg & 0xff;
  65. memset(state->msg, 0, 2 * sizeof(struct i2c_msg));
  66. state->msg[0].addr = state->i2c_addr >> 1;
  67. state->msg[0].flags = 0;
  68. state->msg[0].buf = state->i2c_write_buffer;
  69. state->msg[0].len = 2;
  70. state->msg[1].addr = state->i2c_addr >> 1;
  71. state->msg[1].flags = I2C_M_RD;
  72. state->msg[1].buf = state->i2c_read_buffer;
  73. state->msg[1].len = 2;
  74. if (i2c_transfer(state->i2c_adap, state->msg, 2) != 2)
  75. dprintk("i2c read error on %d", reg);
  76. return (state->i2c_read_buffer[0] << 8) | state->i2c_read_buffer[1];
  77. }
  78. static int dib7000p_write_word(struct dib7000p_state *state, u16 reg, u16 val)
  79. {
  80. state->i2c_write_buffer[0] = (reg >> 8) & 0xff;
  81. state->i2c_write_buffer[1] = reg & 0xff;
  82. state->i2c_write_buffer[2] = (val >> 8) & 0xff;
  83. state->i2c_write_buffer[3] = val & 0xff;
  84. memset(&state->msg[0], 0, sizeof(struct i2c_msg));
  85. state->msg[0].addr = state->i2c_addr >> 1;
  86. state->msg[0].flags = 0;
  87. state->msg[0].buf = state->i2c_write_buffer;
  88. state->msg[0].len = 4;
  89. return i2c_transfer(state->i2c_adap, state->msg, 1) != 1 ? -EREMOTEIO : 0;
  90. }
  91. static void dib7000p_write_tab(struct dib7000p_state *state, u16 * buf)
  92. {
  93. u16 l = 0, r, *n;
  94. n = buf;
  95. l = *n++;
  96. while (l) {
  97. r = *n++;
  98. do {
  99. dib7000p_write_word(state, r, *n++);
  100. r++;
  101. } while (--l);
  102. l = *n++;
  103. }
  104. }
  105. static int dib7000p_set_output_mode(struct dib7000p_state *state, int mode)
  106. {
  107. int ret = 0;
  108. u16 outreg, fifo_threshold, smo_mode;
  109. outreg = 0;
  110. fifo_threshold = 1792;
  111. smo_mode = (dib7000p_read_word(state, 235) & 0x0050) | (1 << 1);
  112. dprintk("setting output mode for demod %p to %d", &state->demod, mode);
  113. switch (mode) {
  114. case OUTMODE_MPEG2_PAR_GATED_CLK:
  115. outreg = (1 << 10); /* 0x0400 */
  116. break;
  117. case OUTMODE_MPEG2_PAR_CONT_CLK:
  118. outreg = (1 << 10) | (1 << 6); /* 0x0440 */
  119. break;
  120. case OUTMODE_MPEG2_SERIAL:
  121. outreg = (1 << 10) | (2 << 6) | (0 << 1); /* 0x0480 */
  122. break;
  123. case OUTMODE_DIVERSITY:
  124. if (state->cfg.hostbus_diversity)
  125. outreg = (1 << 10) | (4 << 6); /* 0x0500 */
  126. else
  127. outreg = (1 << 11);
  128. break;
  129. case OUTMODE_MPEG2_FIFO:
  130. smo_mode |= (3 << 1);
  131. fifo_threshold = 512;
  132. outreg = (1 << 10) | (5 << 6);
  133. break;
  134. case OUTMODE_ANALOG_ADC:
  135. outreg = (1 << 10) | (3 << 6);
  136. break;
  137. case OUTMODE_HIGH_Z:
  138. outreg = 0;
  139. break;
  140. default:
  141. dprintk("Unhandled output_mode passed to be set for demod %p", &state->demod);
  142. break;
  143. }
  144. if (state->cfg.output_mpeg2_in_188_bytes)
  145. smo_mode |= (1 << 5);
  146. ret |= dib7000p_write_word(state, 235, smo_mode);
  147. ret |= dib7000p_write_word(state, 236, fifo_threshold); /* synchronous fread */
  148. if (state->version != SOC7090)
  149. ret |= dib7000p_write_word(state, 1286, outreg); /* P_Div_active */
  150. return ret;
  151. }
  152. static int dib7000p_set_diversity_in(struct dvb_frontend *demod, int onoff)
  153. {
  154. struct dib7000p_state *state = demod->demodulator_priv;
  155. if (state->div_force_off) {
  156. dprintk("diversity combination deactivated - forced by COFDM parameters");
  157. onoff = 0;
  158. dib7000p_write_word(state, 207, 0);
  159. } else
  160. dib7000p_write_word(state, 207, (state->div_sync_wait << 4) | (1 << 2) | (2 << 0));
  161. state->div_state = (u8) onoff;
  162. if (onoff) {
  163. dib7000p_write_word(state, 204, 6);
  164. dib7000p_write_word(state, 205, 16);
  165. /* P_dvsy_sync_mode = 0, P_dvsy_sync_enable=1, P_dvcb_comb_mode=2 */
  166. } else {
  167. dib7000p_write_word(state, 204, 1);
  168. dib7000p_write_word(state, 205, 0);
  169. }
  170. return 0;
  171. }
  172. static int dib7000p_set_power_mode(struct dib7000p_state *state, enum dib7000p_power_mode mode)
  173. {
  174. /* by default everything is powered off */
  175. u16 reg_774 = 0x3fff, reg_775 = 0xffff, reg_776 = 0x0007, reg_899 = 0x0003, reg_1280 = (0xfe00) | (dib7000p_read_word(state, 1280) & 0x01ff);
  176. /* now, depending on the requested mode, we power on */
  177. switch (mode) {
  178. /* power up everything in the demod */
  179. case DIB7000P_POWER_ALL:
  180. reg_774 = 0x0000;
  181. reg_775 = 0x0000;
  182. reg_776 = 0x0;
  183. reg_899 = 0x0;
  184. if (state->version == SOC7090)
  185. reg_1280 &= 0x001f;
  186. else
  187. reg_1280 &= 0x01ff;
  188. break;
  189. case DIB7000P_POWER_ANALOG_ADC:
  190. /* dem, cfg, iqc, sad, agc */
  191. reg_774 &= ~((1 << 15) | (1 << 14) | (1 << 11) | (1 << 10) | (1 << 9));
  192. /* nud */
  193. reg_776 &= ~((1 << 0));
  194. /* Dout */
  195. if (state->version != SOC7090)
  196. reg_1280 &= ~((1 << 11));
  197. reg_1280 &= ~(1 << 6);
  198. /* fall through wanted to enable the interfaces */
  199. /* just leave power on the control-interfaces: GPIO and (I2C or SDIO) */
  200. case DIB7000P_POWER_INTERFACE_ONLY: /* TODO power up either SDIO or I2C */
  201. if (state->version == SOC7090)
  202. reg_1280 &= ~((1 << 7) | (1 << 5));
  203. else
  204. reg_1280 &= ~((1 << 14) | (1 << 13) | (1 << 12) | (1 << 10));
  205. break;
  206. /* TODO following stuff is just converted from the dib7000-driver - check when is used what */
  207. }
  208. dib7000p_write_word(state, 774, reg_774);
  209. dib7000p_write_word(state, 775, reg_775);
  210. dib7000p_write_word(state, 776, reg_776);
  211. dib7000p_write_word(state, 899, reg_899);
  212. dib7000p_write_word(state, 1280, reg_1280);
  213. return 0;
  214. }
  215. static void dib7000p_set_adc_state(struct dib7000p_state *state, enum dibx000_adc_states no)
  216. {
  217. u16 reg_908 = dib7000p_read_word(state, 908), reg_909 = dib7000p_read_word(state, 909);
  218. u16 reg;
  219. switch (no) {
  220. case DIBX000_SLOW_ADC_ON:
  221. if (state->version == SOC7090) {
  222. reg = dib7000p_read_word(state, 1925);
  223. dib7000p_write_word(state, 1925, reg | (1 << 4) | (1 << 2)); /* en_slowAdc = 1 & reset_sladc = 1 */
  224. reg = dib7000p_read_word(state, 1925); /* read acces to make it works... strange ... */
  225. msleep(200);
  226. dib7000p_write_word(state, 1925, reg & ~(1 << 4)); /* en_slowAdc = 1 & reset_sladc = 0 */
  227. reg = dib7000p_read_word(state, 72) & ~((0x3 << 14) | (0x3 << 12));
  228. dib7000p_write_word(state, 72, reg | (1 << 14) | (3 << 12) | 524); /* ref = Vin1 => Vbg ; sel = Vin0 or Vin3 ; (Vin2 = Vcm) */
  229. } else {
  230. reg_909 |= (1 << 1) | (1 << 0);
  231. dib7000p_write_word(state, 909, reg_909);
  232. reg_909 &= ~(1 << 1);
  233. }
  234. break;
  235. case DIBX000_SLOW_ADC_OFF:
  236. if (state->version == SOC7090) {
  237. reg = dib7000p_read_word(state, 1925);
  238. dib7000p_write_word(state, 1925, (reg & ~(1 << 2)) | (1 << 4)); /* reset_sladc = 1 en_slowAdc = 0 */
  239. } else
  240. reg_909 |= (1 << 1) | (1 << 0);
  241. break;
  242. case DIBX000_ADC_ON:
  243. reg_908 &= 0x0fff;
  244. reg_909 &= 0x0003;
  245. break;
  246. case DIBX000_ADC_OFF:
  247. reg_908 |= (1 << 14) | (1 << 13) | (1 << 12);
  248. reg_909 |= (1 << 5) | (1 << 4) | (1 << 3) | (1 << 2);
  249. break;
  250. case DIBX000_VBG_ENABLE:
  251. reg_908 &= ~(1 << 15);
  252. break;
  253. case DIBX000_VBG_DISABLE:
  254. reg_908 |= (1 << 15);
  255. break;
  256. default:
  257. break;
  258. }
  259. // dprintk( "908: %x, 909: %x\n", reg_908, reg_909);
  260. reg_909 |= (state->cfg.disable_sample_and_hold & 1) << 4;
  261. reg_908 |= (state->cfg.enable_current_mirror & 1) << 7;
  262. dib7000p_write_word(state, 908, reg_908);
  263. dib7000p_write_word(state, 909, reg_909);
  264. }
  265. static int dib7000p_set_bandwidth(struct dib7000p_state *state, u32 bw)
  266. {
  267. u32 timf;
  268. // store the current bandwidth for later use
  269. state->current_bandwidth = bw;
  270. if (state->timf == 0) {
  271. dprintk("using default timf");
  272. timf = state->cfg.bw->timf;
  273. } else {
  274. dprintk("using updated timf");
  275. timf = state->timf;
  276. }
  277. timf = timf * (bw / 50) / 160;
  278. dib7000p_write_word(state, 23, (u16) ((timf >> 16) & 0xffff));
  279. dib7000p_write_word(state, 24, (u16) ((timf) & 0xffff));
  280. return 0;
  281. }
  282. static int dib7000p_sad_calib(struct dib7000p_state *state)
  283. {
  284. /* internal */
  285. dib7000p_write_word(state, 73, (0 << 1) | (0 << 0));
  286. if (state->version == SOC7090)
  287. dib7000p_write_word(state, 74, 2048);
  288. else
  289. dib7000p_write_word(state, 74, 776);
  290. /* do the calibration */
  291. dib7000p_write_word(state, 73, (1 << 0));
  292. dib7000p_write_word(state, 73, (0 << 0));
  293. msleep(1);
  294. return 0;
  295. }
  296. int dib7000p_set_wbd_ref(struct dvb_frontend *demod, u16 value)
  297. {
  298. struct dib7000p_state *state = demod->demodulator_priv;
  299. if (value > 4095)
  300. value = 4095;
  301. state->wbd_ref = value;
  302. return dib7000p_write_word(state, 105, (dib7000p_read_word(state, 105) & 0xf000) | value);
  303. }
  304. EXPORT_SYMBOL(dib7000p_set_wbd_ref);
  305. static void dib7000p_reset_pll(struct dib7000p_state *state)
  306. {
  307. struct dibx000_bandwidth_config *bw = &state->cfg.bw[0];
  308. u16 clk_cfg0;
  309. if (state->version == SOC7090) {
  310. dib7000p_write_word(state, 1856, (!bw->pll_reset << 13) | (bw->pll_range << 12) | (bw->pll_ratio << 6) | (bw->pll_prediv));
  311. while (((dib7000p_read_word(state, 1856) >> 15) & 0x1) != 1)
  312. ;
  313. dib7000p_write_word(state, 1857, dib7000p_read_word(state, 1857) | (!bw->pll_bypass << 15));
  314. } else {
  315. /* force PLL bypass */
  316. clk_cfg0 = (1 << 15) | ((bw->pll_ratio & 0x3f) << 9) |
  317. (bw->modulo << 7) | (bw->ADClkSrc << 6) | (bw->IO_CLK_en_core << 5) | (bw->bypclk_div << 2) | (bw->enable_refdiv << 1) | (0 << 0);
  318. dib7000p_write_word(state, 900, clk_cfg0);
  319. /* P_pll_cfg */
  320. dib7000p_write_word(state, 903, (bw->pll_prediv << 5) | (((bw->pll_ratio >> 6) & 0x3) << 3) | (bw->pll_range << 1) | bw->pll_reset);
  321. clk_cfg0 = (bw->pll_bypass << 15) | (clk_cfg0 & 0x7fff);
  322. dib7000p_write_word(state, 900, clk_cfg0);
  323. }
  324. dib7000p_write_word(state, 18, (u16) (((bw->internal * 1000) >> 16) & 0xffff));
  325. dib7000p_write_word(state, 19, (u16) ((bw->internal * 1000) & 0xffff));
  326. dib7000p_write_word(state, 21, (u16) ((bw->ifreq >> 16) & 0xffff));
  327. dib7000p_write_word(state, 22, (u16) ((bw->ifreq) & 0xffff));
  328. dib7000p_write_word(state, 72, bw->sad_cfg);
  329. }
  330. static u32 dib7000p_get_internal_freq(struct dib7000p_state *state)
  331. {
  332. u32 internal = (u32) dib7000p_read_word(state, 18) << 16;
  333. internal |= (u32) dib7000p_read_word(state, 19);
  334. internal /= 1000;
  335. return internal;
  336. }
  337. int dib7000p_update_pll(struct dvb_frontend *fe, struct dibx000_bandwidth_config *bw)
  338. {
  339. struct dib7000p_state *state = fe->demodulator_priv;
  340. u16 reg_1857, reg_1856 = dib7000p_read_word(state, 1856);
  341. u8 loopdiv, prediv;
  342. u32 internal, xtal;
  343. /* get back old values */
  344. prediv = reg_1856 & 0x3f;
  345. loopdiv = (reg_1856 >> 6) & 0x3f;
  346. if ((bw != NULL) && (bw->pll_prediv != prediv || bw->pll_ratio != loopdiv)) {
  347. dprintk("Updating pll (prediv: old = %d new = %d ; loopdiv : old = %d new = %d)", prediv, bw->pll_prediv, loopdiv, bw->pll_ratio);
  348. reg_1856 &= 0xf000;
  349. reg_1857 = dib7000p_read_word(state, 1857);
  350. dib7000p_write_word(state, 1857, reg_1857 & ~(1 << 15));
  351. dib7000p_write_word(state, 1856, reg_1856 | ((bw->pll_ratio & 0x3f) << 6) | (bw->pll_prediv & 0x3f));
  352. /* write new system clk into P_sec_len */
  353. internal = dib7000p_get_internal_freq(state);
  354. xtal = (internal / loopdiv) * prediv;
  355. internal = 1000 * (xtal / bw->pll_prediv) * bw->pll_ratio; /* new internal */
  356. dib7000p_write_word(state, 18, (u16) ((internal >> 16) & 0xffff));
  357. dib7000p_write_word(state, 19, (u16) (internal & 0xffff));
  358. dib7000p_write_word(state, 1857, reg_1857 | (1 << 15));
  359. while (((dib7000p_read_word(state, 1856) >> 15) & 0x1) != 1)
  360. dprintk("Waiting for PLL to lock");
  361. return 0;
  362. }
  363. return -EIO;
  364. }
  365. EXPORT_SYMBOL(dib7000p_update_pll);
  366. static int dib7000p_reset_gpio(struct dib7000p_state *st)
  367. {
  368. /* reset the GPIOs */
  369. dprintk("gpio dir: %x: val: %x, pwm_pos: %x", st->gpio_dir, st->gpio_val, st->cfg.gpio_pwm_pos);
  370. dib7000p_write_word(st, 1029, st->gpio_dir);
  371. dib7000p_write_word(st, 1030, st->gpio_val);
  372. /* TODO 1031 is P_gpio_od */
  373. dib7000p_write_word(st, 1032, st->cfg.gpio_pwm_pos);
  374. dib7000p_write_word(st, 1037, st->cfg.pwm_freq_div);
  375. return 0;
  376. }
  377. static int dib7000p_cfg_gpio(struct dib7000p_state *st, u8 num, u8 dir, u8 val)
  378. {
  379. st->gpio_dir = dib7000p_read_word(st, 1029);
  380. st->gpio_dir &= ~(1 << num); /* reset the direction bit */
  381. st->gpio_dir |= (dir & 0x1) << num; /* set the new direction */
  382. dib7000p_write_word(st, 1029, st->gpio_dir);
  383. st->gpio_val = dib7000p_read_word(st, 1030);
  384. st->gpio_val &= ~(1 << num); /* reset the direction bit */
  385. st->gpio_val |= (val & 0x01) << num; /* set the new value */
  386. dib7000p_write_word(st, 1030, st->gpio_val);
  387. return 0;
  388. }
  389. int dib7000p_set_gpio(struct dvb_frontend *demod, u8 num, u8 dir, u8 val)
  390. {
  391. struct dib7000p_state *state = demod->demodulator_priv;
  392. return dib7000p_cfg_gpio(state, num, dir, val);
  393. }
  394. EXPORT_SYMBOL(dib7000p_set_gpio);
  395. static u16 dib7000p_defaults[] = {
  396. // auto search configuration
  397. 3, 2,
  398. 0x0004,
  399. 0x1000,
  400. 0x0814, /* Equal Lock */
  401. 12, 6,
  402. 0x001b,
  403. 0x7740,
  404. 0x005b,
  405. 0x8d80,
  406. 0x01c9,
  407. 0xc380,
  408. 0x0000,
  409. 0x0080,
  410. 0x0000,
  411. 0x0090,
  412. 0x0001,
  413. 0xd4c0,
  414. 1, 26,
  415. 0x6680,
  416. /* set ADC level to -16 */
  417. 11, 79,
  418. (1 << 13) - 825 - 117,
  419. (1 << 13) - 837 - 117,
  420. (1 << 13) - 811 - 117,
  421. (1 << 13) - 766 - 117,
  422. (1 << 13) - 737 - 117,
  423. (1 << 13) - 693 - 117,
  424. (1 << 13) - 648 - 117,
  425. (1 << 13) - 619 - 117,
  426. (1 << 13) - 575 - 117,
  427. (1 << 13) - 531 - 117,
  428. (1 << 13) - 501 - 117,
  429. 1, 142,
  430. 0x0410,
  431. /* disable power smoothing */
  432. 8, 145,
  433. 0,
  434. 0,
  435. 0,
  436. 0,
  437. 0,
  438. 0,
  439. 0,
  440. 0,
  441. 1, 154,
  442. 1 << 13,
  443. 1, 168,
  444. 0x0ccd,
  445. 1, 183,
  446. 0x200f,
  447. 1, 212,
  448. 0x169,
  449. 5, 187,
  450. 0x023d,
  451. 0x00a4,
  452. 0x00a4,
  453. 0x7ff0,
  454. 0x3ccc,
  455. 1, 198,
  456. 0x800,
  457. 1, 222,
  458. 0x0010,
  459. 1, 235,
  460. 0x0062,
  461. 2, 901,
  462. 0x0006,
  463. (3 << 10) | (1 << 6),
  464. 1, 905,
  465. 0x2c8e,
  466. 0,
  467. };
  468. static int dib7000p_demod_reset(struct dib7000p_state *state)
  469. {
  470. dib7000p_set_power_mode(state, DIB7000P_POWER_ALL);
  471. if (state->version == SOC7090)
  472. dibx000_reset_i2c_master(&state->i2c_master);
  473. dib7000p_set_adc_state(state, DIBX000_VBG_ENABLE);
  474. /* restart all parts */
  475. dib7000p_write_word(state, 770, 0xffff);
  476. dib7000p_write_word(state, 771, 0xffff);
  477. dib7000p_write_word(state, 772, 0x001f);
  478. dib7000p_write_word(state, 898, 0x0003);
  479. dib7000p_write_word(state, 1280, 0x001f - ((1 << 4) | (1 << 3)));
  480. dib7000p_write_word(state, 770, 0);
  481. dib7000p_write_word(state, 771, 0);
  482. dib7000p_write_word(state, 772, 0);
  483. dib7000p_write_word(state, 898, 0);
  484. dib7000p_write_word(state, 1280, 0);
  485. /* default */
  486. dib7000p_reset_pll(state);
  487. if (dib7000p_reset_gpio(state) != 0)
  488. dprintk("GPIO reset was not successful.");
  489. if (state->version == SOC7090) {
  490. dib7000p_write_word(state, 899, 0);
  491. /* impulse noise */
  492. dib7000p_write_word(state, 42, (1<<5) | 3); /* P_iqc_thsat_ipc = 1 ; P_iqc_win2 = 3 */
  493. dib7000p_write_word(state, 43, 0x2d4); /*-300 fag P_iqc_dect_min = -280 */
  494. dib7000p_write_word(state, 44, 300); /* 300 fag P_iqc_dect_min = +280 */
  495. dib7000p_write_word(state, 273, (1<<6) | 30);
  496. }
  497. if (dib7000p_set_output_mode(state, OUTMODE_HIGH_Z) != 0)
  498. dprintk("OUTPUT_MODE could not be reset.");
  499. dib7000p_set_adc_state(state, DIBX000_SLOW_ADC_ON);
  500. dib7000p_sad_calib(state);
  501. dib7000p_set_adc_state(state, DIBX000_SLOW_ADC_OFF);
  502. /* unforce divstr regardless whether i2c enumeration was done or not */
  503. dib7000p_write_word(state, 1285, dib7000p_read_word(state, 1285) & ~(1 << 1));
  504. dib7000p_set_bandwidth(state, 8000);
  505. if (state->version == SOC7090) {
  506. dib7000p_write_word(state, 36, 0x5755);/* P_iqc_impnc_on =1 & P_iqc_corr_inh = 1 for impulsive noise */
  507. } else {
  508. if (state->cfg.tuner_is_baseband)
  509. dib7000p_write_word(state, 36, 0x0755);
  510. else
  511. dib7000p_write_word(state, 36, 0x1f55);
  512. }
  513. dib7000p_write_tab(state, dib7000p_defaults);
  514. dib7000p_set_power_mode(state, DIB7000P_POWER_INTERFACE_ONLY);
  515. return 0;
  516. }
  517. static void dib7000p_pll_clk_cfg(struct dib7000p_state *state)
  518. {
  519. u16 tmp = 0;
  520. tmp = dib7000p_read_word(state, 903);
  521. dib7000p_write_word(state, 903, (tmp | 0x1));
  522. tmp = dib7000p_read_word(state, 900);
  523. dib7000p_write_word(state, 900, (tmp & 0x7fff) | (1 << 6));
  524. }
  525. static void dib7000p_restart_agc(struct dib7000p_state *state)
  526. {
  527. // P_restart_iqc & P_restart_agc
  528. dib7000p_write_word(state, 770, (1 << 11) | (1 << 9));
  529. dib7000p_write_word(state, 770, 0x0000);
  530. }
  531. static int dib7000p_update_lna(struct dib7000p_state *state)
  532. {
  533. u16 dyn_gain;
  534. if (state->cfg.update_lna) {
  535. dyn_gain = dib7000p_read_word(state, 394);
  536. if (state->cfg.update_lna(&state->demod, dyn_gain)) {
  537. dib7000p_restart_agc(state);
  538. return 1;
  539. }
  540. }
  541. return 0;
  542. }
  543. static int dib7000p_set_agc_config(struct dib7000p_state *state, u8 band)
  544. {
  545. struct dibx000_agc_config *agc = NULL;
  546. int i;
  547. if (state->current_band == band && state->current_agc != NULL)
  548. return 0;
  549. state->current_band = band;
  550. for (i = 0; i < state->cfg.agc_config_count; i++)
  551. if (state->cfg.agc[i].band_caps & band) {
  552. agc = &state->cfg.agc[i];
  553. break;
  554. }
  555. if (agc == NULL) {
  556. dprintk("no valid AGC configuration found for band 0x%02x", band);
  557. return -EINVAL;
  558. }
  559. state->current_agc = agc;
  560. /* AGC */
  561. dib7000p_write_word(state, 75, agc->setup);
  562. dib7000p_write_word(state, 76, agc->inv_gain);
  563. dib7000p_write_word(state, 77, agc->time_stabiliz);
  564. dib7000p_write_word(state, 100, (agc->alpha_level << 12) | agc->thlock);
  565. // Demod AGC loop configuration
  566. dib7000p_write_word(state, 101, (agc->alpha_mant << 5) | agc->alpha_exp);
  567. dib7000p_write_word(state, 102, (agc->beta_mant << 6) | agc->beta_exp);
  568. /* AGC continued */
  569. dprintk("WBD: ref: %d, sel: %d, active: %d, alpha: %d",
  570. state->wbd_ref != 0 ? state->wbd_ref : agc->wbd_ref, agc->wbd_sel, !agc->perform_agc_softsplit, agc->wbd_sel);
  571. if (state->wbd_ref != 0)
  572. dib7000p_write_word(state, 105, (agc->wbd_inv << 12) | state->wbd_ref);
  573. else
  574. dib7000p_write_word(state, 105, (agc->wbd_inv << 12) | agc->wbd_ref);
  575. dib7000p_write_word(state, 106, (agc->wbd_sel << 13) | (agc->wbd_alpha << 9) | (agc->perform_agc_softsplit << 8));
  576. dib7000p_write_word(state, 107, agc->agc1_max);
  577. dib7000p_write_word(state, 108, agc->agc1_min);
  578. dib7000p_write_word(state, 109, agc->agc2_max);
  579. dib7000p_write_word(state, 110, agc->agc2_min);
  580. dib7000p_write_word(state, 111, (agc->agc1_pt1 << 8) | agc->agc1_pt2);
  581. dib7000p_write_word(state, 112, agc->agc1_pt3);
  582. dib7000p_write_word(state, 113, (agc->agc1_slope1 << 8) | agc->agc1_slope2);
  583. dib7000p_write_word(state, 114, (agc->agc2_pt1 << 8) | agc->agc2_pt2);
  584. dib7000p_write_word(state, 115, (agc->agc2_slope1 << 8) | agc->agc2_slope2);
  585. return 0;
  586. }
  587. static void dib7000p_set_dds(struct dib7000p_state *state, s32 offset_khz)
  588. {
  589. u32 internal = dib7000p_get_internal_freq(state);
  590. s32 unit_khz_dds_val = 67108864 / (internal); /* 2**26 / Fsampling is the unit 1KHz offset */
  591. u32 abs_offset_khz = ABS(offset_khz);
  592. u32 dds = state->cfg.bw->ifreq & 0x1ffffff;
  593. u8 invert = !!(state->cfg.bw->ifreq & (1 << 25));
  594. dprintk("setting a frequency offset of %dkHz internal freq = %d invert = %d", offset_khz, internal, invert);
  595. if (offset_khz < 0)
  596. unit_khz_dds_val *= -1;
  597. /* IF tuner */
  598. if (invert)
  599. dds -= (abs_offset_khz * unit_khz_dds_val); /* /100 because of /100 on the unit_khz_dds_val line calc for better accuracy */
  600. else
  601. dds += (abs_offset_khz * unit_khz_dds_val);
  602. if (abs_offset_khz <= (internal / 2)) { /* Max dds offset is the half of the demod freq */
  603. dib7000p_write_word(state, 21, (u16) (((dds >> 16) & 0x1ff) | (0 << 10) | (invert << 9)));
  604. dib7000p_write_word(state, 22, (u16) (dds & 0xffff));
  605. }
  606. }
  607. static int dib7000p_agc_startup(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
  608. {
  609. struct dib7000p_state *state = demod->demodulator_priv;
  610. int ret = -1;
  611. u8 *agc_state = &state->agc_state;
  612. u8 agc_split;
  613. u16 reg;
  614. u32 upd_demod_gain_period = 0x1000;
  615. switch (state->agc_state) {
  616. case 0:
  617. dib7000p_set_power_mode(state, DIB7000P_POWER_ALL);
  618. if (state->version == SOC7090) {
  619. reg = dib7000p_read_word(state, 0x79b) & 0xff00;
  620. dib7000p_write_word(state, 0x79a, upd_demod_gain_period & 0xFFFF); /* lsb */
  621. dib7000p_write_word(state, 0x79b, reg | (1 << 14) | ((upd_demod_gain_period >> 16) & 0xFF));
  622. /* enable adc i & q */
  623. reg = dib7000p_read_word(state, 0x780);
  624. dib7000p_write_word(state, 0x780, (reg | (0x3)) & (~(1 << 7)));
  625. } else {
  626. dib7000p_set_adc_state(state, DIBX000_ADC_ON);
  627. dib7000p_pll_clk_cfg(state);
  628. }
  629. if (dib7000p_set_agc_config(state, BAND_OF_FREQUENCY(ch->frequency / 1000)) != 0)
  630. return -1;
  631. dib7000p_set_dds(state, 0);
  632. ret = 7;
  633. (*agc_state)++;
  634. break;
  635. case 1:
  636. if (state->cfg.agc_control)
  637. state->cfg.agc_control(&state->demod, 1);
  638. dib7000p_write_word(state, 78, 32768);
  639. if (!state->current_agc->perform_agc_softsplit) {
  640. /* we are using the wbd - so slow AGC startup */
  641. /* force 0 split on WBD and restart AGC */
  642. dib7000p_write_word(state, 106, (state->current_agc->wbd_sel << 13) | (state->current_agc->wbd_alpha << 9) | (1 << 8));
  643. (*agc_state)++;
  644. ret = 5;
  645. } else {
  646. /* default AGC startup */
  647. (*agc_state) = 4;
  648. /* wait AGC rough lock time */
  649. ret = 7;
  650. }
  651. dib7000p_restart_agc(state);
  652. break;
  653. case 2: /* fast split search path after 5sec */
  654. dib7000p_write_word(state, 75, state->current_agc->setup | (1 << 4)); /* freeze AGC loop */
  655. dib7000p_write_word(state, 106, (state->current_agc->wbd_sel << 13) | (2 << 9) | (0 << 8)); /* fast split search 0.25kHz */
  656. (*agc_state)++;
  657. ret = 14;
  658. break;
  659. case 3: /* split search ended */
  660. agc_split = (u8) dib7000p_read_word(state, 396); /* store the split value for the next time */
  661. dib7000p_write_word(state, 78, dib7000p_read_word(state, 394)); /* set AGC gain start value */
  662. dib7000p_write_word(state, 75, state->current_agc->setup); /* std AGC loop */
  663. dib7000p_write_word(state, 106, (state->current_agc->wbd_sel << 13) | (state->current_agc->wbd_alpha << 9) | agc_split); /* standard split search */
  664. dib7000p_restart_agc(state);
  665. dprintk("SPLIT %p: %hd", demod, agc_split);
  666. (*agc_state)++;
  667. ret = 5;
  668. break;
  669. case 4: /* LNA startup */
  670. ret = 7;
  671. if (dib7000p_update_lna(state))
  672. ret = 5;
  673. else
  674. (*agc_state)++;
  675. break;
  676. case 5:
  677. if (state->cfg.agc_control)
  678. state->cfg.agc_control(&state->demod, 0);
  679. (*agc_state)++;
  680. break;
  681. default:
  682. break;
  683. }
  684. return ret;
  685. }
  686. static void dib7000p_update_timf(struct dib7000p_state *state)
  687. {
  688. u32 timf = (dib7000p_read_word(state, 427) << 16) | dib7000p_read_word(state, 428);
  689. state->timf = timf * 160 / (state->current_bandwidth / 50);
  690. dib7000p_write_word(state, 23, (u16) (timf >> 16));
  691. dib7000p_write_word(state, 24, (u16) (timf & 0xffff));
  692. dprintk("updated timf_frequency: %d (default: %d)", state->timf, state->cfg.bw->timf);
  693. }
  694. u32 dib7000p_ctrl_timf(struct dvb_frontend *fe, u8 op, u32 timf)
  695. {
  696. struct dib7000p_state *state = fe->demodulator_priv;
  697. switch (op) {
  698. case DEMOD_TIMF_SET:
  699. state->timf = timf;
  700. break;
  701. case DEMOD_TIMF_UPDATE:
  702. dib7000p_update_timf(state);
  703. break;
  704. case DEMOD_TIMF_GET:
  705. break;
  706. }
  707. dib7000p_set_bandwidth(state, state->current_bandwidth);
  708. return state->timf;
  709. }
  710. EXPORT_SYMBOL(dib7000p_ctrl_timf);
  711. static void dib7000p_set_channel(struct dib7000p_state *state, struct dvb_frontend_parameters *ch, u8 seq)
  712. {
  713. u16 value, est[4];
  714. dib7000p_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth));
  715. /* nfft, guard, qam, alpha */
  716. value = 0;
  717. switch (ch->u.ofdm.transmission_mode) {
  718. case TRANSMISSION_MODE_2K:
  719. value |= (0 << 7);
  720. break;
  721. case TRANSMISSION_MODE_4K:
  722. value |= (2 << 7);
  723. break;
  724. default:
  725. case TRANSMISSION_MODE_8K:
  726. value |= (1 << 7);
  727. break;
  728. }
  729. switch (ch->u.ofdm.guard_interval) {
  730. case GUARD_INTERVAL_1_32:
  731. value |= (0 << 5);
  732. break;
  733. case GUARD_INTERVAL_1_16:
  734. value |= (1 << 5);
  735. break;
  736. case GUARD_INTERVAL_1_4:
  737. value |= (3 << 5);
  738. break;
  739. default:
  740. case GUARD_INTERVAL_1_8:
  741. value |= (2 << 5);
  742. break;
  743. }
  744. switch (ch->u.ofdm.constellation) {
  745. case QPSK:
  746. value |= (0 << 3);
  747. break;
  748. case QAM_16:
  749. value |= (1 << 3);
  750. break;
  751. default:
  752. case QAM_64:
  753. value |= (2 << 3);
  754. break;
  755. }
  756. switch (HIERARCHY_1) {
  757. case HIERARCHY_2:
  758. value |= 2;
  759. break;
  760. case HIERARCHY_4:
  761. value |= 4;
  762. break;
  763. default:
  764. case HIERARCHY_1:
  765. value |= 1;
  766. break;
  767. }
  768. dib7000p_write_word(state, 0, value);
  769. dib7000p_write_word(state, 5, (seq << 4) | 1); /* do not force tps, search list 0 */
  770. /* P_dintl_native, P_dintlv_inv, P_hrch, P_code_rate, P_select_hp */
  771. value = 0;
  772. if (1 != 0)
  773. value |= (1 << 6);
  774. if (ch->u.ofdm.hierarchy_information == 1)
  775. value |= (1 << 4);
  776. if (1 == 1)
  777. value |= 1;
  778. switch ((ch->u.ofdm.hierarchy_information == 0 || 1 == 1) ? ch->u.ofdm.code_rate_HP : ch->u.ofdm.code_rate_LP) {
  779. case FEC_2_3:
  780. value |= (2 << 1);
  781. break;
  782. case FEC_3_4:
  783. value |= (3 << 1);
  784. break;
  785. case FEC_5_6:
  786. value |= (5 << 1);
  787. break;
  788. case FEC_7_8:
  789. value |= (7 << 1);
  790. break;
  791. default:
  792. case FEC_1_2:
  793. value |= (1 << 1);
  794. break;
  795. }
  796. dib7000p_write_word(state, 208, value);
  797. /* offset loop parameters */
  798. dib7000p_write_word(state, 26, 0x6680);
  799. dib7000p_write_word(state, 32, 0x0003);
  800. dib7000p_write_word(state, 29, 0x1273);
  801. dib7000p_write_word(state, 33, 0x0005);
  802. /* P_dvsy_sync_wait */
  803. switch (ch->u.ofdm.transmission_mode) {
  804. case TRANSMISSION_MODE_8K:
  805. value = 256;
  806. break;
  807. case TRANSMISSION_MODE_4K:
  808. value = 128;
  809. break;
  810. case TRANSMISSION_MODE_2K:
  811. default:
  812. value = 64;
  813. break;
  814. }
  815. switch (ch->u.ofdm.guard_interval) {
  816. case GUARD_INTERVAL_1_16:
  817. value *= 2;
  818. break;
  819. case GUARD_INTERVAL_1_8:
  820. value *= 4;
  821. break;
  822. case GUARD_INTERVAL_1_4:
  823. value *= 8;
  824. break;
  825. default:
  826. case GUARD_INTERVAL_1_32:
  827. value *= 1;
  828. break;
  829. }
  830. if (state->cfg.diversity_delay == 0)
  831. state->div_sync_wait = (value * 3) / 2 + 48;
  832. else
  833. state->div_sync_wait = (value * 3) / 2 + state->cfg.diversity_delay;
  834. /* deactive the possibility of diversity reception if extended interleaver */
  835. state->div_force_off = !1 && ch->u.ofdm.transmission_mode != TRANSMISSION_MODE_8K;
  836. dib7000p_set_diversity_in(&state->demod, state->div_state);
  837. /* channel estimation fine configuration */
  838. switch (ch->u.ofdm.constellation) {
  839. case QAM_64:
  840. est[0] = 0x0148; /* P_adp_regul_cnt 0.04 */
  841. est[1] = 0xfff0; /* P_adp_noise_cnt -0.002 */
  842. est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
  843. est[3] = 0xfff8; /* P_adp_noise_ext -0.001 */
  844. break;
  845. case QAM_16:
  846. est[0] = 0x023d; /* P_adp_regul_cnt 0.07 */
  847. est[1] = 0xffdf; /* P_adp_noise_cnt -0.004 */
  848. est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
  849. est[3] = 0xfff0; /* P_adp_noise_ext -0.002 */
  850. break;
  851. default:
  852. est[0] = 0x099a; /* P_adp_regul_cnt 0.3 */
  853. est[1] = 0xffae; /* P_adp_noise_cnt -0.01 */
  854. est[2] = 0x0333; /* P_adp_regul_ext 0.1 */
  855. est[3] = 0xfff8; /* P_adp_noise_ext -0.002 */
  856. break;
  857. }
  858. for (value = 0; value < 4; value++)
  859. dib7000p_write_word(state, 187 + value, est[value]);
  860. }
  861. static int dib7000p_autosearch_start(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
  862. {
  863. struct dib7000p_state *state = demod->demodulator_priv;
  864. struct dvb_frontend_parameters schan;
  865. u32 value, factor;
  866. u32 internal = dib7000p_get_internal_freq(state);
  867. schan = *ch;
  868. schan.u.ofdm.constellation = QAM_64;
  869. schan.u.ofdm.guard_interval = GUARD_INTERVAL_1_32;
  870. schan.u.ofdm.transmission_mode = TRANSMISSION_MODE_8K;
  871. schan.u.ofdm.code_rate_HP = FEC_2_3;
  872. schan.u.ofdm.code_rate_LP = FEC_3_4;
  873. schan.u.ofdm.hierarchy_information = 0;
  874. dib7000p_set_channel(state, &schan, 7);
  875. factor = BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth);
  876. if (factor >= 5000)
  877. factor = 1;
  878. else
  879. factor = 6;
  880. value = 30 * internal * factor;
  881. dib7000p_write_word(state, 6, (u16) ((value >> 16) & 0xffff));
  882. dib7000p_write_word(state, 7, (u16) (value & 0xffff));
  883. value = 100 * internal * factor;
  884. dib7000p_write_word(state, 8, (u16) ((value >> 16) & 0xffff));
  885. dib7000p_write_word(state, 9, (u16) (value & 0xffff));
  886. value = 500 * internal * factor;
  887. dib7000p_write_word(state, 10, (u16) ((value >> 16) & 0xffff));
  888. dib7000p_write_word(state, 11, (u16) (value & 0xffff));
  889. value = dib7000p_read_word(state, 0);
  890. dib7000p_write_word(state, 0, (u16) ((1 << 9) | value));
  891. dib7000p_read_word(state, 1284);
  892. dib7000p_write_word(state, 0, (u16) value);
  893. return 0;
  894. }
  895. static int dib7000p_autosearch_is_irq(struct dvb_frontend *demod)
  896. {
  897. struct dib7000p_state *state = demod->demodulator_priv;
  898. u16 irq_pending = dib7000p_read_word(state, 1284);
  899. if (irq_pending & 0x1)
  900. return 1;
  901. if (irq_pending & 0x2)
  902. return 2;
  903. return 0;
  904. }
  905. static void dib7000p_spur_protect(struct dib7000p_state *state, u32 rf_khz, u32 bw)
  906. {
  907. static s16 notch[] = { 16143, 14402, 12238, 9713, 6902, 3888, 759, -2392 };
  908. static u8 sine[] = { 0, 2, 3, 5, 6, 8, 9, 11, 13, 14, 16, 17, 19, 20, 22,
  909. 24, 25, 27, 28, 30, 31, 33, 34, 36, 38, 39, 41, 42, 44, 45, 47, 48, 50, 51,
  910. 53, 55, 56, 58, 59, 61, 62, 64, 65, 67, 68, 70, 71, 73, 74, 76, 77, 79, 80,
  911. 82, 83, 85, 86, 88, 89, 91, 92, 94, 95, 97, 98, 99, 101, 102, 104, 105,
  912. 107, 108, 109, 111, 112, 114, 115, 117, 118, 119, 121, 122, 123, 125, 126,
  913. 128, 129, 130, 132, 133, 134, 136, 137, 138, 140, 141, 142, 144, 145, 146,
  914. 147, 149, 150, 151, 152, 154, 155, 156, 157, 159, 160, 161, 162, 164, 165,
  915. 166, 167, 168, 170, 171, 172, 173, 174, 175, 177, 178, 179, 180, 181, 182,
  916. 183, 184, 185, 186, 188, 189, 190, 191, 192, 193, 194, 195, 196, 197, 198,
  917. 199, 200, 201, 202, 203, 204, 205, 206, 207, 207, 208, 209, 210, 211, 212,
  918. 213, 214, 215, 215, 216, 217, 218, 219, 220, 220, 221, 222, 223, 224, 224,
  919. 225, 226, 227, 227, 228, 229, 229, 230, 231, 231, 232, 233, 233, 234, 235,
  920. 235, 236, 237, 237, 238, 238, 239, 239, 240, 241, 241, 242, 242, 243, 243,
  921. 244, 244, 245, 245, 245, 246, 246, 247, 247, 248, 248, 248, 249, 249, 249,
  922. 250, 250, 250, 251, 251, 251, 252, 252, 252, 252, 253, 253, 253, 253, 254,
  923. 254, 254, 254, 254, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255, 255,
  924. 255, 255, 255, 255, 255, 255
  925. };
  926. u32 xtal = state->cfg.bw->xtal_hz / 1000;
  927. int f_rel = DIV_ROUND_CLOSEST(rf_khz, xtal) * xtal - rf_khz;
  928. int k;
  929. int coef_re[8], coef_im[8];
  930. int bw_khz = bw;
  931. u32 pha;
  932. dprintk("relative position of the Spur: %dk (RF: %dk, XTAL: %dk)", f_rel, rf_khz, xtal);
  933. if (f_rel < -bw_khz / 2 || f_rel > bw_khz / 2)
  934. return;
  935. bw_khz /= 100;
  936. dib7000p_write_word(state, 142, 0x0610);
  937. for (k = 0; k < 8; k++) {
  938. pha = ((f_rel * (k + 1) * 112 * 80 / bw_khz) / 1000) & 0x3ff;
  939. if (pha == 0) {
  940. coef_re[k] = 256;
  941. coef_im[k] = 0;
  942. } else if (pha < 256) {
  943. coef_re[k] = sine[256 - (pha & 0xff)];
  944. coef_im[k] = sine[pha & 0xff];
  945. } else if (pha == 256) {
  946. coef_re[k] = 0;
  947. coef_im[k] = 256;
  948. } else if (pha < 512) {
  949. coef_re[k] = -sine[pha & 0xff];
  950. coef_im[k] = sine[256 - (pha & 0xff)];
  951. } else if (pha == 512) {
  952. coef_re[k] = -256;
  953. coef_im[k] = 0;
  954. } else if (pha < 768) {
  955. coef_re[k] = -sine[256 - (pha & 0xff)];
  956. coef_im[k] = -sine[pha & 0xff];
  957. } else if (pha == 768) {
  958. coef_re[k] = 0;
  959. coef_im[k] = -256;
  960. } else {
  961. coef_re[k] = sine[pha & 0xff];
  962. coef_im[k] = -sine[256 - (pha & 0xff)];
  963. }
  964. coef_re[k] *= notch[k];
  965. coef_re[k] += (1 << 14);
  966. if (coef_re[k] >= (1 << 24))
  967. coef_re[k] = (1 << 24) - 1;
  968. coef_re[k] /= (1 << 15);
  969. coef_im[k] *= notch[k];
  970. coef_im[k] += (1 << 14);
  971. if (coef_im[k] >= (1 << 24))
  972. coef_im[k] = (1 << 24) - 1;
  973. coef_im[k] /= (1 << 15);
  974. dprintk("PALF COEF: %d re: %d im: %d", k, coef_re[k], coef_im[k]);
  975. dib7000p_write_word(state, 143, (0 << 14) | (k << 10) | (coef_re[k] & 0x3ff));
  976. dib7000p_write_word(state, 144, coef_im[k] & 0x3ff);
  977. dib7000p_write_word(state, 143, (1 << 14) | (k << 10) | (coef_re[k] & 0x3ff));
  978. }
  979. dib7000p_write_word(state, 143, 0);
  980. }
  981. static int dib7000p_tune(struct dvb_frontend *demod, struct dvb_frontend_parameters *ch)
  982. {
  983. struct dib7000p_state *state = demod->demodulator_priv;
  984. u16 tmp = 0;
  985. if (ch != NULL)
  986. dib7000p_set_channel(state, ch, 0);
  987. else
  988. return -EINVAL;
  989. // restart demod
  990. dib7000p_write_word(state, 770, 0x4000);
  991. dib7000p_write_word(state, 770, 0x0000);
  992. msleep(45);
  993. /* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=0, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
  994. tmp = (0 << 14) | (4 << 10) | (0 << 9) | (3 << 5) | (1 << 4) | (0x3);
  995. if (state->sfn_workaround_active) {
  996. dprintk("SFN workaround is active");
  997. tmp |= (1 << 9);
  998. dib7000p_write_word(state, 166, 0x4000);
  999. } else {
  1000. dib7000p_write_word(state, 166, 0x0000);
  1001. }
  1002. dib7000p_write_word(state, 29, tmp);
  1003. // never achieved a lock with that bandwidth so far - wait for osc-freq to update
  1004. if (state->timf == 0)
  1005. msleep(200);
  1006. /* offset loop parameters */
  1007. /* P_timf_alpha, P_corm_alpha=6, P_corm_thres=0x80 */
  1008. tmp = (6 << 8) | 0x80;
  1009. switch (ch->u.ofdm.transmission_mode) {
  1010. case TRANSMISSION_MODE_2K:
  1011. tmp |= (2 << 12);
  1012. break;
  1013. case TRANSMISSION_MODE_4K:
  1014. tmp |= (3 << 12);
  1015. break;
  1016. default:
  1017. case TRANSMISSION_MODE_8K:
  1018. tmp |= (4 << 12);
  1019. break;
  1020. }
  1021. dib7000p_write_word(state, 26, tmp); /* timf_a(6xxx) */
  1022. /* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max */
  1023. tmp = (0 << 4);
  1024. switch (ch->u.ofdm.transmission_mode) {
  1025. case TRANSMISSION_MODE_2K:
  1026. tmp |= 0x6;
  1027. break;
  1028. case TRANSMISSION_MODE_4K:
  1029. tmp |= 0x7;
  1030. break;
  1031. default:
  1032. case TRANSMISSION_MODE_8K:
  1033. tmp |= 0x8;
  1034. break;
  1035. }
  1036. dib7000p_write_word(state, 32, tmp);
  1037. /* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step */
  1038. tmp = (0 << 4);
  1039. switch (ch->u.ofdm.transmission_mode) {
  1040. case TRANSMISSION_MODE_2K:
  1041. tmp |= 0x6;
  1042. break;
  1043. case TRANSMISSION_MODE_4K:
  1044. tmp |= 0x7;
  1045. break;
  1046. default:
  1047. case TRANSMISSION_MODE_8K:
  1048. tmp |= 0x8;
  1049. break;
  1050. }
  1051. dib7000p_write_word(state, 33, tmp);
  1052. tmp = dib7000p_read_word(state, 509);
  1053. if (!((tmp >> 6) & 0x1)) {
  1054. /* restart the fec */
  1055. tmp = dib7000p_read_word(state, 771);
  1056. dib7000p_write_word(state, 771, tmp | (1 << 1));
  1057. dib7000p_write_word(state, 771, tmp);
  1058. msleep(40);
  1059. tmp = dib7000p_read_word(state, 509);
  1060. }
  1061. // we achieved a lock - it's time to update the osc freq
  1062. if ((tmp >> 6) & 0x1) {
  1063. dib7000p_update_timf(state);
  1064. /* P_timf_alpha += 2 */
  1065. tmp = dib7000p_read_word(state, 26);
  1066. dib7000p_write_word(state, 26, (tmp & ~(0xf << 12)) | ((((tmp >> 12) & 0xf) + 5) << 12));
  1067. }
  1068. if (state->cfg.spur_protect)
  1069. dib7000p_spur_protect(state, ch->frequency / 1000, BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth));
  1070. dib7000p_set_bandwidth(state, BANDWIDTH_TO_KHZ(ch->u.ofdm.bandwidth));
  1071. return 0;
  1072. }
  1073. static int dib7000p_wakeup(struct dvb_frontend *demod)
  1074. {
  1075. struct dib7000p_state *state = demod->demodulator_priv;
  1076. dib7000p_set_power_mode(state, DIB7000P_POWER_ALL);
  1077. dib7000p_set_adc_state(state, DIBX000_SLOW_ADC_ON);
  1078. if (state->version == SOC7090)
  1079. dib7000p_sad_calib(state);
  1080. return 0;
  1081. }
  1082. static int dib7000p_sleep(struct dvb_frontend *demod)
  1083. {
  1084. struct dib7000p_state *state = demod->demodulator_priv;
  1085. if (state->version == SOC7090)
  1086. return dib7090_set_output_mode(demod, OUTMODE_HIGH_Z) | dib7000p_set_power_mode(state, DIB7000P_POWER_INTERFACE_ONLY);
  1087. return dib7000p_set_output_mode(state, OUTMODE_HIGH_Z) | dib7000p_set_power_mode(state, DIB7000P_POWER_INTERFACE_ONLY);
  1088. }
  1089. static int dib7000p_identify(struct dib7000p_state *st)
  1090. {
  1091. u16 value;
  1092. dprintk("checking demod on I2C address: %d (%x)", st->i2c_addr, st->i2c_addr);
  1093. if ((value = dib7000p_read_word(st, 768)) != 0x01b3) {
  1094. dprintk("wrong Vendor ID (read=0x%x)", value);
  1095. return -EREMOTEIO;
  1096. }
  1097. if ((value = dib7000p_read_word(st, 769)) != 0x4000) {
  1098. dprintk("wrong Device ID (%x)", value);
  1099. return -EREMOTEIO;
  1100. }
  1101. return 0;
  1102. }
  1103. static int dib7000p_get_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *fep)
  1104. {
  1105. struct dib7000p_state *state = fe->demodulator_priv;
  1106. u16 tps = dib7000p_read_word(state, 463);
  1107. fep->inversion = INVERSION_AUTO;
  1108. fep->u.ofdm.bandwidth = BANDWIDTH_TO_INDEX(state->current_bandwidth);
  1109. switch ((tps >> 8) & 0x3) {
  1110. case 0:
  1111. fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_2K;
  1112. break;
  1113. case 1:
  1114. fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_8K;
  1115. break;
  1116. /* case 2: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_4K; break; */
  1117. }
  1118. switch (tps & 0x3) {
  1119. case 0:
  1120. fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_32;
  1121. break;
  1122. case 1:
  1123. fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_16;
  1124. break;
  1125. case 2:
  1126. fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_8;
  1127. break;
  1128. case 3:
  1129. fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_4;
  1130. break;
  1131. }
  1132. switch ((tps >> 14) & 0x3) {
  1133. case 0:
  1134. fep->u.ofdm.constellation = QPSK;
  1135. break;
  1136. case 1:
  1137. fep->u.ofdm.constellation = QAM_16;
  1138. break;
  1139. case 2:
  1140. default:
  1141. fep->u.ofdm.constellation = QAM_64;
  1142. break;
  1143. }
  1144. /* as long as the frontend_param structure is fixed for hierarchical transmission I refuse to use it */
  1145. /* (tps >> 13) & 0x1 == hrch is used, (tps >> 10) & 0x7 == alpha */
  1146. fep->u.ofdm.hierarchy_information = HIERARCHY_NONE;
  1147. switch ((tps >> 5) & 0x7) {
  1148. case 1:
  1149. fep->u.ofdm.code_rate_HP = FEC_1_2;
  1150. break;
  1151. case 2:
  1152. fep->u.ofdm.code_rate_HP = FEC_2_3;
  1153. break;
  1154. case 3:
  1155. fep->u.ofdm.code_rate_HP = FEC_3_4;
  1156. break;
  1157. case 5:
  1158. fep->u.ofdm.code_rate_HP = FEC_5_6;
  1159. break;
  1160. case 7:
  1161. default:
  1162. fep->u.ofdm.code_rate_HP = FEC_7_8;
  1163. break;
  1164. }
  1165. switch ((tps >> 2) & 0x7) {
  1166. case 1:
  1167. fep->u.ofdm.code_rate_LP = FEC_1_2;
  1168. break;
  1169. case 2:
  1170. fep->u.ofdm.code_rate_LP = FEC_2_3;
  1171. break;
  1172. case 3:
  1173. fep->u.ofdm.code_rate_LP = FEC_3_4;
  1174. break;
  1175. case 5:
  1176. fep->u.ofdm.code_rate_LP = FEC_5_6;
  1177. break;
  1178. case 7:
  1179. default:
  1180. fep->u.ofdm.code_rate_LP = FEC_7_8;
  1181. break;
  1182. }
  1183. /* native interleaver: (dib7000p_read_word(state, 464) >> 5) & 0x1 */
  1184. return 0;
  1185. }
  1186. static int dib7000p_set_frontend(struct dvb_frontend *fe, struct dvb_frontend_parameters *fep)
  1187. {
  1188. struct dib7000p_state *state = fe->demodulator_priv;
  1189. int time, ret;
  1190. if (state->version == SOC7090) {
  1191. dib7090_set_diversity_in(fe, 0);
  1192. dib7090_set_output_mode(fe, OUTMODE_HIGH_Z);
  1193. } else
  1194. dib7000p_set_output_mode(state, OUTMODE_HIGH_Z);
  1195. /* maybe the parameter has been changed */
  1196. state->sfn_workaround_active = buggy_sfn_workaround;
  1197. if (fe->ops.tuner_ops.set_params)
  1198. fe->ops.tuner_ops.set_params(fe, fep);
  1199. /* start up the AGC */
  1200. state->agc_state = 0;
  1201. do {
  1202. time = dib7000p_agc_startup(fe, fep);
  1203. if (time != -1)
  1204. msleep(time);
  1205. } while (time != -1);
  1206. if (fep->u.ofdm.transmission_mode == TRANSMISSION_MODE_AUTO ||
  1207. fep->u.ofdm.guard_interval == GUARD_INTERVAL_AUTO || fep->u.ofdm.constellation == QAM_AUTO || fep->u.ofdm.code_rate_HP == FEC_AUTO) {
  1208. int i = 800, found;
  1209. dib7000p_autosearch_start(fe, fep);
  1210. do {
  1211. msleep(1);
  1212. found = dib7000p_autosearch_is_irq(fe);
  1213. } while (found == 0 && i--);
  1214. dprintk("autosearch returns: %d", found);
  1215. if (found == 0 || found == 1)
  1216. return 0;
  1217. dib7000p_get_frontend(fe, fep);
  1218. }
  1219. ret = dib7000p_tune(fe, fep);
  1220. /* make this a config parameter */
  1221. if (state->version == SOC7090)
  1222. dib7090_set_output_mode(fe, state->cfg.output_mode);
  1223. else
  1224. dib7000p_set_output_mode(state, state->cfg.output_mode);
  1225. return ret;
  1226. }
  1227. static int dib7000p_read_status(struct dvb_frontend *fe, fe_status_t * stat)
  1228. {
  1229. struct dib7000p_state *state = fe->demodulator_priv;
  1230. u16 lock = dib7000p_read_word(state, 509);
  1231. *stat = 0;
  1232. if (lock & 0x8000)
  1233. *stat |= FE_HAS_SIGNAL;
  1234. if (lock & 0x3000)
  1235. *stat |= FE_HAS_CARRIER;
  1236. if (lock & 0x0100)
  1237. *stat |= FE_HAS_VITERBI;
  1238. if (lock & 0x0010)
  1239. *stat |= FE_HAS_SYNC;
  1240. if ((lock & 0x0038) == 0x38)
  1241. *stat |= FE_HAS_LOCK;
  1242. return 0;
  1243. }
  1244. static int dib7000p_read_ber(struct dvb_frontend *fe, u32 * ber)
  1245. {
  1246. struct dib7000p_state *state = fe->demodulator_priv;
  1247. *ber = (dib7000p_read_word(state, 500) << 16) | dib7000p_read_word(state, 501);
  1248. return 0;
  1249. }
  1250. static int dib7000p_read_unc_blocks(struct dvb_frontend *fe, u32 * unc)
  1251. {
  1252. struct dib7000p_state *state = fe->demodulator_priv;
  1253. *unc = dib7000p_read_word(state, 506);
  1254. return 0;
  1255. }
  1256. static int dib7000p_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
  1257. {
  1258. struct dib7000p_state *state = fe->demodulator_priv;
  1259. u16 val = dib7000p_read_word(state, 394);
  1260. *strength = 65535 - val;
  1261. return 0;
  1262. }
  1263. static int dib7000p_read_snr(struct dvb_frontend *fe, u16 * snr)
  1264. {
  1265. struct dib7000p_state *state = fe->demodulator_priv;
  1266. u16 val;
  1267. s32 signal_mant, signal_exp, noise_mant, noise_exp;
  1268. u32 result = 0;
  1269. val = dib7000p_read_word(state, 479);
  1270. noise_mant = (val >> 4) & 0xff;
  1271. noise_exp = ((val & 0xf) << 2);
  1272. val = dib7000p_read_word(state, 480);
  1273. noise_exp += ((val >> 14) & 0x3);
  1274. if ((noise_exp & 0x20) != 0)
  1275. noise_exp -= 0x40;
  1276. signal_mant = (val >> 6) & 0xFF;
  1277. signal_exp = (val & 0x3F);
  1278. if ((signal_exp & 0x20) != 0)
  1279. signal_exp -= 0x40;
  1280. if (signal_mant != 0)
  1281. result = intlog10(2) * 10 * signal_exp + 10 * intlog10(signal_mant);
  1282. else
  1283. result = intlog10(2) * 10 * signal_exp - 100;
  1284. if (noise_mant != 0)
  1285. result -= intlog10(2) * 10 * noise_exp + 10 * intlog10(noise_mant);
  1286. else
  1287. result -= intlog10(2) * 10 * noise_exp - 100;
  1288. *snr = result / ((1 << 24) / 10);
  1289. return 0;
  1290. }
  1291. static int dib7000p_fe_get_tune_settings(struct dvb_frontend *fe, struct dvb_frontend_tune_settings *tune)
  1292. {
  1293. tune->min_delay_ms = 1000;
  1294. return 0;
  1295. }
  1296. static void dib7000p_release(struct dvb_frontend *demod)
  1297. {
  1298. struct dib7000p_state *st = demod->demodulator_priv;
  1299. dibx000_exit_i2c_master(&st->i2c_master);
  1300. i2c_del_adapter(&st->dib7090_tuner_adap);
  1301. kfree(st);
  1302. }
  1303. int dib7000pc_detection(struct i2c_adapter *i2c_adap)
  1304. {
  1305. u8 *tx, *rx;
  1306. struct i2c_msg msg[2] = {
  1307. {.addr = 18 >> 1, .flags = 0, .len = 2},
  1308. {.addr = 18 >> 1, .flags = I2C_M_RD, .len = 2},
  1309. };
  1310. int ret = 0;
  1311. tx = kzalloc(2*sizeof(u8), GFP_KERNEL);
  1312. if (!tx)
  1313. return -ENOMEM;
  1314. rx = kzalloc(2*sizeof(u8), GFP_KERNEL);
  1315. if (!rx) {
  1316. goto rx_memory_error;
  1317. ret = -ENOMEM;
  1318. }
  1319. msg[0].buf = tx;
  1320. msg[1].buf = rx;
  1321. tx[0] = 0x03;
  1322. tx[1] = 0x00;
  1323. if (i2c_transfer(i2c_adap, msg, 2) == 2)
  1324. if (rx[0] == 0x01 && rx[1] == 0xb3) {
  1325. dprintk("-D- DiB7000PC detected");
  1326. return 1;
  1327. }
  1328. msg[0].addr = msg[1].addr = 0x40;
  1329. if (i2c_transfer(i2c_adap, msg, 2) == 2)
  1330. if (rx[0] == 0x01 && rx[1] == 0xb3) {
  1331. dprintk("-D- DiB7000PC detected");
  1332. return 1;
  1333. }
  1334. dprintk("-D- DiB7000PC not detected");
  1335. kfree(rx);
  1336. rx_memory_error:
  1337. kfree(tx);
  1338. return ret;
  1339. }
  1340. EXPORT_SYMBOL(dib7000pc_detection);
  1341. struct i2c_adapter *dib7000p_get_i2c_master(struct dvb_frontend *demod, enum dibx000_i2c_interface intf, int gating)
  1342. {
  1343. struct dib7000p_state *st = demod->demodulator_priv;
  1344. return dibx000_get_i2c_adapter(&st->i2c_master, intf, gating);
  1345. }
  1346. EXPORT_SYMBOL(dib7000p_get_i2c_master);
  1347. int dib7000p_pid_filter_ctrl(struct dvb_frontend *fe, u8 onoff)
  1348. {
  1349. struct dib7000p_state *state = fe->demodulator_priv;
  1350. u16 val = dib7000p_read_word(state, 235) & 0xffef;
  1351. val |= (onoff & 0x1) << 4;
  1352. dprintk("PID filter enabled %d", onoff);
  1353. return dib7000p_write_word(state, 235, val);
  1354. }
  1355. EXPORT_SYMBOL(dib7000p_pid_filter_ctrl);
  1356. int dib7000p_pid_filter(struct dvb_frontend *fe, u8 id, u16 pid, u8 onoff)
  1357. {
  1358. struct dib7000p_state *state = fe->demodulator_priv;
  1359. dprintk("PID filter: index %x, PID %d, OnOff %d", id, pid, onoff);
  1360. return dib7000p_write_word(state, 241 + id, onoff ? (1 << 13) | pid : 0);
  1361. }
  1362. EXPORT_SYMBOL(dib7000p_pid_filter);
  1363. int dib7000p_i2c_enumeration(struct i2c_adapter *i2c, int no_of_demods, u8 default_addr, struct dib7000p_config cfg[])
  1364. {
  1365. struct dib7000p_state *dpst;
  1366. int k = 0;
  1367. u8 new_addr = 0;
  1368. dpst = kzalloc(sizeof(struct dib7000p_state), GFP_KERNEL);
  1369. if (!dpst)
  1370. return -ENOMEM;
  1371. dpst->i2c_adap = i2c;
  1372. for (k = no_of_demods - 1; k >= 0; k--) {
  1373. dpst->cfg = cfg[k];
  1374. /* designated i2c address */
  1375. if (cfg[k].default_i2c_addr != 0)
  1376. new_addr = cfg[k].default_i2c_addr + (k << 1);
  1377. else
  1378. new_addr = (0x40 + k) << 1;
  1379. dpst->i2c_addr = new_addr;
  1380. dib7000p_write_word(dpst, 1287, 0x0003); /* sram lead in, rdy */
  1381. if (dib7000p_identify(dpst) != 0) {
  1382. dpst->i2c_addr = default_addr;
  1383. dib7000p_write_word(dpst, 1287, 0x0003); /* sram lead in, rdy */
  1384. if (dib7000p_identify(dpst) != 0) {
  1385. dprintk("DiB7000P #%d: not identified\n", k);
  1386. kfree(dpst);
  1387. return -EIO;
  1388. }
  1389. }
  1390. /* start diversity to pull_down div_str - just for i2c-enumeration */
  1391. dib7000p_set_output_mode(dpst, OUTMODE_DIVERSITY);
  1392. /* set new i2c address and force divstart */
  1393. dib7000p_write_word(dpst, 1285, (new_addr << 2) | 0x2);
  1394. dprintk("IC %d initialized (to i2c_address 0x%x)", k, new_addr);
  1395. }
  1396. for (k = 0; k < no_of_demods; k++) {
  1397. dpst->cfg = cfg[k];
  1398. if (cfg[k].default_i2c_addr != 0)
  1399. dpst->i2c_addr = (cfg[k].default_i2c_addr + k) << 1;
  1400. else
  1401. dpst->i2c_addr = (0x40 + k) << 1;
  1402. // unforce divstr
  1403. dib7000p_write_word(dpst, 1285, dpst->i2c_addr << 2);
  1404. /* deactivate div - it was just for i2c-enumeration */
  1405. dib7000p_set_output_mode(dpst, OUTMODE_HIGH_Z);
  1406. }
  1407. kfree(dpst);
  1408. return 0;
  1409. }
  1410. EXPORT_SYMBOL(dib7000p_i2c_enumeration);
  1411. static const s32 lut_1000ln_mant[] = {
  1412. 6908, 6956, 7003, 7047, 7090, 7131, 7170, 7208, 7244, 7279, 7313, 7346, 7377, 7408, 7438, 7467, 7495, 7523, 7549, 7575, 7600
  1413. };
  1414. static s32 dib7000p_get_adc_power(struct dvb_frontend *fe)
  1415. {
  1416. struct dib7000p_state *state = fe->demodulator_priv;
  1417. u32 tmp_val = 0, exp = 0, mant = 0;
  1418. s32 pow_i;
  1419. u16 buf[2];
  1420. u8 ix = 0;
  1421. buf[0] = dib7000p_read_word(state, 0x184);
  1422. buf[1] = dib7000p_read_word(state, 0x185);
  1423. pow_i = (buf[0] << 16) | buf[1];
  1424. dprintk("raw pow_i = %d", pow_i);
  1425. tmp_val = pow_i;
  1426. while (tmp_val >>= 1)
  1427. exp++;
  1428. mant = (pow_i * 1000 / (1 << exp));
  1429. dprintk(" mant = %d exp = %d", mant / 1000, exp);
  1430. ix = (u8) ((mant - 1000) / 100); /* index of the LUT */
  1431. dprintk(" ix = %d", ix);
  1432. pow_i = (lut_1000ln_mant[ix] + 693 * (exp - 20) - 6908);
  1433. pow_i = (pow_i << 8) / 1000;
  1434. dprintk(" pow_i = %d", pow_i);
  1435. return pow_i;
  1436. }
  1437. static int map_addr_to_serpar_number(struct i2c_msg *msg)
  1438. {
  1439. if ((msg->buf[0] <= 15))
  1440. msg->buf[0] -= 1;
  1441. else if (msg->buf[0] == 17)
  1442. msg->buf[0] = 15;
  1443. else if (msg->buf[0] == 16)
  1444. msg->buf[0] = 17;
  1445. else if (msg->buf[0] == 19)
  1446. msg->buf[0] = 16;
  1447. else if (msg->buf[0] >= 21 && msg->buf[0] <= 25)
  1448. msg->buf[0] -= 3;
  1449. else if (msg->buf[0] == 28)
  1450. msg->buf[0] = 23;
  1451. else
  1452. return -EINVAL;
  1453. return 0;
  1454. }
  1455. static int w7090p_tuner_write_serpar(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num)
  1456. {
  1457. struct dib7000p_state *state = i2c_get_adapdata(i2c_adap);
  1458. u8 n_overflow = 1;
  1459. u16 i = 1000;
  1460. u16 serpar_num = msg[0].buf[0];
  1461. while (n_overflow == 1 && i) {
  1462. n_overflow = (dib7000p_read_word(state, 1984) >> 1) & 0x1;
  1463. i--;
  1464. if (i == 0)
  1465. dprintk("Tuner ITF: write busy (overflow)");
  1466. }
  1467. dib7000p_write_word(state, 1985, (1 << 6) | (serpar_num & 0x3f));
  1468. dib7000p_write_word(state, 1986, (msg[0].buf[1] << 8) | msg[0].buf[2]);
  1469. return num;
  1470. }
  1471. static int w7090p_tuner_read_serpar(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num)
  1472. {
  1473. struct dib7000p_state *state = i2c_get_adapdata(i2c_adap);
  1474. u8 n_overflow = 1, n_empty = 1;
  1475. u16 i = 1000;
  1476. u16 serpar_num = msg[0].buf[0];
  1477. u16 read_word;
  1478. while (n_overflow == 1 && i) {
  1479. n_overflow = (dib7000p_read_word(state, 1984) >> 1) & 0x1;
  1480. i--;
  1481. if (i == 0)
  1482. dprintk("TunerITF: read busy (overflow)");
  1483. }
  1484. dib7000p_write_word(state, 1985, (0 << 6) | (serpar_num & 0x3f));
  1485. i = 1000;
  1486. while (n_empty == 1 && i) {
  1487. n_empty = dib7000p_read_word(state, 1984) & 0x1;
  1488. i--;
  1489. if (i == 0)
  1490. dprintk("TunerITF: read busy (empty)");
  1491. }
  1492. read_word = dib7000p_read_word(state, 1987);
  1493. msg[1].buf[0] = (read_word >> 8) & 0xff;
  1494. msg[1].buf[1] = (read_word) & 0xff;
  1495. return num;
  1496. }
  1497. static int w7090p_tuner_rw_serpar(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num)
  1498. {
  1499. if (map_addr_to_serpar_number(&msg[0]) == 0) { /* else = Tuner regs to ignore : DIG_CFG, CTRL_RF_LT, PLL_CFG, PWM1_REG, ADCCLK, DIG_CFG_3; SLEEP_EN... */
  1500. if (num == 1) { /* write */
  1501. return w7090p_tuner_write_serpar(i2c_adap, msg, 1);
  1502. } else { /* read */
  1503. return w7090p_tuner_read_serpar(i2c_adap, msg, 2);
  1504. }
  1505. }
  1506. return num;
  1507. }
  1508. int dib7090p_rw_on_apb(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num, u16 apb_address)
  1509. {
  1510. struct dib7000p_state *state = i2c_get_adapdata(i2c_adap);
  1511. u16 word;
  1512. if (num == 1) { /* write */
  1513. dib7000p_write_word(state, apb_address, ((msg[0].buf[1] << 8) | (msg[0].buf[2])));
  1514. } else {
  1515. word = dib7000p_read_word(state, apb_address);
  1516. msg[1].buf[0] = (word >> 8) & 0xff;
  1517. msg[1].buf[1] = (word) & 0xff;
  1518. }
  1519. return num;
  1520. }
  1521. static int dib7090_tuner_xfer(struct i2c_adapter *i2c_adap, struct i2c_msg msg[], int num)
  1522. {
  1523. struct dib7000p_state *state = i2c_get_adapdata(i2c_adap);
  1524. u16 apb_address = 0, word;
  1525. int i = 0;
  1526. switch (msg[0].buf[0]) {
  1527. case 0x12:
  1528. apb_address = 1920;
  1529. break;
  1530. case 0x14:
  1531. apb_address = 1921;
  1532. break;
  1533. case 0x24:
  1534. apb_address = 1922;
  1535. break;
  1536. case 0x1a:
  1537. apb_address = 1923;
  1538. break;
  1539. case 0x22:
  1540. apb_address = 1924;
  1541. break;
  1542. case 0x33:
  1543. apb_address = 1926;
  1544. break;
  1545. case 0x34:
  1546. apb_address = 1927;
  1547. break;
  1548. case 0x35:
  1549. apb_address = 1928;
  1550. break;
  1551. case 0x36:
  1552. apb_address = 1929;
  1553. break;
  1554. case 0x37:
  1555. apb_address = 1930;
  1556. break;
  1557. case 0x38:
  1558. apb_address = 1931;
  1559. break;
  1560. case 0x39:
  1561. apb_address = 1932;
  1562. break;
  1563. case 0x2a:
  1564. apb_address = 1935;
  1565. break;
  1566. case 0x2b:
  1567. apb_address = 1936;
  1568. break;
  1569. case 0x2c:
  1570. apb_address = 1937;
  1571. break;
  1572. case 0x2d:
  1573. apb_address = 1938;
  1574. break;
  1575. case 0x2e:
  1576. apb_address = 1939;
  1577. break;
  1578. case 0x2f:
  1579. apb_address = 1940;
  1580. break;
  1581. case 0x30:
  1582. apb_address = 1941;
  1583. break;
  1584. case 0x31:
  1585. apb_address = 1942;
  1586. break;
  1587. case 0x32:
  1588. apb_address = 1943;
  1589. break;
  1590. case 0x3e:
  1591. apb_address = 1944;
  1592. break;
  1593. case 0x3f:
  1594. apb_address = 1945;
  1595. break;
  1596. case 0x40:
  1597. apb_address = 1948;
  1598. break;
  1599. case 0x25:
  1600. apb_address = 914;
  1601. break;
  1602. case 0x26:
  1603. apb_address = 915;
  1604. break;
  1605. case 0x27:
  1606. apb_address = 916;
  1607. break;
  1608. case 0x28:
  1609. apb_address = 917;
  1610. break;
  1611. case 0x1d:
  1612. i = ((dib7000p_read_word(state, 72) >> 12) & 0x3);
  1613. word = dib7000p_read_word(state, 384 + i);
  1614. msg[1].buf[0] = (word >> 8) & 0xff;
  1615. msg[1].buf[1] = (word) & 0xff;
  1616. return num;
  1617. case 0x1f:
  1618. if (num == 1) { /* write */
  1619. word = (u16) ((msg[0].buf[1] << 8) | msg[0].buf[2]);
  1620. word &= 0x3;
  1621. word = (dib7000p_read_word(state, 72) & ~(3 << 12)) | (word << 12);
  1622. dib7000p_write_word(state, 72, word); /* Set the proper input */
  1623. return num;
  1624. }
  1625. }
  1626. if (apb_address != 0) /* R/W acces via APB */
  1627. return dib7090p_rw_on_apb(i2c_adap, msg, num, apb_address);
  1628. else /* R/W access via SERPAR */
  1629. return w7090p_tuner_rw_serpar(i2c_adap, msg, num);
  1630. return 0;
  1631. }
  1632. static u32 dib7000p_i2c_func(struct i2c_adapter *adapter)
  1633. {
  1634. return I2C_FUNC_I2C;
  1635. }
  1636. static struct i2c_algorithm dib7090_tuner_xfer_algo = {
  1637. .master_xfer = dib7090_tuner_xfer,
  1638. .functionality = dib7000p_i2c_func,
  1639. };
  1640. struct i2c_adapter *dib7090_get_i2c_tuner(struct dvb_frontend *fe)
  1641. {
  1642. struct dib7000p_state *st = fe->demodulator_priv;
  1643. return &st->dib7090_tuner_adap;
  1644. }
  1645. EXPORT_SYMBOL(dib7090_get_i2c_tuner);
  1646. static int dib7090_host_bus_drive(struct dib7000p_state *state, u8 drive)
  1647. {
  1648. u16 reg;
  1649. /* drive host bus 2, 3, 4 */
  1650. reg = dib7000p_read_word(state, 1798) & ~((0x7) | (0x7 << 6) | (0x7 << 12));
  1651. reg |= (drive << 12) | (drive << 6) | drive;
  1652. dib7000p_write_word(state, 1798, reg);
  1653. /* drive host bus 5,6 */
  1654. reg = dib7000p_read_word(state, 1799) & ~((0x7 << 2) | (0x7 << 8));
  1655. reg |= (drive << 8) | (drive << 2);
  1656. dib7000p_write_word(state, 1799, reg);
  1657. /* drive host bus 7, 8, 9 */
  1658. reg = dib7000p_read_word(state, 1800) & ~((0x7) | (0x7 << 6) | (0x7 << 12));
  1659. reg |= (drive << 12) | (drive << 6) | drive;
  1660. dib7000p_write_word(state, 1800, reg);
  1661. /* drive host bus 10, 11 */
  1662. reg = dib7000p_read_word(state, 1801) & ~((0x7 << 2) | (0x7 << 8));
  1663. reg |= (drive << 8) | (drive << 2);
  1664. dib7000p_write_word(state, 1801, reg);
  1665. /* drive host bus 12, 13, 14 */
  1666. reg = dib7000p_read_word(state, 1802) & ~((0x7) | (0x7 << 6) | (0x7 << 12));
  1667. reg |= (drive << 12) | (drive << 6) | drive;
  1668. dib7000p_write_word(state, 1802, reg);
  1669. return 0;
  1670. }
  1671. static u32 dib7090_calcSyncFreq(u32 P_Kin, u32 P_Kout, u32 insertExtSynchro, u32 syncSize)
  1672. {
  1673. u32 quantif = 3;
  1674. u32 nom = (insertExtSynchro * P_Kin + syncSize);
  1675. u32 denom = P_Kout;
  1676. u32 syncFreq = ((nom << quantif) / denom);
  1677. if ((syncFreq & ((1 << quantif) - 1)) != 0)
  1678. syncFreq = (syncFreq >> quantif) + 1;
  1679. else
  1680. syncFreq = (syncFreq >> quantif);
  1681. if (syncFreq != 0)
  1682. syncFreq = syncFreq - 1;
  1683. return syncFreq;
  1684. }
  1685. static int dib7090_cfg_DibTx(struct dib7000p_state *state, u32 P_Kin, u32 P_Kout, u32 insertExtSynchro, u32 synchroMode, u32 syncWord, u32 syncSize)
  1686. {
  1687. u8 index_buf;
  1688. u16 rx_copy_buf[22];
  1689. dprintk("Configure DibStream Tx");
  1690. for (index_buf = 0; index_buf < 22; index_buf++)
  1691. rx_copy_buf[index_buf] = dib7000p_read_word(state, 1536+index_buf);
  1692. dib7000p_write_word(state, 1615, 1);
  1693. dib7000p_write_word(state, 1603, P_Kin);
  1694. dib7000p_write_word(state, 1605, P_Kout);
  1695. dib7000p_write_word(state, 1606, insertExtSynchro);
  1696. dib7000p_write_word(state, 1608, synchroMode);
  1697. dib7000p_write_word(state, 1609, (syncWord >> 16) & 0xffff);
  1698. dib7000p_write_word(state, 1610, syncWord & 0xffff);
  1699. dib7000p_write_word(state, 1612, syncSize);
  1700. dib7000p_write_word(state, 1615, 0);
  1701. for (index_buf = 0; index_buf < 22; index_buf++)
  1702. dib7000p_write_word(state, 1536+index_buf, rx_copy_buf[index_buf]);
  1703. return 0;
  1704. }
  1705. static int dib7090_cfg_DibRx(struct dib7000p_state *state, u32 P_Kin, u32 P_Kout, u32 synchroMode, u32 insertExtSynchro, u32 syncWord, u32 syncSize,
  1706. u32 dataOutRate)
  1707. {
  1708. u32 syncFreq;
  1709. dprintk("Configure DibStream Rx");
  1710. if ((P_Kin != 0) && (P_Kout != 0)) {
  1711. syncFreq = dib7090_calcSyncFreq(P_Kin, P_Kout, insertExtSynchro, syncSize);
  1712. dib7000p_write_word(state, 1542, syncFreq);
  1713. }
  1714. dib7000p_write_word(state, 1554, 1);
  1715. dib7000p_write_word(state, 1536, P_Kin);
  1716. dib7000p_write_word(state, 1537, P_Kout);
  1717. dib7000p_write_word(state, 1539, synchroMode);
  1718. dib7000p_write_word(state, 1540, (syncWord >> 16) & 0xffff);
  1719. dib7000p_write_word(state, 1541, syncWord & 0xffff);
  1720. dib7000p_write_word(state, 1543, syncSize);
  1721. dib7000p_write_word(state, 1544, dataOutRate);
  1722. dib7000p_write_word(state, 1554, 0);
  1723. return 0;
  1724. }
  1725. static int dib7090_enDivOnHostBus(struct dib7000p_state *state)
  1726. {
  1727. u16 reg;
  1728. dprintk("Enable Diversity on host bus");
  1729. reg = (1 << 8) | (1 << 5);
  1730. dib7000p_write_word(state, 1288, reg);
  1731. return dib7090_cfg_DibTx(state, 5, 5, 0, 0, 0, 0);
  1732. }
  1733. static int dib7090_enAdcOnHostBus(struct dib7000p_state *state)
  1734. {
  1735. u16 reg;
  1736. dprintk("Enable ADC on host bus");
  1737. reg = (1 << 7) | (1 << 5);
  1738. dib7000p_write_word(state, 1288, reg);
  1739. return dib7090_cfg_DibTx(state, 20, 5, 10, 0, 0, 0);
  1740. }
  1741. static int dib7090_enMpegOnHostBus(struct dib7000p_state *state)
  1742. {
  1743. u16 reg;
  1744. dprintk("Enable Mpeg on host bus");
  1745. reg = (1 << 9) | (1 << 5);
  1746. dib7000p_write_word(state, 1288, reg);
  1747. return dib7090_cfg_DibTx(state, 8, 5, 0, 0, 0, 0);
  1748. }
  1749. static int dib7090_enMpegInput(struct dib7000p_state *state)
  1750. {
  1751. dprintk("Enable Mpeg input");
  1752. return dib7090_cfg_DibRx(state, 8, 5, 0, 0, 0, 8, 0); /*outputRate = 8 */
  1753. }
  1754. static int dib7090_enMpegMux(struct dib7000p_state *state, u16 pulseWidth, u16 enSerialMode, u16 enSerialClkDiv2)
  1755. {
  1756. u16 reg = (1 << 7) | ((pulseWidth & 0x1f) << 2) | ((enSerialMode & 0x1) << 1) | (enSerialClkDiv2 & 0x1);
  1757. dprintk("Enable Mpeg mux");
  1758. dib7000p_write_word(state, 1287, reg);
  1759. reg &= ~(1 << 7);
  1760. dib7000p_write_word(state, 1287, reg);
  1761. reg = (1 << 4);
  1762. dib7000p_write_word(state, 1288, reg);
  1763. return 0;
  1764. }
  1765. static int dib7090_disableMpegMux(struct dib7000p_state *state)
  1766. {
  1767. u16 reg;
  1768. dprintk("Disable Mpeg mux");
  1769. dib7000p_write_word(state, 1288, 0);
  1770. reg = dib7000p_read_word(state, 1287);
  1771. reg &= ~(1 << 7);
  1772. dib7000p_write_word(state, 1287, reg);
  1773. return 0;
  1774. }
  1775. static int dib7090_set_input_mode(struct dvb_frontend *fe, int mode)
  1776. {
  1777. struct dib7000p_state *state = fe->demodulator_priv;
  1778. switch (mode) {
  1779. case INPUT_MODE_DIVERSITY:
  1780. dprintk("Enable diversity INPUT");
  1781. dib7090_cfg_DibRx(state, 5, 5, 0, 0, 0, 0, 0);
  1782. break;
  1783. case INPUT_MODE_MPEG:
  1784. dprintk("Enable Mpeg INPUT");
  1785. dib7090_cfg_DibRx(state, 8, 5, 0, 0, 0, 8, 0); /*outputRate = 8 */
  1786. break;
  1787. case INPUT_MODE_OFF:
  1788. default:
  1789. dprintk("Disable INPUT");
  1790. dib7090_cfg_DibRx(state, 0, 0, 0, 0, 0, 0, 0);
  1791. break;
  1792. }
  1793. return 0;
  1794. }
  1795. static int dib7090_set_diversity_in(struct dvb_frontend *fe, int onoff)
  1796. {
  1797. switch (onoff) {
  1798. case 0: /* only use the internal way - not the diversity input */
  1799. dib7090_set_input_mode(fe, INPUT_MODE_MPEG);
  1800. break;
  1801. case 1: /* both ways */
  1802. case 2: /* only the diversity input */
  1803. dib7090_set_input_mode(fe, INPUT_MODE_DIVERSITY);
  1804. break;
  1805. }
  1806. return 0;
  1807. }
  1808. static int dib7090_set_output_mode(struct dvb_frontend *fe, int mode)
  1809. {
  1810. struct dib7000p_state *state = fe->demodulator_priv;
  1811. u16 outreg, smo_mode, fifo_threshold;
  1812. u8 prefer_mpeg_mux_use = 1;
  1813. int ret = 0;
  1814. dib7090_host_bus_drive(state, 1);
  1815. fifo_threshold = 1792;
  1816. smo_mode = (dib7000p_read_word(state, 235) & 0x0050) | (1 << 1);
  1817. outreg = dib7000p_read_word(state, 1286) & ~((1 << 10) | (0x7 << 6) | (1 << 1));
  1818. switch (mode) {
  1819. case OUTMODE_HIGH_Z:
  1820. outreg = 0;
  1821. break;
  1822. case OUTMODE_MPEG2_SERIAL:
  1823. if (prefer_mpeg_mux_use) {
  1824. dprintk("Sip 7090P setting output mode TS_SERIAL using Mpeg Mux");
  1825. dib7090_enMpegOnHostBus(state);
  1826. dib7090_enMpegInput(state);
  1827. if (state->cfg.enMpegOutput == 1)
  1828. dib7090_enMpegMux(state, 3, 1, 1);
  1829. } else { /* Use Smooth block */
  1830. dprintk("Sip 7090P setting output mode TS_SERIAL using Smooth bloc");
  1831. dib7090_disableMpegMux(state);
  1832. dib7000p_write_word(state, 1288, (1 << 6));
  1833. outreg |= (2 << 6) | (0 << 1);
  1834. }
  1835. break;
  1836. case OUTMODE_MPEG2_PAR_GATED_CLK:
  1837. if (prefer_mpeg_mux_use) {
  1838. dprintk("Sip 7090P setting output mode TS_PARALLEL_GATED using Mpeg Mux");
  1839. dib7090_enMpegOnHostBus(state);
  1840. dib7090_enMpegInput(state);
  1841. if (state->cfg.enMpegOutput == 1)
  1842. dib7090_enMpegMux(state, 2, 0, 0);
  1843. } else { /* Use Smooth block */
  1844. dprintk("Sip 7090P setting output mode TS_PARALLEL_GATED using Smooth block");
  1845. dib7090_disableMpegMux(state);
  1846. dib7000p_write_word(state, 1288, (1 << 6));
  1847. outreg |= (0 << 6);
  1848. }
  1849. break;
  1850. case OUTMODE_MPEG2_PAR_CONT_CLK: /* Using Smooth block only */
  1851. dprintk("Sip 7090P setting output mode TS_PARALLEL_CONT using Smooth block");
  1852. dib7090_disableMpegMux(state);
  1853. dib7000p_write_word(state, 1288, (1 << 6));
  1854. outreg |= (1 << 6);
  1855. break;
  1856. case OUTMODE_MPEG2_FIFO: /* Using Smooth block because not supported by new Mpeg Mux bloc */
  1857. dprintk("Sip 7090P setting output mode TS_FIFO using Smooth block");
  1858. dib7090_disableMpegMux(state);
  1859. dib7000p_write_word(state, 1288, (1 << 6));
  1860. outreg |= (5 << 6);
  1861. smo_mode |= (3 << 1);
  1862. fifo_threshold = 512;
  1863. break;
  1864. case OUTMODE_DIVERSITY:
  1865. dprintk("Sip 7090P setting output mode MODE_DIVERSITY");
  1866. dib7090_disableMpegMux(state);
  1867. dib7090_enDivOnHostBus(state);
  1868. break;
  1869. case OUTMODE_ANALOG_ADC:
  1870. dprintk("Sip 7090P setting output mode MODE_ANALOG_ADC");
  1871. dib7090_enAdcOnHostBus(state);
  1872. break;
  1873. }
  1874. if (state->cfg.output_mpeg2_in_188_bytes)
  1875. smo_mode |= (1 << 5);
  1876. ret |= dib7000p_write_word(state, 235, smo_mode);
  1877. ret |= dib7000p_write_word(state, 236, fifo_threshold); /* synchronous fread */
  1878. ret |= dib7000p_write_word(state, 1286, outreg | (1 << 10)); /* allways set Dout active = 1 !!! */
  1879. return ret;
  1880. }
  1881. int dib7090_tuner_sleep(struct dvb_frontend *fe, int onoff)
  1882. {
  1883. struct dib7000p_state *state = fe->demodulator_priv;
  1884. u16 en_cur_state;
  1885. dprintk("sleep dib7090: %d", onoff);
  1886. en_cur_state = dib7000p_read_word(state, 1922);
  1887. if (en_cur_state > 0xff)
  1888. state->tuner_enable = en_cur_state;
  1889. if (onoff)
  1890. en_cur_state &= 0x00ff;
  1891. else {
  1892. if (state->tuner_enable != 0)
  1893. en_cur_state = state->tuner_enable;
  1894. }
  1895. dib7000p_write_word(state, 1922, en_cur_state);
  1896. return 0;
  1897. }
  1898. EXPORT_SYMBOL(dib7090_tuner_sleep);
  1899. int dib7090_agc_restart(struct dvb_frontend *fe, u8 restart)
  1900. {
  1901. dprintk("AGC restart callback: %d", restart);
  1902. return 0;
  1903. }
  1904. EXPORT_SYMBOL(dib7090_agc_restart);
  1905. int dib7090_get_adc_power(struct dvb_frontend *fe)
  1906. {
  1907. return dib7000p_get_adc_power(fe);
  1908. }
  1909. EXPORT_SYMBOL(dib7090_get_adc_power);
  1910. int dib7090_slave_reset(struct dvb_frontend *fe)
  1911. {
  1912. struct dib7000p_state *state = fe->demodulator_priv;
  1913. u16 reg;
  1914. reg = dib7000p_read_word(state, 1794);
  1915. dib7000p_write_word(state, 1794, reg | (4 << 12));
  1916. dib7000p_write_word(state, 1032, 0xffff);
  1917. return 0;
  1918. }
  1919. EXPORT_SYMBOL(dib7090_slave_reset);
  1920. static struct dvb_frontend_ops dib7000p_ops;
  1921. struct dvb_frontend *dib7000p_attach(struct i2c_adapter *i2c_adap, u8 i2c_addr, struct dib7000p_config *cfg)
  1922. {
  1923. struct dvb_frontend *demod;
  1924. struct dib7000p_state *st;
  1925. st = kzalloc(sizeof(struct dib7000p_state), GFP_KERNEL);
  1926. if (st == NULL)
  1927. return NULL;
  1928. memcpy(&st->cfg, cfg, sizeof(struct dib7000p_config));
  1929. st->i2c_adap = i2c_adap;
  1930. st->i2c_addr = i2c_addr;
  1931. st->gpio_val = cfg->gpio_val;
  1932. st->gpio_dir = cfg->gpio_dir;
  1933. /* Ensure the output mode remains at the previous default if it's
  1934. * not specifically set by the caller.
  1935. */
  1936. if ((st->cfg.output_mode != OUTMODE_MPEG2_SERIAL) && (st->cfg.output_mode != OUTMODE_MPEG2_PAR_GATED_CLK))
  1937. st->cfg.output_mode = OUTMODE_MPEG2_FIFO;
  1938. demod = &st->demod;
  1939. demod->demodulator_priv = st;
  1940. memcpy(&st->demod.ops, &dib7000p_ops, sizeof(struct dvb_frontend_ops));
  1941. dib7000p_write_word(st, 1287, 0x0003); /* sram lead in, rdy */
  1942. if (dib7000p_identify(st) != 0)
  1943. goto error;
  1944. st->version = dib7000p_read_word(st, 897);
  1945. /* FIXME: make sure the dev.parent field is initialized, or else
  1946. request_firmware() will hit an OOPS (this should be moved somewhere
  1947. more common) */
  1948. /* FIXME: make sure the dev.parent field is initialized, or else
  1949. request_firmware() will hit an OOPS (this should be moved somewhere
  1950. more common) */
  1951. st->i2c_master.gated_tuner_i2c_adap.dev.parent = i2c_adap->dev.parent;
  1952. dibx000_init_i2c_master(&st->i2c_master, DIB7000P, st->i2c_adap, st->i2c_addr);
  1953. /* init 7090 tuner adapter */
  1954. strncpy(st->dib7090_tuner_adap.name, "DiB7090 tuner interface", sizeof(st->dib7090_tuner_adap.name));
  1955. st->dib7090_tuner_adap.algo = &dib7090_tuner_xfer_algo;
  1956. st->dib7090_tuner_adap.algo_data = NULL;
  1957. st->dib7090_tuner_adap.dev.parent = st->i2c_adap->dev.parent;
  1958. i2c_set_adapdata(&st->dib7090_tuner_adap, st);
  1959. i2c_add_adapter(&st->dib7090_tuner_adap);
  1960. dib7000p_demod_reset(st);
  1961. if (st->version == SOC7090) {
  1962. dib7090_set_output_mode(demod, st->cfg.output_mode);
  1963. dib7090_set_diversity_in(demod, 0);
  1964. }
  1965. return demod;
  1966. error:
  1967. kfree(st);
  1968. return NULL;
  1969. }
  1970. EXPORT_SYMBOL(dib7000p_attach);
  1971. static struct dvb_frontend_ops dib7000p_ops = {
  1972. .info = {
  1973. .name = "DiBcom 7000PC",
  1974. .type = FE_OFDM,
  1975. .frequency_min = 44250000,
  1976. .frequency_max = 867250000,
  1977. .frequency_stepsize = 62500,
  1978. .caps = FE_CAN_INVERSION_AUTO |
  1979. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  1980. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  1981. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  1982. FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_RECOVER | FE_CAN_HIERARCHY_AUTO,
  1983. },
  1984. .release = dib7000p_release,
  1985. .init = dib7000p_wakeup,
  1986. .sleep = dib7000p_sleep,
  1987. .set_frontend = dib7000p_set_frontend,
  1988. .get_tune_settings = dib7000p_fe_get_tune_settings,
  1989. .get_frontend = dib7000p_get_frontend,
  1990. .read_status = dib7000p_read_status,
  1991. .read_ber = dib7000p_read_ber,
  1992. .read_signal_strength = dib7000p_read_signal_strength,
  1993. .read_snr = dib7000p_read_snr,
  1994. .read_ucblocks = dib7000p_read_unc_blocks,
  1995. };
  1996. MODULE_AUTHOR("Olivier Grenie <ogrenie@dibcom.fr>");
  1997. MODULE_AUTHOR("Patrick Boettcher <pboettcher@dibcom.fr>");
  1998. MODULE_DESCRIPTION("Driver for the DiBcom 7000PC COFDM demodulator");
  1999. MODULE_LICENSE("GPL");