i915_irq.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. mutex_lock(&mode_config->mutex);
  264. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  265. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  266. if (encoder->hot_plug)
  267. encoder->hot_plug(encoder);
  268. mutex_unlock(&mode_config->mutex);
  269. /* Just fire off a uevent and let userspace tell us what to do */
  270. drm_helper_hpd_irq_event(dev);
  271. }
  272. static void i915_handle_rps_change(struct drm_device *dev)
  273. {
  274. drm_i915_private_t *dev_priv = dev->dev_private;
  275. u32 busy_up, busy_down, max_avg, min_avg;
  276. u8 new_delay = dev_priv->cur_delay;
  277. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  278. busy_up = I915_READ(RCPREVBSYTUPAVG);
  279. busy_down = I915_READ(RCPREVBSYTDNAVG);
  280. max_avg = I915_READ(RCBMAXAVG);
  281. min_avg = I915_READ(RCBMINAVG);
  282. /* Handle RCS change request from hw */
  283. if (busy_up > max_avg) {
  284. if (dev_priv->cur_delay != dev_priv->max_delay)
  285. new_delay = dev_priv->cur_delay - 1;
  286. if (new_delay < dev_priv->max_delay)
  287. new_delay = dev_priv->max_delay;
  288. } else if (busy_down < min_avg) {
  289. if (dev_priv->cur_delay != dev_priv->min_delay)
  290. new_delay = dev_priv->cur_delay + 1;
  291. if (new_delay > dev_priv->min_delay)
  292. new_delay = dev_priv->min_delay;
  293. }
  294. if (ironlake_set_drps(dev, new_delay))
  295. dev_priv->cur_delay = new_delay;
  296. return;
  297. }
  298. static void notify_ring(struct drm_device *dev,
  299. struct intel_ring_buffer *ring)
  300. {
  301. struct drm_i915_private *dev_priv = dev->dev_private;
  302. u32 seqno;
  303. if (ring->obj == NULL)
  304. return;
  305. seqno = ring->get_seqno(ring);
  306. trace_i915_gem_request_complete(ring, seqno);
  307. ring->irq_seqno = seqno;
  308. wake_up_all(&ring->irq_queue);
  309. if (i915_enable_hangcheck) {
  310. dev_priv->hangcheck_count = 0;
  311. mod_timer(&dev_priv->hangcheck_timer,
  312. jiffies +
  313. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  314. }
  315. }
  316. static void gen6_pm_rps_work(struct work_struct *work)
  317. {
  318. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  319. rps_work);
  320. u8 new_delay = dev_priv->cur_delay;
  321. u32 pm_iir, pm_imr;
  322. spin_lock_irq(&dev_priv->rps_lock);
  323. pm_iir = dev_priv->pm_iir;
  324. dev_priv->pm_iir = 0;
  325. pm_imr = I915_READ(GEN6_PMIMR);
  326. spin_unlock_irq(&dev_priv->rps_lock);
  327. if (!pm_iir)
  328. return;
  329. mutex_lock(&dev_priv->dev->struct_mutex);
  330. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  331. if (dev_priv->cur_delay != dev_priv->max_delay)
  332. new_delay = dev_priv->cur_delay + 1;
  333. if (new_delay > dev_priv->max_delay)
  334. new_delay = dev_priv->max_delay;
  335. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  336. gen6_gt_force_wake_get(dev_priv);
  337. if (dev_priv->cur_delay != dev_priv->min_delay)
  338. new_delay = dev_priv->cur_delay - 1;
  339. if (new_delay < dev_priv->min_delay) {
  340. new_delay = dev_priv->min_delay;
  341. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  342. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  343. ((new_delay << 16) & 0x3f0000));
  344. } else {
  345. /* Make sure we continue to get down interrupts
  346. * until we hit the minimum frequency */
  347. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  348. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  349. }
  350. gen6_gt_force_wake_put(dev_priv);
  351. }
  352. gen6_set_rps(dev_priv->dev, new_delay);
  353. dev_priv->cur_delay = new_delay;
  354. /*
  355. * rps_lock not held here because clearing is non-destructive. There is
  356. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  357. * by holding struct_mutex for the duration of the write.
  358. */
  359. I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
  360. mutex_unlock(&dev_priv->dev->struct_mutex);
  361. }
  362. static void pch_irq_handler(struct drm_device *dev)
  363. {
  364. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  365. u32 pch_iir;
  366. int pipe;
  367. pch_iir = I915_READ(SDEIIR);
  368. if (pch_iir & SDE_AUDIO_POWER_MASK)
  369. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  370. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  371. SDE_AUDIO_POWER_SHIFT);
  372. if (pch_iir & SDE_GMBUS)
  373. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  374. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  375. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  376. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  377. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  378. if (pch_iir & SDE_POISON)
  379. DRM_ERROR("PCH poison interrupt\n");
  380. if (pch_iir & SDE_FDI_MASK)
  381. for_each_pipe(pipe)
  382. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  383. pipe_name(pipe),
  384. I915_READ(FDI_RX_IIR(pipe)));
  385. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  386. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  387. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  388. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  389. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  390. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  391. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  392. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  393. }
  394. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  395. {
  396. struct drm_device *dev = (struct drm_device *) arg;
  397. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  398. int ret = IRQ_NONE;
  399. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  400. struct drm_i915_master_private *master_priv;
  401. atomic_inc(&dev_priv->irq_received);
  402. /* disable master interrupt before clearing iir */
  403. de_ier = I915_READ(DEIER);
  404. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  405. POSTING_READ(DEIER);
  406. de_iir = I915_READ(DEIIR);
  407. gt_iir = I915_READ(GTIIR);
  408. pch_iir = I915_READ(SDEIIR);
  409. pm_iir = I915_READ(GEN6_PMIIR);
  410. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  411. goto done;
  412. ret = IRQ_HANDLED;
  413. if (dev->primary->master) {
  414. master_priv = dev->primary->master->driver_priv;
  415. if (master_priv->sarea_priv)
  416. master_priv->sarea_priv->last_dispatch =
  417. READ_BREADCRUMB(dev_priv);
  418. }
  419. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  420. notify_ring(dev, &dev_priv->ring[RCS]);
  421. if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
  422. notify_ring(dev, &dev_priv->ring[VCS]);
  423. if (gt_iir & GT_BLT_USER_INTERRUPT)
  424. notify_ring(dev, &dev_priv->ring[BCS]);
  425. if (de_iir & DE_GSE_IVB)
  426. intel_opregion_gse_intr(dev);
  427. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  428. intel_prepare_page_flip(dev, 0);
  429. intel_finish_page_flip_plane(dev, 0);
  430. }
  431. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  432. intel_prepare_page_flip(dev, 1);
  433. intel_finish_page_flip_plane(dev, 1);
  434. }
  435. if (de_iir & DE_PIPEA_VBLANK_IVB)
  436. drm_handle_vblank(dev, 0);
  437. if (de_iir & DE_PIPEB_VBLANK_IVB)
  438. drm_handle_vblank(dev, 1);
  439. /* check event from PCH */
  440. if (de_iir & DE_PCH_EVENT_IVB) {
  441. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  442. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  443. pch_irq_handler(dev);
  444. }
  445. if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  446. unsigned long flags;
  447. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  448. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  449. I915_WRITE(GEN6_PMIMR, pm_iir);
  450. dev_priv->pm_iir |= pm_iir;
  451. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  452. queue_work(dev_priv->wq, &dev_priv->rps_work);
  453. }
  454. /* should clear PCH hotplug event before clear CPU irq */
  455. I915_WRITE(SDEIIR, pch_iir);
  456. I915_WRITE(GTIIR, gt_iir);
  457. I915_WRITE(DEIIR, de_iir);
  458. I915_WRITE(GEN6_PMIIR, pm_iir);
  459. done:
  460. I915_WRITE(DEIER, de_ier);
  461. POSTING_READ(DEIER);
  462. return ret;
  463. }
  464. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  465. {
  466. struct drm_device *dev = (struct drm_device *) arg;
  467. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  468. int ret = IRQ_NONE;
  469. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  470. u32 hotplug_mask;
  471. struct drm_i915_master_private *master_priv;
  472. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  473. atomic_inc(&dev_priv->irq_received);
  474. if (IS_GEN6(dev))
  475. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  476. /* disable master interrupt before clearing iir */
  477. de_ier = I915_READ(DEIER);
  478. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  479. POSTING_READ(DEIER);
  480. de_iir = I915_READ(DEIIR);
  481. gt_iir = I915_READ(GTIIR);
  482. pch_iir = I915_READ(SDEIIR);
  483. pm_iir = I915_READ(GEN6_PMIIR);
  484. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  485. (!IS_GEN6(dev) || pm_iir == 0))
  486. goto done;
  487. if (HAS_PCH_CPT(dev))
  488. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  489. else
  490. hotplug_mask = SDE_HOTPLUG_MASK;
  491. ret = IRQ_HANDLED;
  492. if (dev->primary->master) {
  493. master_priv = dev->primary->master->driver_priv;
  494. if (master_priv->sarea_priv)
  495. master_priv->sarea_priv->last_dispatch =
  496. READ_BREADCRUMB(dev_priv);
  497. }
  498. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  499. notify_ring(dev, &dev_priv->ring[RCS]);
  500. if (gt_iir & bsd_usr_interrupt)
  501. notify_ring(dev, &dev_priv->ring[VCS]);
  502. if (gt_iir & GT_BLT_USER_INTERRUPT)
  503. notify_ring(dev, &dev_priv->ring[BCS]);
  504. if (de_iir & DE_GSE)
  505. intel_opregion_gse_intr(dev);
  506. if (de_iir & DE_PLANEA_FLIP_DONE) {
  507. intel_prepare_page_flip(dev, 0);
  508. intel_finish_page_flip_plane(dev, 0);
  509. }
  510. if (de_iir & DE_PLANEB_FLIP_DONE) {
  511. intel_prepare_page_flip(dev, 1);
  512. intel_finish_page_flip_plane(dev, 1);
  513. }
  514. if (de_iir & DE_PIPEA_VBLANK)
  515. drm_handle_vblank(dev, 0);
  516. if (de_iir & DE_PIPEB_VBLANK)
  517. drm_handle_vblank(dev, 1);
  518. /* check event from PCH */
  519. if (de_iir & DE_PCH_EVENT) {
  520. if (pch_iir & hotplug_mask)
  521. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  522. pch_irq_handler(dev);
  523. }
  524. if (de_iir & DE_PCU_EVENT) {
  525. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  526. i915_handle_rps_change(dev);
  527. }
  528. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  529. /*
  530. * IIR bits should never already be set because IMR should
  531. * prevent an interrupt from being shown in IIR. The warning
  532. * displays a case where we've unsafely cleared
  533. * dev_priv->pm_iir. Although missing an interrupt of the same
  534. * type is not a problem, it displays a problem in the logic.
  535. *
  536. * The mask bit in IMR is cleared by rps_work.
  537. */
  538. unsigned long flags;
  539. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  540. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  541. I915_WRITE(GEN6_PMIMR, pm_iir);
  542. dev_priv->pm_iir |= pm_iir;
  543. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  544. queue_work(dev_priv->wq, &dev_priv->rps_work);
  545. }
  546. /* should clear PCH hotplug event before clear CPU irq */
  547. I915_WRITE(SDEIIR, pch_iir);
  548. I915_WRITE(GTIIR, gt_iir);
  549. I915_WRITE(DEIIR, de_iir);
  550. I915_WRITE(GEN6_PMIIR, pm_iir);
  551. done:
  552. I915_WRITE(DEIER, de_ier);
  553. POSTING_READ(DEIER);
  554. return ret;
  555. }
  556. /**
  557. * i915_error_work_func - do process context error handling work
  558. * @work: work struct
  559. *
  560. * Fire an error uevent so userspace can see that a hang or error
  561. * was detected.
  562. */
  563. static void i915_error_work_func(struct work_struct *work)
  564. {
  565. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  566. error_work);
  567. struct drm_device *dev = dev_priv->dev;
  568. char *error_event[] = { "ERROR=1", NULL };
  569. char *reset_event[] = { "RESET=1", NULL };
  570. char *reset_done_event[] = { "ERROR=0", NULL };
  571. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  572. if (atomic_read(&dev_priv->mm.wedged)) {
  573. DRM_DEBUG_DRIVER("resetting chip\n");
  574. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  575. if (!i915_reset(dev, GRDOM_RENDER)) {
  576. atomic_set(&dev_priv->mm.wedged, 0);
  577. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  578. }
  579. complete_all(&dev_priv->error_completion);
  580. }
  581. }
  582. #ifdef CONFIG_DEBUG_FS
  583. static struct drm_i915_error_object *
  584. i915_error_object_create(struct drm_i915_private *dev_priv,
  585. struct drm_i915_gem_object *src)
  586. {
  587. struct drm_i915_error_object *dst;
  588. int page, page_count;
  589. u32 reloc_offset;
  590. if (src == NULL || src->pages == NULL)
  591. return NULL;
  592. page_count = src->base.size / PAGE_SIZE;
  593. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  594. if (dst == NULL)
  595. return NULL;
  596. reloc_offset = src->gtt_offset;
  597. for (page = 0; page < page_count; page++) {
  598. unsigned long flags;
  599. void __iomem *s;
  600. void *d;
  601. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  602. if (d == NULL)
  603. goto unwind;
  604. local_irq_save(flags);
  605. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  606. reloc_offset);
  607. memcpy_fromio(d, s, PAGE_SIZE);
  608. io_mapping_unmap_atomic(s);
  609. local_irq_restore(flags);
  610. dst->pages[page] = d;
  611. reloc_offset += PAGE_SIZE;
  612. }
  613. dst->page_count = page_count;
  614. dst->gtt_offset = src->gtt_offset;
  615. return dst;
  616. unwind:
  617. while (page--)
  618. kfree(dst->pages[page]);
  619. kfree(dst);
  620. return NULL;
  621. }
  622. static void
  623. i915_error_object_free(struct drm_i915_error_object *obj)
  624. {
  625. int page;
  626. if (obj == NULL)
  627. return;
  628. for (page = 0; page < obj->page_count; page++)
  629. kfree(obj->pages[page]);
  630. kfree(obj);
  631. }
  632. static void
  633. i915_error_state_free(struct drm_device *dev,
  634. struct drm_i915_error_state *error)
  635. {
  636. int i;
  637. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  638. i915_error_object_free(error->batchbuffer[i]);
  639. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  640. i915_error_object_free(error->ringbuffer[i]);
  641. kfree(error->active_bo);
  642. kfree(error->overlay);
  643. kfree(error);
  644. }
  645. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  646. int count,
  647. struct list_head *head)
  648. {
  649. struct drm_i915_gem_object *obj;
  650. int i = 0;
  651. list_for_each_entry(obj, head, mm_list) {
  652. err->size = obj->base.size;
  653. err->name = obj->base.name;
  654. err->seqno = obj->last_rendering_seqno;
  655. err->gtt_offset = obj->gtt_offset;
  656. err->read_domains = obj->base.read_domains;
  657. err->write_domain = obj->base.write_domain;
  658. err->fence_reg = obj->fence_reg;
  659. err->pinned = 0;
  660. if (obj->pin_count > 0)
  661. err->pinned = 1;
  662. if (obj->user_pin_count > 0)
  663. err->pinned = -1;
  664. err->tiling = obj->tiling_mode;
  665. err->dirty = obj->dirty;
  666. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  667. err->ring = obj->ring ? obj->ring->id : 0;
  668. err->cache_level = obj->cache_level;
  669. if (++i == count)
  670. break;
  671. err++;
  672. }
  673. return i;
  674. }
  675. static void i915_gem_record_fences(struct drm_device *dev,
  676. struct drm_i915_error_state *error)
  677. {
  678. struct drm_i915_private *dev_priv = dev->dev_private;
  679. int i;
  680. /* Fences */
  681. switch (INTEL_INFO(dev)->gen) {
  682. case 6:
  683. for (i = 0; i < 16; i++)
  684. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  685. break;
  686. case 5:
  687. case 4:
  688. for (i = 0; i < 16; i++)
  689. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  690. break;
  691. case 3:
  692. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  693. for (i = 0; i < 8; i++)
  694. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  695. case 2:
  696. for (i = 0; i < 8; i++)
  697. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  698. break;
  699. }
  700. }
  701. static struct drm_i915_error_object *
  702. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  703. struct intel_ring_buffer *ring)
  704. {
  705. struct drm_i915_gem_object *obj;
  706. u32 seqno;
  707. if (!ring->get_seqno)
  708. return NULL;
  709. seqno = ring->get_seqno(ring);
  710. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  711. if (obj->ring != ring)
  712. continue;
  713. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  714. continue;
  715. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  716. continue;
  717. /* We need to copy these to an anonymous buffer as the simplest
  718. * method to avoid being overwritten by userspace.
  719. */
  720. return i915_error_object_create(dev_priv, obj);
  721. }
  722. return NULL;
  723. }
  724. /**
  725. * i915_capture_error_state - capture an error record for later analysis
  726. * @dev: drm device
  727. *
  728. * Should be called when an error is detected (either a hang or an error
  729. * interrupt) to capture error state from the time of the error. Fills
  730. * out a structure which becomes available in debugfs for user level tools
  731. * to pick up.
  732. */
  733. static void i915_capture_error_state(struct drm_device *dev)
  734. {
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. struct drm_i915_gem_object *obj;
  737. struct drm_i915_error_state *error;
  738. unsigned long flags;
  739. int i, pipe;
  740. spin_lock_irqsave(&dev_priv->error_lock, flags);
  741. error = dev_priv->first_error;
  742. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  743. if (error)
  744. return;
  745. /* Account for pipe specific data like PIPE*STAT */
  746. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  747. if (!error) {
  748. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  749. return;
  750. }
  751. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  752. dev->primary->index);
  753. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  754. error->eir = I915_READ(EIR);
  755. error->pgtbl_er = I915_READ(PGTBL_ER);
  756. for_each_pipe(pipe)
  757. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  758. error->instpm = I915_READ(INSTPM);
  759. error->error = 0;
  760. if (INTEL_INFO(dev)->gen >= 6) {
  761. error->error = I915_READ(ERROR_GEN6);
  762. error->bcs_acthd = I915_READ(BCS_ACTHD);
  763. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  764. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  765. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  766. error->bcs_seqno = 0;
  767. if (dev_priv->ring[BCS].get_seqno)
  768. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  769. error->vcs_acthd = I915_READ(VCS_ACTHD);
  770. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  771. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  772. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  773. error->vcs_seqno = 0;
  774. if (dev_priv->ring[VCS].get_seqno)
  775. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  776. }
  777. if (INTEL_INFO(dev)->gen >= 4) {
  778. error->ipeir = I915_READ(IPEIR_I965);
  779. error->ipehr = I915_READ(IPEHR_I965);
  780. error->instdone = I915_READ(INSTDONE_I965);
  781. error->instps = I915_READ(INSTPS);
  782. error->instdone1 = I915_READ(INSTDONE1);
  783. error->acthd = I915_READ(ACTHD_I965);
  784. error->bbaddr = I915_READ64(BB_ADDR);
  785. } else {
  786. error->ipeir = I915_READ(IPEIR);
  787. error->ipehr = I915_READ(IPEHR);
  788. error->instdone = I915_READ(INSTDONE);
  789. error->acthd = I915_READ(ACTHD);
  790. error->bbaddr = 0;
  791. }
  792. i915_gem_record_fences(dev, error);
  793. /* Record the active batch and ring buffers */
  794. for (i = 0; i < I915_NUM_RINGS; i++) {
  795. error->batchbuffer[i] =
  796. i915_error_first_batchbuffer(dev_priv,
  797. &dev_priv->ring[i]);
  798. error->ringbuffer[i] =
  799. i915_error_object_create(dev_priv,
  800. dev_priv->ring[i].obj);
  801. }
  802. /* Record buffers on the active and pinned lists. */
  803. error->active_bo = NULL;
  804. error->pinned_bo = NULL;
  805. i = 0;
  806. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  807. i++;
  808. error->active_bo_count = i;
  809. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  810. i++;
  811. error->pinned_bo_count = i - error->active_bo_count;
  812. error->active_bo = NULL;
  813. error->pinned_bo = NULL;
  814. if (i) {
  815. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  816. GFP_ATOMIC);
  817. if (error->active_bo)
  818. error->pinned_bo =
  819. error->active_bo + error->active_bo_count;
  820. }
  821. if (error->active_bo)
  822. error->active_bo_count =
  823. capture_bo_list(error->active_bo,
  824. error->active_bo_count,
  825. &dev_priv->mm.active_list);
  826. if (error->pinned_bo)
  827. error->pinned_bo_count =
  828. capture_bo_list(error->pinned_bo,
  829. error->pinned_bo_count,
  830. &dev_priv->mm.pinned_list);
  831. do_gettimeofday(&error->time);
  832. error->overlay = intel_overlay_capture_error_state(dev);
  833. error->display = intel_display_capture_error_state(dev);
  834. spin_lock_irqsave(&dev_priv->error_lock, flags);
  835. if (dev_priv->first_error == NULL) {
  836. dev_priv->first_error = error;
  837. error = NULL;
  838. }
  839. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  840. if (error)
  841. i915_error_state_free(dev, error);
  842. }
  843. void i915_destroy_error_state(struct drm_device *dev)
  844. {
  845. struct drm_i915_private *dev_priv = dev->dev_private;
  846. struct drm_i915_error_state *error;
  847. spin_lock(&dev_priv->error_lock);
  848. error = dev_priv->first_error;
  849. dev_priv->first_error = NULL;
  850. spin_unlock(&dev_priv->error_lock);
  851. if (error)
  852. i915_error_state_free(dev, error);
  853. }
  854. #else
  855. #define i915_capture_error_state(x)
  856. #endif
  857. static void i915_report_and_clear_eir(struct drm_device *dev)
  858. {
  859. struct drm_i915_private *dev_priv = dev->dev_private;
  860. u32 eir = I915_READ(EIR);
  861. int pipe;
  862. if (!eir)
  863. return;
  864. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  865. eir);
  866. if (IS_G4X(dev)) {
  867. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  868. u32 ipeir = I915_READ(IPEIR_I965);
  869. printk(KERN_ERR " IPEIR: 0x%08x\n",
  870. I915_READ(IPEIR_I965));
  871. printk(KERN_ERR " IPEHR: 0x%08x\n",
  872. I915_READ(IPEHR_I965));
  873. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  874. I915_READ(INSTDONE_I965));
  875. printk(KERN_ERR " INSTPS: 0x%08x\n",
  876. I915_READ(INSTPS));
  877. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  878. I915_READ(INSTDONE1));
  879. printk(KERN_ERR " ACTHD: 0x%08x\n",
  880. I915_READ(ACTHD_I965));
  881. I915_WRITE(IPEIR_I965, ipeir);
  882. POSTING_READ(IPEIR_I965);
  883. }
  884. if (eir & GM45_ERROR_PAGE_TABLE) {
  885. u32 pgtbl_err = I915_READ(PGTBL_ER);
  886. printk(KERN_ERR "page table error\n");
  887. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  888. pgtbl_err);
  889. I915_WRITE(PGTBL_ER, pgtbl_err);
  890. POSTING_READ(PGTBL_ER);
  891. }
  892. }
  893. if (!IS_GEN2(dev)) {
  894. if (eir & I915_ERROR_PAGE_TABLE) {
  895. u32 pgtbl_err = I915_READ(PGTBL_ER);
  896. printk(KERN_ERR "page table error\n");
  897. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  898. pgtbl_err);
  899. I915_WRITE(PGTBL_ER, pgtbl_err);
  900. POSTING_READ(PGTBL_ER);
  901. }
  902. }
  903. if (eir & I915_ERROR_MEMORY_REFRESH) {
  904. printk(KERN_ERR "memory refresh error:\n");
  905. for_each_pipe(pipe)
  906. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  907. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  908. /* pipestat has already been acked */
  909. }
  910. if (eir & I915_ERROR_INSTRUCTION) {
  911. printk(KERN_ERR "instruction error\n");
  912. printk(KERN_ERR " INSTPM: 0x%08x\n",
  913. I915_READ(INSTPM));
  914. if (INTEL_INFO(dev)->gen < 4) {
  915. u32 ipeir = I915_READ(IPEIR);
  916. printk(KERN_ERR " IPEIR: 0x%08x\n",
  917. I915_READ(IPEIR));
  918. printk(KERN_ERR " IPEHR: 0x%08x\n",
  919. I915_READ(IPEHR));
  920. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  921. I915_READ(INSTDONE));
  922. printk(KERN_ERR " ACTHD: 0x%08x\n",
  923. I915_READ(ACTHD));
  924. I915_WRITE(IPEIR, ipeir);
  925. POSTING_READ(IPEIR);
  926. } else {
  927. u32 ipeir = I915_READ(IPEIR_I965);
  928. printk(KERN_ERR " IPEIR: 0x%08x\n",
  929. I915_READ(IPEIR_I965));
  930. printk(KERN_ERR " IPEHR: 0x%08x\n",
  931. I915_READ(IPEHR_I965));
  932. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  933. I915_READ(INSTDONE_I965));
  934. printk(KERN_ERR " INSTPS: 0x%08x\n",
  935. I915_READ(INSTPS));
  936. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  937. I915_READ(INSTDONE1));
  938. printk(KERN_ERR " ACTHD: 0x%08x\n",
  939. I915_READ(ACTHD_I965));
  940. I915_WRITE(IPEIR_I965, ipeir);
  941. POSTING_READ(IPEIR_I965);
  942. }
  943. }
  944. I915_WRITE(EIR, eir);
  945. POSTING_READ(EIR);
  946. eir = I915_READ(EIR);
  947. if (eir) {
  948. /*
  949. * some errors might have become stuck,
  950. * mask them.
  951. */
  952. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  953. I915_WRITE(EMR, I915_READ(EMR) | eir);
  954. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  955. }
  956. }
  957. /**
  958. * i915_handle_error - handle an error interrupt
  959. * @dev: drm device
  960. *
  961. * Do some basic checking of regsiter state at error interrupt time and
  962. * dump it to the syslog. Also call i915_capture_error_state() to make
  963. * sure we get a record and make it available in debugfs. Fire a uevent
  964. * so userspace knows something bad happened (should trigger collection
  965. * of a ring dump etc.).
  966. */
  967. void i915_handle_error(struct drm_device *dev, bool wedged)
  968. {
  969. struct drm_i915_private *dev_priv = dev->dev_private;
  970. i915_capture_error_state(dev);
  971. i915_report_and_clear_eir(dev);
  972. if (wedged) {
  973. INIT_COMPLETION(dev_priv->error_completion);
  974. atomic_set(&dev_priv->mm.wedged, 1);
  975. /*
  976. * Wakeup waiting processes so they don't hang
  977. */
  978. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  979. if (HAS_BSD(dev))
  980. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  981. if (HAS_BLT(dev))
  982. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  983. }
  984. queue_work(dev_priv->wq, &dev_priv->error_work);
  985. }
  986. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  987. {
  988. drm_i915_private_t *dev_priv = dev->dev_private;
  989. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  990. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  991. struct drm_i915_gem_object *obj;
  992. struct intel_unpin_work *work;
  993. unsigned long flags;
  994. bool stall_detected;
  995. /* Ignore early vblank irqs */
  996. if (intel_crtc == NULL)
  997. return;
  998. spin_lock_irqsave(&dev->event_lock, flags);
  999. work = intel_crtc->unpin_work;
  1000. if (work == NULL || work->pending || !work->enable_stall_check) {
  1001. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1002. spin_unlock_irqrestore(&dev->event_lock, flags);
  1003. return;
  1004. }
  1005. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1006. obj = work->pending_flip_obj;
  1007. if (INTEL_INFO(dev)->gen >= 4) {
  1008. int dspsurf = DSPSURF(intel_crtc->plane);
  1009. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1010. } else {
  1011. int dspaddr = DSPADDR(intel_crtc->plane);
  1012. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1013. crtc->y * crtc->fb->pitch +
  1014. crtc->x * crtc->fb->bits_per_pixel/8);
  1015. }
  1016. spin_unlock_irqrestore(&dev->event_lock, flags);
  1017. if (stall_detected) {
  1018. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1019. intel_prepare_page_flip(dev, intel_crtc->plane);
  1020. }
  1021. }
  1022. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1023. {
  1024. struct drm_device *dev = (struct drm_device *) arg;
  1025. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1026. struct drm_i915_master_private *master_priv;
  1027. u32 iir, new_iir;
  1028. u32 pipe_stats[I915_MAX_PIPES];
  1029. u32 vblank_status;
  1030. int vblank = 0;
  1031. unsigned long irqflags;
  1032. int irq_received;
  1033. int ret = IRQ_NONE, pipe;
  1034. bool blc_event = false;
  1035. atomic_inc(&dev_priv->irq_received);
  1036. iir = I915_READ(IIR);
  1037. if (INTEL_INFO(dev)->gen >= 4)
  1038. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1039. else
  1040. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1041. for (;;) {
  1042. irq_received = iir != 0;
  1043. /* Can't rely on pipestat interrupt bit in iir as it might
  1044. * have been cleared after the pipestat interrupt was received.
  1045. * It doesn't set the bit in iir again, but it still produces
  1046. * interrupts (for non-MSI).
  1047. */
  1048. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1049. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1050. i915_handle_error(dev, false);
  1051. for_each_pipe(pipe) {
  1052. int reg = PIPESTAT(pipe);
  1053. pipe_stats[pipe] = I915_READ(reg);
  1054. /*
  1055. * Clear the PIPE*STAT regs before the IIR
  1056. */
  1057. if (pipe_stats[pipe] & 0x8000ffff) {
  1058. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1059. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1060. pipe_name(pipe));
  1061. I915_WRITE(reg, pipe_stats[pipe]);
  1062. irq_received = 1;
  1063. }
  1064. }
  1065. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1066. if (!irq_received)
  1067. break;
  1068. ret = IRQ_HANDLED;
  1069. /* Consume port. Then clear IIR or we'll miss events */
  1070. if ((I915_HAS_HOTPLUG(dev)) &&
  1071. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1072. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1073. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1074. hotplug_status);
  1075. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1076. queue_work(dev_priv->wq,
  1077. &dev_priv->hotplug_work);
  1078. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1079. I915_READ(PORT_HOTPLUG_STAT);
  1080. }
  1081. I915_WRITE(IIR, iir);
  1082. new_iir = I915_READ(IIR); /* Flush posted writes */
  1083. if (dev->primary->master) {
  1084. master_priv = dev->primary->master->driver_priv;
  1085. if (master_priv->sarea_priv)
  1086. master_priv->sarea_priv->last_dispatch =
  1087. READ_BREADCRUMB(dev_priv);
  1088. }
  1089. if (iir & I915_USER_INTERRUPT)
  1090. notify_ring(dev, &dev_priv->ring[RCS]);
  1091. if (iir & I915_BSD_USER_INTERRUPT)
  1092. notify_ring(dev, &dev_priv->ring[VCS]);
  1093. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1094. intel_prepare_page_flip(dev, 0);
  1095. if (dev_priv->flip_pending_is_done)
  1096. intel_finish_page_flip_plane(dev, 0);
  1097. }
  1098. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1099. intel_prepare_page_flip(dev, 1);
  1100. if (dev_priv->flip_pending_is_done)
  1101. intel_finish_page_flip_plane(dev, 1);
  1102. }
  1103. for_each_pipe(pipe) {
  1104. if (pipe_stats[pipe] & vblank_status &&
  1105. drm_handle_vblank(dev, pipe)) {
  1106. vblank++;
  1107. if (!dev_priv->flip_pending_is_done) {
  1108. i915_pageflip_stall_check(dev, pipe);
  1109. intel_finish_page_flip(dev, pipe);
  1110. }
  1111. }
  1112. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1113. blc_event = true;
  1114. }
  1115. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1116. intel_opregion_asle_intr(dev);
  1117. /* With MSI, interrupts are only generated when iir
  1118. * transitions from zero to nonzero. If another bit got
  1119. * set while we were handling the existing iir bits, then
  1120. * we would never get another interrupt.
  1121. *
  1122. * This is fine on non-MSI as well, as if we hit this path
  1123. * we avoid exiting the interrupt handler only to generate
  1124. * another one.
  1125. *
  1126. * Note that for MSI this could cause a stray interrupt report
  1127. * if an interrupt landed in the time between writing IIR and
  1128. * the posting read. This should be rare enough to never
  1129. * trigger the 99% of 100,000 interrupts test for disabling
  1130. * stray interrupts.
  1131. */
  1132. iir = new_iir;
  1133. }
  1134. return ret;
  1135. }
  1136. static int i915_emit_irq(struct drm_device * dev)
  1137. {
  1138. drm_i915_private_t *dev_priv = dev->dev_private;
  1139. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1140. i915_kernel_lost_context(dev);
  1141. DRM_DEBUG_DRIVER("\n");
  1142. dev_priv->counter++;
  1143. if (dev_priv->counter > 0x7FFFFFFFUL)
  1144. dev_priv->counter = 1;
  1145. if (master_priv->sarea_priv)
  1146. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1147. if (BEGIN_LP_RING(4) == 0) {
  1148. OUT_RING(MI_STORE_DWORD_INDEX);
  1149. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1150. OUT_RING(dev_priv->counter);
  1151. OUT_RING(MI_USER_INTERRUPT);
  1152. ADVANCE_LP_RING();
  1153. }
  1154. return dev_priv->counter;
  1155. }
  1156. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1157. {
  1158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1159. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1160. int ret = 0;
  1161. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1162. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1163. READ_BREADCRUMB(dev_priv));
  1164. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1165. if (master_priv->sarea_priv)
  1166. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1167. return 0;
  1168. }
  1169. if (master_priv->sarea_priv)
  1170. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1171. if (ring->irq_get(ring)) {
  1172. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1173. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1174. ring->irq_put(ring);
  1175. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1176. ret = -EBUSY;
  1177. if (ret == -EBUSY) {
  1178. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1179. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1180. }
  1181. return ret;
  1182. }
  1183. /* Needs the lock as it touches the ring.
  1184. */
  1185. int i915_irq_emit(struct drm_device *dev, void *data,
  1186. struct drm_file *file_priv)
  1187. {
  1188. drm_i915_private_t *dev_priv = dev->dev_private;
  1189. drm_i915_irq_emit_t *emit = data;
  1190. int result;
  1191. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1192. DRM_ERROR("called with no initialization\n");
  1193. return -EINVAL;
  1194. }
  1195. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1196. mutex_lock(&dev->struct_mutex);
  1197. result = i915_emit_irq(dev);
  1198. mutex_unlock(&dev->struct_mutex);
  1199. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1200. DRM_ERROR("copy_to_user\n");
  1201. return -EFAULT;
  1202. }
  1203. return 0;
  1204. }
  1205. /* Doesn't need the hardware lock.
  1206. */
  1207. int i915_irq_wait(struct drm_device *dev, void *data,
  1208. struct drm_file *file_priv)
  1209. {
  1210. drm_i915_private_t *dev_priv = dev->dev_private;
  1211. drm_i915_irq_wait_t *irqwait = data;
  1212. if (!dev_priv) {
  1213. DRM_ERROR("called with no initialization\n");
  1214. return -EINVAL;
  1215. }
  1216. return i915_wait_irq(dev, irqwait->irq_seq);
  1217. }
  1218. /* Called from drm generic code, passed 'crtc' which
  1219. * we use as a pipe index
  1220. */
  1221. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1222. {
  1223. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1224. unsigned long irqflags;
  1225. if (!i915_pipe_enabled(dev, pipe))
  1226. return -EINVAL;
  1227. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1228. if (INTEL_INFO(dev)->gen >= 4)
  1229. i915_enable_pipestat(dev_priv, pipe,
  1230. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1231. else
  1232. i915_enable_pipestat(dev_priv, pipe,
  1233. PIPE_VBLANK_INTERRUPT_ENABLE);
  1234. /* maintain vblank delivery even in deep C-states */
  1235. if (dev_priv->info->gen == 3)
  1236. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1237. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1238. return 0;
  1239. }
  1240. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1241. {
  1242. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1243. unsigned long irqflags;
  1244. if (!i915_pipe_enabled(dev, pipe))
  1245. return -EINVAL;
  1246. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1247. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1248. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1249. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1250. return 0;
  1251. }
  1252. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1253. {
  1254. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1255. unsigned long irqflags;
  1256. if (!i915_pipe_enabled(dev, pipe))
  1257. return -EINVAL;
  1258. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1259. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1260. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1261. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1262. return 0;
  1263. }
  1264. /* Called from drm generic code, passed 'crtc' which
  1265. * we use as a pipe index
  1266. */
  1267. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1268. {
  1269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1270. unsigned long irqflags;
  1271. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1272. if (dev_priv->info->gen == 3)
  1273. I915_WRITE(INSTPM,
  1274. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1275. i915_disable_pipestat(dev_priv, pipe,
  1276. PIPE_VBLANK_INTERRUPT_ENABLE |
  1277. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1278. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1279. }
  1280. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1281. {
  1282. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1283. unsigned long irqflags;
  1284. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1285. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1286. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1287. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1288. }
  1289. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1290. {
  1291. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1292. unsigned long irqflags;
  1293. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1294. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1295. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1296. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1297. }
  1298. /* Set the vblank monitor pipe
  1299. */
  1300. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1301. struct drm_file *file_priv)
  1302. {
  1303. drm_i915_private_t *dev_priv = dev->dev_private;
  1304. if (!dev_priv) {
  1305. DRM_ERROR("called with no initialization\n");
  1306. return -EINVAL;
  1307. }
  1308. return 0;
  1309. }
  1310. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1311. struct drm_file *file_priv)
  1312. {
  1313. drm_i915_private_t *dev_priv = dev->dev_private;
  1314. drm_i915_vblank_pipe_t *pipe = data;
  1315. if (!dev_priv) {
  1316. DRM_ERROR("called with no initialization\n");
  1317. return -EINVAL;
  1318. }
  1319. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1320. return 0;
  1321. }
  1322. /**
  1323. * Schedule buffer swap at given vertical blank.
  1324. */
  1325. int i915_vblank_swap(struct drm_device *dev, void *data,
  1326. struct drm_file *file_priv)
  1327. {
  1328. /* The delayed swap mechanism was fundamentally racy, and has been
  1329. * removed. The model was that the client requested a delayed flip/swap
  1330. * from the kernel, then waited for vblank before continuing to perform
  1331. * rendering. The problem was that the kernel might wake the client
  1332. * up before it dispatched the vblank swap (since the lock has to be
  1333. * held while touching the ringbuffer), in which case the client would
  1334. * clear and start the next frame before the swap occurred, and
  1335. * flicker would occur in addition to likely missing the vblank.
  1336. *
  1337. * In the absence of this ioctl, userland falls back to a correct path
  1338. * of waiting for a vblank, then dispatching the swap on its own.
  1339. * Context switching to userland and back is plenty fast enough for
  1340. * meeting the requirements of vblank swapping.
  1341. */
  1342. return -EINVAL;
  1343. }
  1344. static u32
  1345. ring_last_seqno(struct intel_ring_buffer *ring)
  1346. {
  1347. return list_entry(ring->request_list.prev,
  1348. struct drm_i915_gem_request, list)->seqno;
  1349. }
  1350. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1351. {
  1352. if (list_empty(&ring->request_list) ||
  1353. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1354. /* Issue a wake-up to catch stuck h/w. */
  1355. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1356. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1357. ring->name,
  1358. ring->waiting_seqno,
  1359. ring->get_seqno(ring));
  1360. wake_up_all(&ring->irq_queue);
  1361. *err = true;
  1362. }
  1363. return true;
  1364. }
  1365. return false;
  1366. }
  1367. static bool kick_ring(struct intel_ring_buffer *ring)
  1368. {
  1369. struct drm_device *dev = ring->dev;
  1370. struct drm_i915_private *dev_priv = dev->dev_private;
  1371. u32 tmp = I915_READ_CTL(ring);
  1372. if (tmp & RING_WAIT) {
  1373. DRM_ERROR("Kicking stuck wait on %s\n",
  1374. ring->name);
  1375. I915_WRITE_CTL(ring, tmp);
  1376. return true;
  1377. }
  1378. if (IS_GEN6(dev) &&
  1379. (tmp & RING_WAIT_SEMAPHORE)) {
  1380. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1381. ring->name);
  1382. I915_WRITE_CTL(ring, tmp);
  1383. return true;
  1384. }
  1385. return false;
  1386. }
  1387. /**
  1388. * This is called when the chip hasn't reported back with completed
  1389. * batchbuffers in a long time. The first time this is called we simply record
  1390. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1391. * again, we assume the chip is wedged and try to fix it.
  1392. */
  1393. void i915_hangcheck_elapsed(unsigned long data)
  1394. {
  1395. struct drm_device *dev = (struct drm_device *)data;
  1396. drm_i915_private_t *dev_priv = dev->dev_private;
  1397. uint32_t acthd, instdone, instdone1;
  1398. bool err = false;
  1399. if (!i915_enable_hangcheck)
  1400. return;
  1401. /* If all work is done then ACTHD clearly hasn't advanced. */
  1402. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1403. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1404. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1405. dev_priv->hangcheck_count = 0;
  1406. if (err)
  1407. goto repeat;
  1408. return;
  1409. }
  1410. if (INTEL_INFO(dev)->gen < 4) {
  1411. acthd = I915_READ(ACTHD);
  1412. instdone = I915_READ(INSTDONE);
  1413. instdone1 = 0;
  1414. } else {
  1415. acthd = I915_READ(ACTHD_I965);
  1416. instdone = I915_READ(INSTDONE_I965);
  1417. instdone1 = I915_READ(INSTDONE1);
  1418. }
  1419. if (dev_priv->last_acthd == acthd &&
  1420. dev_priv->last_instdone == instdone &&
  1421. dev_priv->last_instdone1 == instdone1) {
  1422. if (dev_priv->hangcheck_count++ > 1) {
  1423. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1424. if (!IS_GEN2(dev)) {
  1425. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1426. * If so we can simply poke the RB_WAIT bit
  1427. * and break the hang. This should work on
  1428. * all but the second generation chipsets.
  1429. */
  1430. if (kick_ring(&dev_priv->ring[RCS]))
  1431. goto repeat;
  1432. if (HAS_BSD(dev) &&
  1433. kick_ring(&dev_priv->ring[VCS]))
  1434. goto repeat;
  1435. if (HAS_BLT(dev) &&
  1436. kick_ring(&dev_priv->ring[BCS]))
  1437. goto repeat;
  1438. }
  1439. i915_handle_error(dev, true);
  1440. return;
  1441. }
  1442. } else {
  1443. dev_priv->hangcheck_count = 0;
  1444. dev_priv->last_acthd = acthd;
  1445. dev_priv->last_instdone = instdone;
  1446. dev_priv->last_instdone1 = instdone1;
  1447. }
  1448. repeat:
  1449. /* Reset timer case chip hangs without another request being added */
  1450. mod_timer(&dev_priv->hangcheck_timer,
  1451. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1452. }
  1453. /* drm_dma.h hooks
  1454. */
  1455. static void ironlake_irq_preinstall(struct drm_device *dev)
  1456. {
  1457. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1458. atomic_set(&dev_priv->irq_received, 0);
  1459. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1460. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1461. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1462. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1463. I915_WRITE(HWSTAM, 0xeffe);
  1464. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1465. /* Workaround stalls observed on Sandy Bridge GPUs by
  1466. * making the blitter command streamer generate a
  1467. * write to the Hardware Status Page for
  1468. * MI_USER_INTERRUPT. This appears to serialize the
  1469. * previous seqno write out before the interrupt
  1470. * happens.
  1471. */
  1472. I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
  1473. I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
  1474. }
  1475. /* XXX hotplug from PCH */
  1476. I915_WRITE(DEIMR, 0xffffffff);
  1477. I915_WRITE(DEIER, 0x0);
  1478. POSTING_READ(DEIER);
  1479. /* and GT */
  1480. I915_WRITE(GTIMR, 0xffffffff);
  1481. I915_WRITE(GTIER, 0x0);
  1482. POSTING_READ(GTIER);
  1483. /* south display irq */
  1484. I915_WRITE(SDEIMR, 0xffffffff);
  1485. I915_WRITE(SDEIER, 0x0);
  1486. POSTING_READ(SDEIER);
  1487. }
  1488. static int ironlake_irq_postinstall(struct drm_device *dev)
  1489. {
  1490. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1491. /* enable kind of interrupts always enabled */
  1492. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1493. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1494. u32 render_irqs;
  1495. u32 hotplug_mask;
  1496. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1497. if (HAS_BSD(dev))
  1498. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1499. if (HAS_BLT(dev))
  1500. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1501. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1502. dev_priv->irq_mask = ~display_mask;
  1503. /* should always can generate irq */
  1504. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1505. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1506. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1507. POSTING_READ(DEIER);
  1508. dev_priv->gt_irq_mask = ~0;
  1509. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1510. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1511. if (IS_GEN6(dev))
  1512. render_irqs =
  1513. GT_USER_INTERRUPT |
  1514. GT_GEN6_BSD_USER_INTERRUPT |
  1515. GT_BLT_USER_INTERRUPT;
  1516. else
  1517. render_irqs =
  1518. GT_USER_INTERRUPT |
  1519. GT_PIPE_NOTIFY |
  1520. GT_BSD_USER_INTERRUPT;
  1521. I915_WRITE(GTIER, render_irqs);
  1522. POSTING_READ(GTIER);
  1523. if (HAS_PCH_CPT(dev)) {
  1524. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1525. SDE_PORTB_HOTPLUG_CPT |
  1526. SDE_PORTC_HOTPLUG_CPT |
  1527. SDE_PORTD_HOTPLUG_CPT);
  1528. } else {
  1529. hotplug_mask = (SDE_CRT_HOTPLUG |
  1530. SDE_PORTB_HOTPLUG |
  1531. SDE_PORTC_HOTPLUG |
  1532. SDE_PORTD_HOTPLUG |
  1533. SDE_AUX_MASK);
  1534. }
  1535. dev_priv->pch_irq_mask = ~hotplug_mask;
  1536. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1537. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1538. I915_WRITE(SDEIER, hotplug_mask);
  1539. POSTING_READ(SDEIER);
  1540. if (IS_IRONLAKE_M(dev)) {
  1541. /* Clear & enable PCU event interrupts */
  1542. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1543. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1544. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1545. }
  1546. return 0;
  1547. }
  1548. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1549. {
  1550. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1551. /* enable kind of interrupts always enabled */
  1552. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1553. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1554. DE_PLANEB_FLIP_DONE_IVB;
  1555. u32 render_irqs;
  1556. u32 hotplug_mask;
  1557. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1558. if (HAS_BSD(dev))
  1559. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1560. if (HAS_BLT(dev))
  1561. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1562. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1563. dev_priv->irq_mask = ~display_mask;
  1564. /* should always can generate irq */
  1565. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1566. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1567. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1568. DE_PIPEB_VBLANK_IVB);
  1569. POSTING_READ(DEIER);
  1570. dev_priv->gt_irq_mask = ~0;
  1571. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1572. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1573. render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
  1574. GT_BLT_USER_INTERRUPT;
  1575. I915_WRITE(GTIER, render_irqs);
  1576. POSTING_READ(GTIER);
  1577. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1578. SDE_PORTB_HOTPLUG_CPT |
  1579. SDE_PORTC_HOTPLUG_CPT |
  1580. SDE_PORTD_HOTPLUG_CPT);
  1581. dev_priv->pch_irq_mask = ~hotplug_mask;
  1582. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1583. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1584. I915_WRITE(SDEIER, hotplug_mask);
  1585. POSTING_READ(SDEIER);
  1586. return 0;
  1587. }
  1588. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1589. {
  1590. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1591. int pipe;
  1592. atomic_set(&dev_priv->irq_received, 0);
  1593. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1594. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1595. if (I915_HAS_HOTPLUG(dev)) {
  1596. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1597. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1598. }
  1599. I915_WRITE(HWSTAM, 0xeffe);
  1600. for_each_pipe(pipe)
  1601. I915_WRITE(PIPESTAT(pipe), 0);
  1602. I915_WRITE(IMR, 0xffffffff);
  1603. I915_WRITE(IER, 0x0);
  1604. POSTING_READ(IER);
  1605. }
  1606. /*
  1607. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1608. * enabled correctly.
  1609. */
  1610. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1611. {
  1612. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1613. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1614. u32 error_mask;
  1615. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1616. /* Unmask the interrupts that we always want on. */
  1617. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1618. dev_priv->pipestat[0] = 0;
  1619. dev_priv->pipestat[1] = 0;
  1620. if (I915_HAS_HOTPLUG(dev)) {
  1621. /* Enable in IER... */
  1622. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1623. /* and unmask in IMR */
  1624. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1625. }
  1626. /*
  1627. * Enable some error detection, note the instruction error mask
  1628. * bit is reserved, so we leave it masked.
  1629. */
  1630. if (IS_G4X(dev)) {
  1631. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1632. GM45_ERROR_MEM_PRIV |
  1633. GM45_ERROR_CP_PRIV |
  1634. I915_ERROR_MEMORY_REFRESH);
  1635. } else {
  1636. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1637. I915_ERROR_MEMORY_REFRESH);
  1638. }
  1639. I915_WRITE(EMR, error_mask);
  1640. I915_WRITE(IMR, dev_priv->irq_mask);
  1641. I915_WRITE(IER, enable_mask);
  1642. POSTING_READ(IER);
  1643. if (I915_HAS_HOTPLUG(dev)) {
  1644. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1645. /* Note HDMI and DP share bits */
  1646. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1647. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1648. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1649. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1650. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1651. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1652. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1653. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1654. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1655. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1656. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1657. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1658. /* Programming the CRT detection parameters tends
  1659. to generate a spurious hotplug event about three
  1660. seconds later. So just do it once.
  1661. */
  1662. if (IS_G4X(dev))
  1663. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1664. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1665. }
  1666. /* Ignore TV since it's buggy */
  1667. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1668. }
  1669. intel_opregion_enable_asle(dev);
  1670. return 0;
  1671. }
  1672. static void ironlake_irq_uninstall(struct drm_device *dev)
  1673. {
  1674. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1675. if (!dev_priv)
  1676. return;
  1677. dev_priv->vblank_pipe = 0;
  1678. I915_WRITE(HWSTAM, 0xffffffff);
  1679. I915_WRITE(DEIMR, 0xffffffff);
  1680. I915_WRITE(DEIER, 0x0);
  1681. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1682. I915_WRITE(GTIMR, 0xffffffff);
  1683. I915_WRITE(GTIER, 0x0);
  1684. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1685. }
  1686. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1687. {
  1688. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1689. int pipe;
  1690. if (!dev_priv)
  1691. return;
  1692. dev_priv->vblank_pipe = 0;
  1693. if (I915_HAS_HOTPLUG(dev)) {
  1694. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1695. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1696. }
  1697. I915_WRITE(HWSTAM, 0xffffffff);
  1698. for_each_pipe(pipe)
  1699. I915_WRITE(PIPESTAT(pipe), 0);
  1700. I915_WRITE(IMR, 0xffffffff);
  1701. I915_WRITE(IER, 0x0);
  1702. for_each_pipe(pipe)
  1703. I915_WRITE(PIPESTAT(pipe),
  1704. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1705. I915_WRITE(IIR, I915_READ(IIR));
  1706. }
  1707. void intel_irq_init(struct drm_device *dev)
  1708. {
  1709. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1710. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1711. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
  1712. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1713. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1714. }
  1715. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  1716. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  1717. if (IS_IVYBRIDGE(dev)) {
  1718. /* Share pre & uninstall handlers with ILK/SNB */
  1719. dev->driver->irq_handler = ivybridge_irq_handler;
  1720. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1721. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  1722. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1723. dev->driver->enable_vblank = ivybridge_enable_vblank;
  1724. dev->driver->disable_vblank = ivybridge_disable_vblank;
  1725. } else if (HAS_PCH_SPLIT(dev)) {
  1726. dev->driver->irq_handler = ironlake_irq_handler;
  1727. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1728. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1729. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1730. dev->driver->enable_vblank = ironlake_enable_vblank;
  1731. dev->driver->disable_vblank = ironlake_disable_vblank;
  1732. } else {
  1733. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1734. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1735. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1736. dev->driver->irq_handler = i915_driver_irq_handler;
  1737. dev->driver->enable_vblank = i915_enable_vblank;
  1738. dev->driver->disable_vblank = i915_disable_vblank;
  1739. }
  1740. }