i915_drv.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset __read_mostly = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. MODULE_PARM_DESC(modeset,
  40. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  41. "1=on, -1=force vga console preference [default])");
  42. unsigned int i915_fbpercrtc __always_unused = 0;
  43. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  44. int i915_panel_ignore_lid __read_mostly = 0;
  45. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  46. MODULE_PARM_DESC(panel_ignore_lid,
  47. "Override lid status (0=autodetect [default], 1=lid open, "
  48. "-1=lid closed)");
  49. unsigned int i915_powersave __read_mostly = 1;
  50. module_param_named(powersave, i915_powersave, int, 0600);
  51. MODULE_PARM_DESC(powersave,
  52. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  53. unsigned int i915_semaphores __read_mostly = 0;
  54. module_param_named(semaphores, i915_semaphores, int, 0600);
  55. MODULE_PARM_DESC(semaphores,
  56. "Use semaphores for inter-ring sync (default: false)");
  57. unsigned int i915_enable_rc6 __read_mostly = 0;
  58. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  59. MODULE_PARM_DESC(i915_enable_rc6,
  60. "Enable power-saving render C-state 6 (default: true)");
  61. unsigned int i915_enable_fbc __read_mostly = 1;
  62. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  63. MODULE_PARM_DESC(i915_enable_fbc,
  64. "Enable frame buffer compression for power savings "
  65. "(default: false)");
  66. unsigned int i915_lvds_downclock __read_mostly = 0;
  67. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  68. MODULE_PARM_DESC(lvds_downclock,
  69. "Use panel (LVDS/eDP) downclocking for power savings "
  70. "(default: false)");
  71. unsigned int i915_panel_use_ssc __read_mostly = 1;
  72. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  73. MODULE_PARM_DESC(lvds_use_ssc,
  74. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  75. "(default: true)");
  76. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  77. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  78. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  79. "Override selection of SDVO panel mode in the VBT "
  80. "(default: auto)");
  81. static bool i915_try_reset __read_mostly = true;
  82. module_param_named(reset, i915_try_reset, bool, 0600);
  83. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  84. bool i915_enable_hangcheck __read_mostly = true;
  85. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  86. MODULE_PARM_DESC(enable_hangcheck,
  87. "Periodically check GPU activity for detecting hangs. "
  88. "WARNING: Disabling this can cause system wide hangs. "
  89. "(default: true)");
  90. static struct drm_driver driver;
  91. extern int intel_agp_enabled;
  92. #define INTEL_VGA_DEVICE(id, info) { \
  93. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  94. .class_mask = 0xff0000, \
  95. .vendor = 0x8086, \
  96. .device = id, \
  97. .subvendor = PCI_ANY_ID, \
  98. .subdevice = PCI_ANY_ID, \
  99. .driver_data = (unsigned long) info }
  100. static const struct intel_device_info intel_i830_info = {
  101. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  102. .has_overlay = 1, .overlay_needs_physical = 1,
  103. };
  104. static const struct intel_device_info intel_845g_info = {
  105. .gen = 2,
  106. .has_overlay = 1, .overlay_needs_physical = 1,
  107. };
  108. static const struct intel_device_info intel_i85x_info = {
  109. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  110. .cursor_needs_physical = 1,
  111. .has_overlay = 1, .overlay_needs_physical = 1,
  112. };
  113. static const struct intel_device_info intel_i865g_info = {
  114. .gen = 2,
  115. .has_overlay = 1, .overlay_needs_physical = 1,
  116. };
  117. static const struct intel_device_info intel_i915g_info = {
  118. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  119. .has_overlay = 1, .overlay_needs_physical = 1,
  120. };
  121. static const struct intel_device_info intel_i915gm_info = {
  122. .gen = 3, .is_mobile = 1,
  123. .cursor_needs_physical = 1,
  124. .has_overlay = 1, .overlay_needs_physical = 1,
  125. .supports_tv = 1,
  126. };
  127. static const struct intel_device_info intel_i945g_info = {
  128. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i945gm_info = {
  132. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  133. .has_hotplug = 1, .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. .supports_tv = 1,
  136. };
  137. static const struct intel_device_info intel_i965g_info = {
  138. .gen = 4, .is_broadwater = 1,
  139. .has_hotplug = 1,
  140. .has_overlay = 1,
  141. };
  142. static const struct intel_device_info intel_i965gm_info = {
  143. .gen = 4, .is_crestline = 1,
  144. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  145. .has_overlay = 1,
  146. .supports_tv = 1,
  147. };
  148. static const struct intel_device_info intel_g33_info = {
  149. .gen = 3, .is_g33 = 1,
  150. .need_gfx_hws = 1, .has_hotplug = 1,
  151. .has_overlay = 1,
  152. };
  153. static const struct intel_device_info intel_g45_info = {
  154. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  155. .has_pipe_cxsr = 1, .has_hotplug = 1,
  156. .has_bsd_ring = 1,
  157. };
  158. static const struct intel_device_info intel_gm45_info = {
  159. .gen = 4, .is_g4x = 1,
  160. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  161. .has_pipe_cxsr = 1, .has_hotplug = 1,
  162. .supports_tv = 1,
  163. .has_bsd_ring = 1,
  164. };
  165. static const struct intel_device_info intel_pineview_info = {
  166. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  167. .need_gfx_hws = 1, .has_hotplug = 1,
  168. .has_overlay = 1,
  169. };
  170. static const struct intel_device_info intel_ironlake_d_info = {
  171. .gen = 5,
  172. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  173. .has_bsd_ring = 1,
  174. };
  175. static const struct intel_device_info intel_ironlake_m_info = {
  176. .gen = 5, .is_mobile = 1,
  177. .need_gfx_hws = 1, .has_hotplug = 1,
  178. .has_fbc = 1,
  179. .has_bsd_ring = 1,
  180. };
  181. static const struct intel_device_info intel_sandybridge_d_info = {
  182. .gen = 6,
  183. .need_gfx_hws = 1, .has_hotplug = 1,
  184. .has_bsd_ring = 1,
  185. .has_blt_ring = 1,
  186. };
  187. static const struct intel_device_info intel_sandybridge_m_info = {
  188. .gen = 6, .is_mobile = 1,
  189. .need_gfx_hws = 1, .has_hotplug = 1,
  190. .has_fbc = 1,
  191. .has_bsd_ring = 1,
  192. .has_blt_ring = 1,
  193. };
  194. static const struct intel_device_info intel_ivybridge_d_info = {
  195. .is_ivybridge = 1, .gen = 7,
  196. .need_gfx_hws = 1, .has_hotplug = 1,
  197. .has_bsd_ring = 1,
  198. .has_blt_ring = 1,
  199. };
  200. static const struct intel_device_info intel_ivybridge_m_info = {
  201. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  202. .need_gfx_hws = 1, .has_hotplug = 1,
  203. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. };
  207. static const struct pci_device_id pciidlist[] = { /* aka */
  208. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  209. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  210. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  211. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  212. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  213. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  214. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  215. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  216. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  217. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  218. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  219. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  220. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  221. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  222. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  223. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  224. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  225. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  226. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  227. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  228. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  229. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  230. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  231. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  232. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  233. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  234. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  235. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  236. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  237. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  238. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  239. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  240. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  241. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  242. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  243. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  244. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  245. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  246. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  247. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  248. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  249. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  250. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  251. {0, 0, 0}
  252. };
  253. #if defined(CONFIG_DRM_I915_KMS)
  254. MODULE_DEVICE_TABLE(pci, pciidlist);
  255. #endif
  256. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  257. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  258. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  259. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  260. void intel_detect_pch (struct drm_device *dev)
  261. {
  262. struct drm_i915_private *dev_priv = dev->dev_private;
  263. struct pci_dev *pch;
  264. /*
  265. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  266. * make graphics device passthrough work easy for VMM, that only
  267. * need to expose ISA bridge to let driver know the real hardware
  268. * underneath. This is a requirement from virtualization team.
  269. */
  270. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  271. if (pch) {
  272. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  273. int id;
  274. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  275. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  276. dev_priv->pch_type = PCH_IBX;
  277. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  278. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  279. dev_priv->pch_type = PCH_CPT;
  280. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  281. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  282. /* PantherPoint is CPT compatible */
  283. dev_priv->pch_type = PCH_CPT;
  284. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  285. }
  286. }
  287. pci_dev_put(pch);
  288. }
  289. }
  290. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  291. {
  292. int count;
  293. count = 0;
  294. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  295. udelay(10);
  296. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  297. POSTING_READ(FORCEWAKE);
  298. count = 0;
  299. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  300. udelay(10);
  301. }
  302. /*
  303. * Generally this is called implicitly by the register read function. However,
  304. * if some sequence requires the GT to not power down then this function should
  305. * be called at the beginning of the sequence followed by a call to
  306. * gen6_gt_force_wake_put() at the end of the sequence.
  307. */
  308. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  309. {
  310. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  311. /* Forcewake is atomic in case we get in here without the lock */
  312. if (atomic_add_return(1, &dev_priv->forcewake_count) == 1)
  313. __gen6_gt_force_wake_get(dev_priv);
  314. }
  315. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  316. {
  317. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  318. POSTING_READ(FORCEWAKE);
  319. }
  320. /*
  321. * see gen6_gt_force_wake_get()
  322. */
  323. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  324. {
  325. WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
  326. if (atomic_dec_and_test(&dev_priv->forcewake_count))
  327. __gen6_gt_force_wake_put(dev_priv);
  328. }
  329. void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  330. {
  331. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES ) {
  332. int loop = 500;
  333. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  334. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  335. udelay(10);
  336. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  337. }
  338. WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
  339. dev_priv->gt_fifo_count = fifo;
  340. }
  341. dev_priv->gt_fifo_count--;
  342. }
  343. static int i915_drm_freeze(struct drm_device *dev)
  344. {
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. drm_kms_helper_poll_disable(dev);
  347. pci_save_state(dev->pdev);
  348. /* If KMS is active, we do the leavevt stuff here */
  349. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  350. int error = i915_gem_idle(dev);
  351. if (error) {
  352. dev_err(&dev->pdev->dev,
  353. "GEM idle failed, resume might fail\n");
  354. return error;
  355. }
  356. drm_irq_uninstall(dev);
  357. }
  358. i915_save_state(dev);
  359. intel_opregion_fini(dev);
  360. /* Modeset on resume, not lid events */
  361. dev_priv->modeset_on_lid = 0;
  362. return 0;
  363. }
  364. int i915_suspend(struct drm_device *dev, pm_message_t state)
  365. {
  366. int error;
  367. if (!dev || !dev->dev_private) {
  368. DRM_ERROR("dev: %p\n", dev);
  369. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  370. return -ENODEV;
  371. }
  372. if (state.event == PM_EVENT_PRETHAW)
  373. return 0;
  374. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  375. return 0;
  376. error = i915_drm_freeze(dev);
  377. if (error)
  378. return error;
  379. if (state.event == PM_EVENT_SUSPEND) {
  380. /* Shut down the device */
  381. pci_disable_device(dev->pdev);
  382. pci_set_power_state(dev->pdev, PCI_D3hot);
  383. }
  384. return 0;
  385. }
  386. static int i915_drm_thaw(struct drm_device *dev)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. int error = 0;
  390. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  391. mutex_lock(&dev->struct_mutex);
  392. i915_gem_restore_gtt_mappings(dev);
  393. mutex_unlock(&dev->struct_mutex);
  394. }
  395. i915_restore_state(dev);
  396. intel_opregion_setup(dev);
  397. /* KMS EnterVT equivalent */
  398. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  399. mutex_lock(&dev->struct_mutex);
  400. dev_priv->mm.suspended = 0;
  401. error = i915_gem_init_ringbuffer(dev);
  402. mutex_unlock(&dev->struct_mutex);
  403. drm_mode_config_reset(dev);
  404. drm_irq_install(dev);
  405. /* Resume the modeset for every activated CRTC */
  406. drm_helper_resume_force_mode(dev);
  407. if (IS_IRONLAKE_M(dev))
  408. ironlake_enable_rc6(dev);
  409. }
  410. intel_opregion_init(dev);
  411. dev_priv->modeset_on_lid = 0;
  412. return error;
  413. }
  414. int i915_resume(struct drm_device *dev)
  415. {
  416. int ret;
  417. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  418. return 0;
  419. if (pci_enable_device(dev->pdev))
  420. return -EIO;
  421. pci_set_master(dev->pdev);
  422. ret = i915_drm_thaw(dev);
  423. if (ret)
  424. return ret;
  425. drm_kms_helper_poll_enable(dev);
  426. return 0;
  427. }
  428. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  429. {
  430. struct drm_i915_private *dev_priv = dev->dev_private;
  431. if (IS_I85X(dev))
  432. return -ENODEV;
  433. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  434. POSTING_READ(D_STATE);
  435. if (IS_I830(dev) || IS_845G(dev)) {
  436. I915_WRITE(DEBUG_RESET_I830,
  437. DEBUG_RESET_DISPLAY |
  438. DEBUG_RESET_RENDER |
  439. DEBUG_RESET_FULL);
  440. POSTING_READ(DEBUG_RESET_I830);
  441. msleep(1);
  442. I915_WRITE(DEBUG_RESET_I830, 0);
  443. POSTING_READ(DEBUG_RESET_I830);
  444. }
  445. msleep(1);
  446. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  447. POSTING_READ(D_STATE);
  448. return 0;
  449. }
  450. static int i965_reset_complete(struct drm_device *dev)
  451. {
  452. u8 gdrst;
  453. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  454. return gdrst & 0x1;
  455. }
  456. static int i965_do_reset(struct drm_device *dev, u8 flags)
  457. {
  458. u8 gdrst;
  459. /*
  460. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  461. * well as the reset bit (GR/bit 0). Setting the GR bit
  462. * triggers the reset; when done, the hardware will clear it.
  463. */
  464. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  465. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  466. return wait_for(i965_reset_complete(dev), 500);
  467. }
  468. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  469. {
  470. struct drm_i915_private *dev_priv = dev->dev_private;
  471. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  472. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  473. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  474. }
  475. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  476. {
  477. struct drm_i915_private *dev_priv = dev->dev_private;
  478. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  479. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  480. }
  481. /**
  482. * i965_reset - reset chip after a hang
  483. * @dev: drm device to reset
  484. * @flags: reset domains
  485. *
  486. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  487. * reset or otherwise an error code.
  488. *
  489. * Procedure is fairly simple:
  490. * - reset the chip using the reset reg
  491. * - re-init context state
  492. * - re-init hardware status page
  493. * - re-init ring buffer
  494. * - re-init interrupt state
  495. * - re-init display
  496. */
  497. int i915_reset(struct drm_device *dev, u8 flags)
  498. {
  499. drm_i915_private_t *dev_priv = dev->dev_private;
  500. /*
  501. * We really should only reset the display subsystem if we actually
  502. * need to
  503. */
  504. bool need_display = true;
  505. int ret;
  506. if (!i915_try_reset)
  507. return 0;
  508. if (!mutex_trylock(&dev->struct_mutex))
  509. return -EBUSY;
  510. i915_gem_reset(dev);
  511. ret = -ENODEV;
  512. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  513. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  514. } else switch (INTEL_INFO(dev)->gen) {
  515. case 7:
  516. case 6:
  517. ret = gen6_do_reset(dev, flags);
  518. /* If reset with a user forcewake, try to restore */
  519. if (atomic_read(&dev_priv->forcewake_count))
  520. __gen6_gt_force_wake_get(dev_priv);
  521. break;
  522. case 5:
  523. ret = ironlake_do_reset(dev, flags);
  524. break;
  525. case 4:
  526. ret = i965_do_reset(dev, flags);
  527. break;
  528. case 2:
  529. ret = i8xx_do_reset(dev, flags);
  530. break;
  531. }
  532. dev_priv->last_gpu_reset = get_seconds();
  533. if (ret) {
  534. DRM_ERROR("Failed to reset chip.\n");
  535. mutex_unlock(&dev->struct_mutex);
  536. return ret;
  537. }
  538. /* Ok, now get things going again... */
  539. /*
  540. * Everything depends on having the GTT running, so we need to start
  541. * there. Fortunately we don't need to do this unless we reset the
  542. * chip at a PCI level.
  543. *
  544. * Next we need to restore the context, but we don't use those
  545. * yet either...
  546. *
  547. * Ring buffer needs to be re-initialized in the KMS case, or if X
  548. * was running at the time of the reset (i.e. we weren't VT
  549. * switched away).
  550. */
  551. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  552. !dev_priv->mm.suspended) {
  553. dev_priv->mm.suspended = 0;
  554. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  555. if (HAS_BSD(dev))
  556. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  557. if (HAS_BLT(dev))
  558. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  559. mutex_unlock(&dev->struct_mutex);
  560. drm_irq_uninstall(dev);
  561. drm_mode_config_reset(dev);
  562. drm_irq_install(dev);
  563. mutex_lock(&dev->struct_mutex);
  564. }
  565. mutex_unlock(&dev->struct_mutex);
  566. /*
  567. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  568. * need to retrain the display link and cannot just restore the register
  569. * values.
  570. */
  571. if (need_display) {
  572. mutex_lock(&dev->mode_config.mutex);
  573. drm_helper_resume_force_mode(dev);
  574. mutex_unlock(&dev->mode_config.mutex);
  575. }
  576. return 0;
  577. }
  578. static int __devinit
  579. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  580. {
  581. /* Only bind to function 0 of the device. Early generations
  582. * used function 1 as a placeholder for multi-head. This causes
  583. * us confusion instead, especially on the systems where both
  584. * functions have the same PCI-ID!
  585. */
  586. if (PCI_FUNC(pdev->devfn))
  587. return -ENODEV;
  588. return drm_get_pci_dev(pdev, ent, &driver);
  589. }
  590. static void
  591. i915_pci_remove(struct pci_dev *pdev)
  592. {
  593. struct drm_device *dev = pci_get_drvdata(pdev);
  594. drm_put_dev(dev);
  595. }
  596. static int i915_pm_suspend(struct device *dev)
  597. {
  598. struct pci_dev *pdev = to_pci_dev(dev);
  599. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  600. int error;
  601. if (!drm_dev || !drm_dev->dev_private) {
  602. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  603. return -ENODEV;
  604. }
  605. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  606. return 0;
  607. error = i915_drm_freeze(drm_dev);
  608. if (error)
  609. return error;
  610. pci_disable_device(pdev);
  611. pci_set_power_state(pdev, PCI_D3hot);
  612. return 0;
  613. }
  614. static int i915_pm_resume(struct device *dev)
  615. {
  616. struct pci_dev *pdev = to_pci_dev(dev);
  617. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  618. return i915_resume(drm_dev);
  619. }
  620. static int i915_pm_freeze(struct device *dev)
  621. {
  622. struct pci_dev *pdev = to_pci_dev(dev);
  623. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  624. if (!drm_dev || !drm_dev->dev_private) {
  625. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  626. return -ENODEV;
  627. }
  628. return i915_drm_freeze(drm_dev);
  629. }
  630. static int i915_pm_thaw(struct device *dev)
  631. {
  632. struct pci_dev *pdev = to_pci_dev(dev);
  633. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  634. return i915_drm_thaw(drm_dev);
  635. }
  636. static int i915_pm_poweroff(struct device *dev)
  637. {
  638. struct pci_dev *pdev = to_pci_dev(dev);
  639. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  640. return i915_drm_freeze(drm_dev);
  641. }
  642. static const struct dev_pm_ops i915_pm_ops = {
  643. .suspend = i915_pm_suspend,
  644. .resume = i915_pm_resume,
  645. .freeze = i915_pm_freeze,
  646. .thaw = i915_pm_thaw,
  647. .poweroff = i915_pm_poweroff,
  648. .restore = i915_pm_resume,
  649. };
  650. static struct vm_operations_struct i915_gem_vm_ops = {
  651. .fault = i915_gem_fault,
  652. .open = drm_gem_vm_open,
  653. .close = drm_gem_vm_close,
  654. };
  655. static struct drm_driver driver = {
  656. /* don't use mtrr's here, the Xserver or user space app should
  657. * deal with them for intel hardware.
  658. */
  659. .driver_features =
  660. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  661. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  662. .load = i915_driver_load,
  663. .unload = i915_driver_unload,
  664. .open = i915_driver_open,
  665. .lastclose = i915_driver_lastclose,
  666. .preclose = i915_driver_preclose,
  667. .postclose = i915_driver_postclose,
  668. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  669. .suspend = i915_suspend,
  670. .resume = i915_resume,
  671. .device_is_agp = i915_driver_device_is_agp,
  672. .reclaim_buffers = drm_core_reclaim_buffers,
  673. .master_create = i915_master_create,
  674. .master_destroy = i915_master_destroy,
  675. #if defined(CONFIG_DEBUG_FS)
  676. .debugfs_init = i915_debugfs_init,
  677. .debugfs_cleanup = i915_debugfs_cleanup,
  678. #endif
  679. .gem_init_object = i915_gem_init_object,
  680. .gem_free_object = i915_gem_free_object,
  681. .gem_vm_ops = &i915_gem_vm_ops,
  682. .dumb_create = i915_gem_dumb_create,
  683. .dumb_map_offset = i915_gem_mmap_gtt,
  684. .dumb_destroy = i915_gem_dumb_destroy,
  685. .ioctls = i915_ioctls,
  686. .fops = {
  687. .owner = THIS_MODULE,
  688. .open = drm_open,
  689. .release = drm_release,
  690. .unlocked_ioctl = drm_ioctl,
  691. .mmap = drm_gem_mmap,
  692. .poll = drm_poll,
  693. .fasync = drm_fasync,
  694. .read = drm_read,
  695. #ifdef CONFIG_COMPAT
  696. .compat_ioctl = i915_compat_ioctl,
  697. #endif
  698. .llseek = noop_llseek,
  699. },
  700. .name = DRIVER_NAME,
  701. .desc = DRIVER_DESC,
  702. .date = DRIVER_DATE,
  703. .major = DRIVER_MAJOR,
  704. .minor = DRIVER_MINOR,
  705. .patchlevel = DRIVER_PATCHLEVEL,
  706. };
  707. static struct pci_driver i915_pci_driver = {
  708. .name = DRIVER_NAME,
  709. .id_table = pciidlist,
  710. .probe = i915_pci_probe,
  711. .remove = i915_pci_remove,
  712. .driver.pm = &i915_pm_ops,
  713. };
  714. static int __init i915_init(void)
  715. {
  716. if (!intel_agp_enabled) {
  717. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  718. return -ENODEV;
  719. }
  720. driver.num_ioctls = i915_max_ioctl;
  721. /*
  722. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  723. * explicitly disabled with the module pararmeter.
  724. *
  725. * Otherwise, just follow the parameter (defaulting to off).
  726. *
  727. * Allow optional vga_text_mode_force boot option to override
  728. * the default behavior.
  729. */
  730. #if defined(CONFIG_DRM_I915_KMS)
  731. if (i915_modeset != 0)
  732. driver.driver_features |= DRIVER_MODESET;
  733. #endif
  734. if (i915_modeset == 1)
  735. driver.driver_features |= DRIVER_MODESET;
  736. #ifdef CONFIG_VGA_CONSOLE
  737. if (vgacon_text_force() && i915_modeset == -1)
  738. driver.driver_features &= ~DRIVER_MODESET;
  739. #endif
  740. if (!(driver.driver_features & DRIVER_MODESET))
  741. driver.get_vblank_timestamp = NULL;
  742. return drm_pci_init(&driver, &i915_pci_driver);
  743. }
  744. static void __exit i915_exit(void)
  745. {
  746. drm_pci_exit(&driver, &i915_pci_driver);
  747. }
  748. module_init(i915_init);
  749. module_exit(i915_exit);
  750. MODULE_AUTHOR(DRIVER_AUTHOR);
  751. MODULE_DESCRIPTION(DRIVER_DESC);
  752. MODULE_LICENSE("GPL and additional rights");