mxs-dma.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * Refer to drivers/dma/imx-sdma.c
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/mm.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/wait.h>
  16. #include <linux/sched.h>
  17. #include <linux/semaphore.h>
  18. #include <linux/device.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/slab.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/delay.h>
  24. #include <asm/irq.h>
  25. #include <mach/mxs.h>
  26. #include <mach/dma.h>
  27. #include <mach/common.h>
  28. /*
  29. * NOTE: The term "PIO" throughout the mxs-dma implementation means
  30. * PIO mode of mxs apbh-dma and apbx-dma. With this working mode,
  31. * dma can program the controller registers of peripheral devices.
  32. */
  33. #define MXS_DMA_APBH 0
  34. #define MXS_DMA_APBX 1
  35. #define dma_is_apbh() (mxs_dma->dev_id == MXS_DMA_APBH)
  36. #define APBH_VERSION_LATEST 3
  37. #define apbh_is_old() (mxs_dma->version < APBH_VERSION_LATEST)
  38. #define HW_APBHX_CTRL0 0x000
  39. #define BM_APBH_CTRL0_APB_BURST8_EN (1 << 29)
  40. #define BM_APBH_CTRL0_APB_BURST_EN (1 << 28)
  41. #define BP_APBH_CTRL0_CLKGATE_CHANNEL 8
  42. #define BP_APBH_CTRL0_RESET_CHANNEL 16
  43. #define HW_APBHX_CTRL1 0x010
  44. #define HW_APBHX_CTRL2 0x020
  45. #define HW_APBHX_CHANNEL_CTRL 0x030
  46. #define BP_APBHX_CHANNEL_CTRL_RESET_CHANNEL 16
  47. #define HW_APBH_VERSION (cpu_is_mx23() ? 0x3f0 : 0x800)
  48. #define HW_APBX_VERSION 0x800
  49. #define BP_APBHX_VERSION_MAJOR 24
  50. #define HW_APBHX_CHn_NXTCMDAR(n) \
  51. (((dma_is_apbh() && apbh_is_old()) ? 0x050 : 0x110) + (n) * 0x70)
  52. #define HW_APBHX_CHn_SEMA(n) \
  53. (((dma_is_apbh() && apbh_is_old()) ? 0x080 : 0x140) + (n) * 0x70)
  54. /*
  55. * ccw bits definitions
  56. *
  57. * COMMAND: 0..1 (2)
  58. * CHAIN: 2 (1)
  59. * IRQ: 3 (1)
  60. * NAND_LOCK: 4 (1) - not implemented
  61. * NAND_WAIT4READY: 5 (1) - not implemented
  62. * DEC_SEM: 6 (1)
  63. * WAIT4END: 7 (1)
  64. * HALT_ON_TERMINATE: 8 (1)
  65. * TERMINATE_FLUSH: 9 (1)
  66. * RESERVED: 10..11 (2)
  67. * PIO_NUM: 12..15 (4)
  68. */
  69. #define BP_CCW_COMMAND 0
  70. #define BM_CCW_COMMAND (3 << 0)
  71. #define CCW_CHAIN (1 << 2)
  72. #define CCW_IRQ (1 << 3)
  73. #define CCW_DEC_SEM (1 << 6)
  74. #define CCW_WAIT4END (1 << 7)
  75. #define CCW_HALT_ON_TERM (1 << 8)
  76. #define CCW_TERM_FLUSH (1 << 9)
  77. #define BP_CCW_PIO_NUM 12
  78. #define BM_CCW_PIO_NUM (0xf << 12)
  79. #define BF_CCW(value, field) (((value) << BP_CCW_##field) & BM_CCW_##field)
  80. #define MXS_DMA_CMD_NO_XFER 0
  81. #define MXS_DMA_CMD_WRITE 1
  82. #define MXS_DMA_CMD_READ 2
  83. #define MXS_DMA_CMD_DMA_SENSE 3 /* not implemented */
  84. struct mxs_dma_ccw {
  85. u32 next;
  86. u16 bits;
  87. u16 xfer_bytes;
  88. #define MAX_XFER_BYTES 0xff00
  89. u32 bufaddr;
  90. #define MXS_PIO_WORDS 16
  91. u32 pio_words[MXS_PIO_WORDS];
  92. };
  93. #define NUM_CCW (int)(PAGE_SIZE / sizeof(struct mxs_dma_ccw))
  94. struct mxs_dma_chan {
  95. struct mxs_dma_engine *mxs_dma;
  96. struct dma_chan chan;
  97. struct dma_async_tx_descriptor desc;
  98. struct tasklet_struct tasklet;
  99. int chan_irq;
  100. struct mxs_dma_ccw *ccw;
  101. dma_addr_t ccw_phys;
  102. dma_cookie_t last_completed;
  103. enum dma_status status;
  104. unsigned int flags;
  105. #define MXS_DMA_SG_LOOP (1 << 0)
  106. };
  107. #define MXS_DMA_CHANNELS 16
  108. #define MXS_DMA_CHANNELS_MASK 0xffff
  109. struct mxs_dma_engine {
  110. int dev_id;
  111. unsigned int version;
  112. void __iomem *base;
  113. struct clk *clk;
  114. struct dma_device dma_device;
  115. struct device_dma_parameters dma_parms;
  116. struct mxs_dma_chan mxs_chans[MXS_DMA_CHANNELS];
  117. };
  118. static void mxs_dma_reset_chan(struct mxs_dma_chan *mxs_chan)
  119. {
  120. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  121. int chan_id = mxs_chan->chan.chan_id;
  122. if (dma_is_apbh() && apbh_is_old())
  123. writel(1 << (chan_id + BP_APBH_CTRL0_RESET_CHANNEL),
  124. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  125. else
  126. writel(1 << (chan_id + BP_APBHX_CHANNEL_CTRL_RESET_CHANNEL),
  127. mxs_dma->base + HW_APBHX_CHANNEL_CTRL + MXS_SET_ADDR);
  128. }
  129. static void mxs_dma_enable_chan(struct mxs_dma_chan *mxs_chan)
  130. {
  131. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  132. int chan_id = mxs_chan->chan.chan_id;
  133. /* set cmd_addr up */
  134. writel(mxs_chan->ccw_phys,
  135. mxs_dma->base + HW_APBHX_CHn_NXTCMDAR(chan_id));
  136. /* enable apbh channel clock */
  137. if (dma_is_apbh()) {
  138. if (apbh_is_old())
  139. writel(1 << (chan_id + BP_APBH_CTRL0_CLKGATE_CHANNEL),
  140. mxs_dma->base + HW_APBHX_CTRL0 + MXS_CLR_ADDR);
  141. else
  142. writel(1 << chan_id,
  143. mxs_dma->base + HW_APBHX_CTRL0 + MXS_CLR_ADDR);
  144. }
  145. /* write 1 to SEMA to kick off the channel */
  146. writel(1, mxs_dma->base + HW_APBHX_CHn_SEMA(chan_id));
  147. }
  148. static void mxs_dma_disable_chan(struct mxs_dma_chan *mxs_chan)
  149. {
  150. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  151. int chan_id = mxs_chan->chan.chan_id;
  152. /* disable apbh channel clock */
  153. if (dma_is_apbh()) {
  154. if (apbh_is_old())
  155. writel(1 << (chan_id + BP_APBH_CTRL0_CLKGATE_CHANNEL),
  156. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  157. else
  158. writel(1 << chan_id,
  159. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  160. }
  161. mxs_chan->status = DMA_SUCCESS;
  162. }
  163. static void mxs_dma_pause_chan(struct mxs_dma_chan *mxs_chan)
  164. {
  165. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  166. int chan_id = mxs_chan->chan.chan_id;
  167. /* freeze the channel */
  168. if (dma_is_apbh() && apbh_is_old())
  169. writel(1 << chan_id,
  170. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  171. else
  172. writel(1 << chan_id,
  173. mxs_dma->base + HW_APBHX_CHANNEL_CTRL + MXS_SET_ADDR);
  174. mxs_chan->status = DMA_PAUSED;
  175. }
  176. static void mxs_dma_resume_chan(struct mxs_dma_chan *mxs_chan)
  177. {
  178. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  179. int chan_id = mxs_chan->chan.chan_id;
  180. /* unfreeze the channel */
  181. if (dma_is_apbh() && apbh_is_old())
  182. writel(1 << chan_id,
  183. mxs_dma->base + HW_APBHX_CTRL0 + MXS_CLR_ADDR);
  184. else
  185. writel(1 << chan_id,
  186. mxs_dma->base + HW_APBHX_CHANNEL_CTRL + MXS_CLR_ADDR);
  187. mxs_chan->status = DMA_IN_PROGRESS;
  188. }
  189. static dma_cookie_t mxs_dma_assign_cookie(struct mxs_dma_chan *mxs_chan)
  190. {
  191. dma_cookie_t cookie = mxs_chan->chan.cookie;
  192. if (++cookie < 0)
  193. cookie = 1;
  194. mxs_chan->chan.cookie = cookie;
  195. mxs_chan->desc.cookie = cookie;
  196. return cookie;
  197. }
  198. static struct mxs_dma_chan *to_mxs_dma_chan(struct dma_chan *chan)
  199. {
  200. return container_of(chan, struct mxs_dma_chan, chan);
  201. }
  202. static dma_cookie_t mxs_dma_tx_submit(struct dma_async_tx_descriptor *tx)
  203. {
  204. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(tx->chan);
  205. mxs_dma_enable_chan(mxs_chan);
  206. return mxs_dma_assign_cookie(mxs_chan);
  207. }
  208. static void mxs_dma_tasklet(unsigned long data)
  209. {
  210. struct mxs_dma_chan *mxs_chan = (struct mxs_dma_chan *) data;
  211. if (mxs_chan->desc.callback)
  212. mxs_chan->desc.callback(mxs_chan->desc.callback_param);
  213. }
  214. static irqreturn_t mxs_dma_int_handler(int irq, void *dev_id)
  215. {
  216. struct mxs_dma_engine *mxs_dma = dev_id;
  217. u32 stat1, stat2;
  218. /* completion status */
  219. stat1 = readl(mxs_dma->base + HW_APBHX_CTRL1);
  220. stat1 &= MXS_DMA_CHANNELS_MASK;
  221. writel(stat1, mxs_dma->base + HW_APBHX_CTRL1 + MXS_CLR_ADDR);
  222. /* error status */
  223. stat2 = readl(mxs_dma->base + HW_APBHX_CTRL2);
  224. writel(stat2, mxs_dma->base + HW_APBHX_CTRL2 + MXS_CLR_ADDR);
  225. /*
  226. * When both completion and error of termination bits set at the
  227. * same time, we do not take it as an error. IOW, it only becomes
  228. * an error we need to handler here in case of ether it's (1) an bus
  229. * error or (2) a termination error with no completion.
  230. */
  231. stat2 = ((stat2 >> MXS_DMA_CHANNELS) & stat2) | /* (1) */
  232. (~(stat2 >> MXS_DMA_CHANNELS) & stat2 & ~stat1); /* (2) */
  233. /* combine error and completion status for checking */
  234. stat1 = (stat2 << MXS_DMA_CHANNELS) | stat1;
  235. while (stat1) {
  236. int channel = fls(stat1) - 1;
  237. struct mxs_dma_chan *mxs_chan =
  238. &mxs_dma->mxs_chans[channel % MXS_DMA_CHANNELS];
  239. if (channel >= MXS_DMA_CHANNELS) {
  240. dev_dbg(mxs_dma->dma_device.dev,
  241. "%s: error in channel %d\n", __func__,
  242. channel - MXS_DMA_CHANNELS);
  243. mxs_chan->status = DMA_ERROR;
  244. mxs_dma_reset_chan(mxs_chan);
  245. } else {
  246. if (mxs_chan->flags & MXS_DMA_SG_LOOP)
  247. mxs_chan->status = DMA_IN_PROGRESS;
  248. else
  249. mxs_chan->status = DMA_SUCCESS;
  250. }
  251. stat1 &= ~(1 << channel);
  252. if (mxs_chan->status == DMA_SUCCESS)
  253. mxs_chan->last_completed = mxs_chan->desc.cookie;
  254. /* schedule tasklet on this channel */
  255. tasklet_schedule(&mxs_chan->tasklet);
  256. }
  257. return IRQ_HANDLED;
  258. }
  259. static int mxs_dma_alloc_chan_resources(struct dma_chan *chan)
  260. {
  261. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  262. struct mxs_dma_data *data = chan->private;
  263. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  264. int ret;
  265. if (!data)
  266. return -EINVAL;
  267. mxs_chan->chan_irq = data->chan_irq;
  268. mxs_chan->ccw = dma_alloc_coherent(mxs_dma->dma_device.dev, PAGE_SIZE,
  269. &mxs_chan->ccw_phys, GFP_KERNEL);
  270. if (!mxs_chan->ccw) {
  271. ret = -ENOMEM;
  272. goto err_alloc;
  273. }
  274. memset(mxs_chan->ccw, 0, PAGE_SIZE);
  275. if (mxs_chan->chan_irq != NO_IRQ) {
  276. ret = request_irq(mxs_chan->chan_irq, mxs_dma_int_handler,
  277. 0, "mxs-dma", mxs_dma);
  278. if (ret)
  279. goto err_irq;
  280. }
  281. ret = clk_enable(mxs_dma->clk);
  282. if (ret)
  283. goto err_clk;
  284. mxs_dma_reset_chan(mxs_chan);
  285. dma_async_tx_descriptor_init(&mxs_chan->desc, chan);
  286. mxs_chan->desc.tx_submit = mxs_dma_tx_submit;
  287. /* the descriptor is ready */
  288. async_tx_ack(&mxs_chan->desc);
  289. return 0;
  290. err_clk:
  291. free_irq(mxs_chan->chan_irq, mxs_dma);
  292. err_irq:
  293. dma_free_coherent(mxs_dma->dma_device.dev, PAGE_SIZE,
  294. mxs_chan->ccw, mxs_chan->ccw_phys);
  295. err_alloc:
  296. return ret;
  297. }
  298. static void mxs_dma_free_chan_resources(struct dma_chan *chan)
  299. {
  300. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  301. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  302. mxs_dma_disable_chan(mxs_chan);
  303. free_irq(mxs_chan->chan_irq, mxs_dma);
  304. dma_free_coherent(mxs_dma->dma_device.dev, PAGE_SIZE,
  305. mxs_chan->ccw, mxs_chan->ccw_phys);
  306. clk_disable(mxs_dma->clk);
  307. }
  308. static struct dma_async_tx_descriptor *mxs_dma_prep_slave_sg(
  309. struct dma_chan *chan, struct scatterlist *sgl,
  310. unsigned int sg_len, enum dma_data_direction direction,
  311. unsigned long append)
  312. {
  313. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  314. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  315. struct mxs_dma_ccw *ccw;
  316. struct scatterlist *sg;
  317. int i, j;
  318. u32 *pio;
  319. static int idx;
  320. if (mxs_chan->status == DMA_IN_PROGRESS && !append)
  321. return NULL;
  322. if (sg_len + (append ? idx : 0) > NUM_CCW) {
  323. dev_err(mxs_dma->dma_device.dev,
  324. "maximum number of sg exceeded: %d > %d\n",
  325. sg_len, NUM_CCW);
  326. goto err_out;
  327. }
  328. mxs_chan->status = DMA_IN_PROGRESS;
  329. mxs_chan->flags = 0;
  330. /*
  331. * If the sg is prepared with append flag set, the sg
  332. * will be appended to the last prepared sg.
  333. */
  334. if (append) {
  335. BUG_ON(idx < 1);
  336. ccw = &mxs_chan->ccw[idx - 1];
  337. ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * idx;
  338. ccw->bits |= CCW_CHAIN;
  339. ccw->bits &= ~CCW_IRQ;
  340. ccw->bits &= ~CCW_DEC_SEM;
  341. ccw->bits &= ~CCW_WAIT4END;
  342. } else {
  343. idx = 0;
  344. }
  345. if (direction == DMA_NONE) {
  346. ccw = &mxs_chan->ccw[idx++];
  347. pio = (u32 *) sgl;
  348. for (j = 0; j < sg_len;)
  349. ccw->pio_words[j++] = *pio++;
  350. ccw->bits = 0;
  351. ccw->bits |= CCW_IRQ;
  352. ccw->bits |= CCW_DEC_SEM;
  353. ccw->bits |= CCW_WAIT4END;
  354. ccw->bits |= CCW_HALT_ON_TERM;
  355. ccw->bits |= CCW_TERM_FLUSH;
  356. ccw->bits |= BF_CCW(sg_len, PIO_NUM);
  357. ccw->bits |= BF_CCW(MXS_DMA_CMD_NO_XFER, COMMAND);
  358. } else {
  359. for_each_sg(sgl, sg, sg_len, i) {
  360. if (sg->length > MAX_XFER_BYTES) {
  361. dev_err(mxs_dma->dma_device.dev, "maximum bytes for sg entry exceeded: %d > %d\n",
  362. sg->length, MAX_XFER_BYTES);
  363. goto err_out;
  364. }
  365. ccw = &mxs_chan->ccw[idx++];
  366. ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * idx;
  367. ccw->bufaddr = sg->dma_address;
  368. ccw->xfer_bytes = sg->length;
  369. ccw->bits = 0;
  370. ccw->bits |= CCW_CHAIN;
  371. ccw->bits |= CCW_HALT_ON_TERM;
  372. ccw->bits |= CCW_TERM_FLUSH;
  373. ccw->bits |= BF_CCW(direction == DMA_FROM_DEVICE ?
  374. MXS_DMA_CMD_WRITE : MXS_DMA_CMD_READ,
  375. COMMAND);
  376. if (i + 1 == sg_len) {
  377. ccw->bits &= ~CCW_CHAIN;
  378. ccw->bits |= CCW_IRQ;
  379. ccw->bits |= CCW_DEC_SEM;
  380. ccw->bits |= CCW_WAIT4END;
  381. }
  382. }
  383. }
  384. return &mxs_chan->desc;
  385. err_out:
  386. mxs_chan->status = DMA_ERROR;
  387. return NULL;
  388. }
  389. static struct dma_async_tx_descriptor *mxs_dma_prep_dma_cyclic(
  390. struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
  391. size_t period_len, enum dma_data_direction direction)
  392. {
  393. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  394. struct mxs_dma_engine *mxs_dma = mxs_chan->mxs_dma;
  395. int num_periods = buf_len / period_len;
  396. int i = 0, buf = 0;
  397. if (mxs_chan->status == DMA_IN_PROGRESS)
  398. return NULL;
  399. mxs_chan->status = DMA_IN_PROGRESS;
  400. mxs_chan->flags |= MXS_DMA_SG_LOOP;
  401. if (num_periods > NUM_CCW) {
  402. dev_err(mxs_dma->dma_device.dev,
  403. "maximum number of sg exceeded: %d > %d\n",
  404. num_periods, NUM_CCW);
  405. goto err_out;
  406. }
  407. if (period_len > MAX_XFER_BYTES) {
  408. dev_err(mxs_dma->dma_device.dev,
  409. "maximum period size exceeded: %d > %d\n",
  410. period_len, MAX_XFER_BYTES);
  411. goto err_out;
  412. }
  413. while (buf < buf_len) {
  414. struct mxs_dma_ccw *ccw = &mxs_chan->ccw[i];
  415. if (i + 1 == num_periods)
  416. ccw->next = mxs_chan->ccw_phys;
  417. else
  418. ccw->next = mxs_chan->ccw_phys + sizeof(*ccw) * (i + 1);
  419. ccw->bufaddr = dma_addr;
  420. ccw->xfer_bytes = period_len;
  421. ccw->bits = 0;
  422. ccw->bits |= CCW_CHAIN;
  423. ccw->bits |= CCW_IRQ;
  424. ccw->bits |= CCW_HALT_ON_TERM;
  425. ccw->bits |= CCW_TERM_FLUSH;
  426. ccw->bits |= BF_CCW(direction == DMA_FROM_DEVICE ?
  427. MXS_DMA_CMD_WRITE : MXS_DMA_CMD_READ, COMMAND);
  428. dma_addr += period_len;
  429. buf += period_len;
  430. i++;
  431. }
  432. return &mxs_chan->desc;
  433. err_out:
  434. mxs_chan->status = DMA_ERROR;
  435. return NULL;
  436. }
  437. static int mxs_dma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  438. unsigned long arg)
  439. {
  440. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  441. int ret = 0;
  442. switch (cmd) {
  443. case DMA_TERMINATE_ALL:
  444. mxs_dma_disable_chan(mxs_chan);
  445. mxs_dma_reset_chan(mxs_chan);
  446. break;
  447. case DMA_PAUSE:
  448. mxs_dma_pause_chan(mxs_chan);
  449. break;
  450. case DMA_RESUME:
  451. mxs_dma_resume_chan(mxs_chan);
  452. break;
  453. default:
  454. ret = -ENOSYS;
  455. }
  456. return ret;
  457. }
  458. static enum dma_status mxs_dma_tx_status(struct dma_chan *chan,
  459. dma_cookie_t cookie, struct dma_tx_state *txstate)
  460. {
  461. struct mxs_dma_chan *mxs_chan = to_mxs_dma_chan(chan);
  462. dma_cookie_t last_used;
  463. last_used = chan->cookie;
  464. dma_set_tx_state(txstate, mxs_chan->last_completed, last_used, 0);
  465. return mxs_chan->status;
  466. }
  467. static void mxs_dma_issue_pending(struct dma_chan *chan)
  468. {
  469. /*
  470. * Nothing to do. We only have a single descriptor.
  471. */
  472. }
  473. static int __init mxs_dma_init(struct mxs_dma_engine *mxs_dma)
  474. {
  475. int ret;
  476. ret = clk_enable(mxs_dma->clk);
  477. if (ret)
  478. goto err_out;
  479. ret = mxs_reset_block(mxs_dma->base);
  480. if (ret)
  481. goto err_out;
  482. /* only major version matters */
  483. mxs_dma->version = readl(mxs_dma->base +
  484. ((mxs_dma->dev_id == MXS_DMA_APBX) ?
  485. HW_APBX_VERSION : HW_APBH_VERSION)) >>
  486. BP_APBHX_VERSION_MAJOR;
  487. /* enable apbh burst */
  488. if (dma_is_apbh()) {
  489. writel(BM_APBH_CTRL0_APB_BURST_EN,
  490. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  491. writel(BM_APBH_CTRL0_APB_BURST8_EN,
  492. mxs_dma->base + HW_APBHX_CTRL0 + MXS_SET_ADDR);
  493. }
  494. /* enable irq for all the channels */
  495. writel(MXS_DMA_CHANNELS_MASK << MXS_DMA_CHANNELS,
  496. mxs_dma->base + HW_APBHX_CTRL1 + MXS_SET_ADDR);
  497. clk_disable(mxs_dma->clk);
  498. return 0;
  499. err_out:
  500. return ret;
  501. }
  502. static int __init mxs_dma_probe(struct platform_device *pdev)
  503. {
  504. const struct platform_device_id *id_entry =
  505. platform_get_device_id(pdev);
  506. struct mxs_dma_engine *mxs_dma;
  507. struct resource *iores;
  508. int ret, i;
  509. mxs_dma = kzalloc(sizeof(*mxs_dma), GFP_KERNEL);
  510. if (!mxs_dma)
  511. return -ENOMEM;
  512. mxs_dma->dev_id = id_entry->driver_data;
  513. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  514. if (!request_mem_region(iores->start, resource_size(iores),
  515. pdev->name)) {
  516. ret = -EBUSY;
  517. goto err_request_region;
  518. }
  519. mxs_dma->base = ioremap(iores->start, resource_size(iores));
  520. if (!mxs_dma->base) {
  521. ret = -ENOMEM;
  522. goto err_ioremap;
  523. }
  524. mxs_dma->clk = clk_get(&pdev->dev, NULL);
  525. if (IS_ERR(mxs_dma->clk)) {
  526. ret = PTR_ERR(mxs_dma->clk);
  527. goto err_clk;
  528. }
  529. dma_cap_set(DMA_SLAVE, mxs_dma->dma_device.cap_mask);
  530. dma_cap_set(DMA_CYCLIC, mxs_dma->dma_device.cap_mask);
  531. INIT_LIST_HEAD(&mxs_dma->dma_device.channels);
  532. /* Initialize channel parameters */
  533. for (i = 0; i < MXS_DMA_CHANNELS; i++) {
  534. struct mxs_dma_chan *mxs_chan = &mxs_dma->mxs_chans[i];
  535. mxs_chan->mxs_dma = mxs_dma;
  536. mxs_chan->chan.device = &mxs_dma->dma_device;
  537. tasklet_init(&mxs_chan->tasklet, mxs_dma_tasklet,
  538. (unsigned long) mxs_chan);
  539. /* Add the channel to mxs_chan list */
  540. list_add_tail(&mxs_chan->chan.device_node,
  541. &mxs_dma->dma_device.channels);
  542. }
  543. ret = mxs_dma_init(mxs_dma);
  544. if (ret)
  545. goto err_init;
  546. mxs_dma->dma_device.dev = &pdev->dev;
  547. /* mxs_dma gets 65535 bytes maximum sg size */
  548. mxs_dma->dma_device.dev->dma_parms = &mxs_dma->dma_parms;
  549. dma_set_max_seg_size(mxs_dma->dma_device.dev, MAX_XFER_BYTES);
  550. mxs_dma->dma_device.device_alloc_chan_resources = mxs_dma_alloc_chan_resources;
  551. mxs_dma->dma_device.device_free_chan_resources = mxs_dma_free_chan_resources;
  552. mxs_dma->dma_device.device_tx_status = mxs_dma_tx_status;
  553. mxs_dma->dma_device.device_prep_slave_sg = mxs_dma_prep_slave_sg;
  554. mxs_dma->dma_device.device_prep_dma_cyclic = mxs_dma_prep_dma_cyclic;
  555. mxs_dma->dma_device.device_control = mxs_dma_control;
  556. mxs_dma->dma_device.device_issue_pending = mxs_dma_issue_pending;
  557. ret = dma_async_device_register(&mxs_dma->dma_device);
  558. if (ret) {
  559. dev_err(mxs_dma->dma_device.dev, "unable to register\n");
  560. goto err_init;
  561. }
  562. dev_info(mxs_dma->dma_device.dev, "initialized\n");
  563. return 0;
  564. err_init:
  565. clk_put(mxs_dma->clk);
  566. err_clk:
  567. iounmap(mxs_dma->base);
  568. err_ioremap:
  569. release_mem_region(iores->start, resource_size(iores));
  570. err_request_region:
  571. kfree(mxs_dma);
  572. return ret;
  573. }
  574. static struct platform_device_id mxs_dma_type[] = {
  575. {
  576. .name = "mxs-dma-apbh",
  577. .driver_data = MXS_DMA_APBH,
  578. }, {
  579. .name = "mxs-dma-apbx",
  580. .driver_data = MXS_DMA_APBX,
  581. }, {
  582. /* end of list */
  583. }
  584. };
  585. static struct platform_driver mxs_dma_driver = {
  586. .driver = {
  587. .name = "mxs-dma",
  588. },
  589. .id_table = mxs_dma_type,
  590. };
  591. static int __init mxs_dma_module_init(void)
  592. {
  593. return platform_driver_probe(&mxs_dma_driver, mxs_dma_probe);
  594. }
  595. subsys_initcall(mxs_dma_module_init);