smpboot.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Get our bogomips.
  187. *
  188. * Need to enable IRQs because it can take longer and then
  189. * the NMI watchdog might kill us.
  190. */
  191. local_irq_enable();
  192. calibrate_delay();
  193. local_irq_disable();
  194. pr_debug("Stack at about %p\n", &cpuid);
  195. /*
  196. * Save our processor parameters
  197. */
  198. smp_store_cpu_info(cpuid);
  199. /*
  200. * This must be done before setting cpu_online_mask
  201. * or calling notify_cpu_starting.
  202. */
  203. set_cpu_sibling_map(raw_smp_processor_id());
  204. wmb();
  205. notify_cpu_starting(cpuid);
  206. /*
  207. * Allow the master to continue.
  208. */
  209. cpumask_set_cpu(cpuid, cpu_callin_mask);
  210. }
  211. /*
  212. * Activate a secondary processor.
  213. */
  214. notrace static void __cpuinit start_secondary(void *unused)
  215. {
  216. /*
  217. * Don't put *anything* before cpu_init(), SMP booting is too
  218. * fragile that we want to limit the things done here to the
  219. * most necessary things.
  220. */
  221. cpu_init();
  222. preempt_disable();
  223. smp_callin();
  224. #ifdef CONFIG_X86_32
  225. /* switch away from the initial page table */
  226. load_cr3(swapper_pg_dir);
  227. __flush_tlb_all();
  228. #endif
  229. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  230. barrier();
  231. /*
  232. * Check TSC synchronization with the BP:
  233. */
  234. check_tsc_sync_target();
  235. /*
  236. * We need to hold call_lock, so there is no inconsistency
  237. * between the time smp_call_function() determines number of
  238. * IPI recipients, and the time when the determination is made
  239. * for which cpus receive the IPI. Holding this
  240. * lock helps us to not include this cpu in a currently in progress
  241. * smp_call_function().
  242. *
  243. * We need to hold vector_lock so there the set of online cpus
  244. * does not change while we are assigning vectors to cpus. Holding
  245. * this lock ensures we don't half assign or remove an irq from a cpu.
  246. */
  247. ipi_call_lock();
  248. lock_vector_lock();
  249. set_cpu_online(smp_processor_id(), true);
  250. unlock_vector_lock();
  251. ipi_call_unlock();
  252. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  253. x86_platform.nmi_init();
  254. /*
  255. * Wait until the cpu which brought this one up marked it
  256. * online before enabling interrupts. If we don't do that then
  257. * we can end up waking up the softirq thread before this cpu
  258. * reached the active state, which makes the scheduler unhappy
  259. * and schedule the softirq thread on the wrong cpu. This is
  260. * only observable with forced threaded interrupts, but in
  261. * theory it could also happen w/o them. It's just way harder
  262. * to achieve.
  263. */
  264. while (!cpumask_test_cpu(smp_processor_id(), cpu_active_mask))
  265. cpu_relax();
  266. /* enable local interrupts */
  267. local_irq_enable();
  268. /* to prevent fake stack check failure in clock setup */
  269. boot_init_stack_canary();
  270. x86_cpuinit.setup_percpu_clockev();
  271. wmb();
  272. cpu_idle();
  273. }
  274. /*
  275. * The bootstrap kernel entry code has set these up. Save them for
  276. * a given CPU
  277. */
  278. void __cpuinit smp_store_cpu_info(int id)
  279. {
  280. struct cpuinfo_x86 *c = &cpu_data(id);
  281. *c = boot_cpu_data;
  282. c->cpu_index = id;
  283. if (id != 0)
  284. identify_secondary_cpu(c);
  285. }
  286. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  287. {
  288. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  289. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  290. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  291. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  292. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  293. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  294. }
  295. void __cpuinit set_cpu_sibling_map(int cpu)
  296. {
  297. int i;
  298. struct cpuinfo_x86 *c = &cpu_data(cpu);
  299. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  300. if (smp_num_siblings > 1) {
  301. for_each_cpu(i, cpu_sibling_setup_mask) {
  302. struct cpuinfo_x86 *o = &cpu_data(i);
  303. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  304. if (c->phys_proc_id == o->phys_proc_id &&
  305. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  306. c->compute_unit_id == o->compute_unit_id)
  307. link_thread_siblings(cpu, i);
  308. } else if (c->phys_proc_id == o->phys_proc_id &&
  309. c->cpu_core_id == o->cpu_core_id) {
  310. link_thread_siblings(cpu, i);
  311. }
  312. }
  313. } else {
  314. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  315. }
  316. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  317. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  318. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  319. c->booted_cores = 1;
  320. return;
  321. }
  322. for_each_cpu(i, cpu_sibling_setup_mask) {
  323. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  324. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  325. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  326. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  327. }
  328. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  329. cpumask_set_cpu(i, cpu_core_mask(cpu));
  330. cpumask_set_cpu(cpu, cpu_core_mask(i));
  331. /*
  332. * Does this new cpu bringup a new core?
  333. */
  334. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  335. /*
  336. * for each core in package, increment
  337. * the booted_cores for this new cpu
  338. */
  339. if (cpumask_first(cpu_sibling_mask(i)) == i)
  340. c->booted_cores++;
  341. /*
  342. * increment the core count for all
  343. * the other cpus in this package
  344. */
  345. if (i != cpu)
  346. cpu_data(i).booted_cores++;
  347. } else if (i != cpu && !c->booted_cores)
  348. c->booted_cores = cpu_data(i).booted_cores;
  349. }
  350. }
  351. }
  352. /* maps the cpu to the sched domain representing multi-core */
  353. const struct cpumask *cpu_coregroup_mask(int cpu)
  354. {
  355. struct cpuinfo_x86 *c = &cpu_data(cpu);
  356. /*
  357. * For perf, we return last level cache shared map.
  358. * And for power savings, we return cpu_core_map
  359. */
  360. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  361. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  362. return cpu_core_mask(cpu);
  363. else
  364. return cpu_llc_shared_mask(cpu);
  365. }
  366. static void impress_friends(void)
  367. {
  368. int cpu;
  369. unsigned long bogosum = 0;
  370. /*
  371. * Allow the user to impress friends.
  372. */
  373. pr_debug("Before bogomips.\n");
  374. for_each_possible_cpu(cpu)
  375. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  376. bogosum += cpu_data(cpu).loops_per_jiffy;
  377. printk(KERN_INFO
  378. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  379. num_online_cpus(),
  380. bogosum/(500000/HZ),
  381. (bogosum/(5000/HZ))%100);
  382. pr_debug("Before bogocount - setting activated=1.\n");
  383. }
  384. void __inquire_remote_apic(int apicid)
  385. {
  386. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  387. const char * const names[] = { "ID", "VERSION", "SPIV" };
  388. int timeout;
  389. u32 status;
  390. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  391. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  392. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  393. /*
  394. * Wait for idle.
  395. */
  396. status = safe_apic_wait_icr_idle();
  397. if (status)
  398. printk(KERN_CONT
  399. "a previous APIC delivery may have failed\n");
  400. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  401. timeout = 0;
  402. do {
  403. udelay(100);
  404. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  405. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  406. switch (status) {
  407. case APIC_ICR_RR_VALID:
  408. status = apic_read(APIC_RRR);
  409. printk(KERN_CONT "%08x\n", status);
  410. break;
  411. default:
  412. printk(KERN_CONT "failed\n");
  413. }
  414. }
  415. }
  416. /*
  417. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  418. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  419. * won't ... remember to clear down the APIC, etc later.
  420. */
  421. int __cpuinit
  422. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  423. {
  424. unsigned long send_status, accept_status = 0;
  425. int maxlvt;
  426. /* Target chip */
  427. /* Boot on the stack */
  428. /* Kick the second */
  429. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  430. pr_debug("Waiting for send to finish...\n");
  431. send_status = safe_apic_wait_icr_idle();
  432. /*
  433. * Give the other CPU some time to accept the IPI.
  434. */
  435. udelay(200);
  436. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  437. maxlvt = lapic_get_maxlvt();
  438. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  439. apic_write(APIC_ESR, 0);
  440. accept_status = (apic_read(APIC_ESR) & 0xEF);
  441. }
  442. pr_debug("NMI sent.\n");
  443. if (send_status)
  444. printk(KERN_ERR "APIC never delivered???\n");
  445. if (accept_status)
  446. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  447. return (send_status | accept_status);
  448. }
  449. static int __cpuinit
  450. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  451. {
  452. unsigned long send_status, accept_status = 0;
  453. int maxlvt, num_starts, j;
  454. maxlvt = lapic_get_maxlvt();
  455. /*
  456. * Be paranoid about clearing APIC errors.
  457. */
  458. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  459. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  460. apic_write(APIC_ESR, 0);
  461. apic_read(APIC_ESR);
  462. }
  463. pr_debug("Asserting INIT.\n");
  464. /*
  465. * Turn INIT on target chip
  466. */
  467. /*
  468. * Send IPI
  469. */
  470. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  471. phys_apicid);
  472. pr_debug("Waiting for send to finish...\n");
  473. send_status = safe_apic_wait_icr_idle();
  474. mdelay(10);
  475. pr_debug("Deasserting INIT.\n");
  476. /* Target chip */
  477. /* Send IPI */
  478. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  479. pr_debug("Waiting for send to finish...\n");
  480. send_status = safe_apic_wait_icr_idle();
  481. mb();
  482. atomic_set(&init_deasserted, 1);
  483. /*
  484. * Should we send STARTUP IPIs ?
  485. *
  486. * Determine this based on the APIC version.
  487. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  488. */
  489. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  490. num_starts = 2;
  491. else
  492. num_starts = 0;
  493. /*
  494. * Paravirt / VMI wants a startup IPI hook here to set up the
  495. * target processor state.
  496. */
  497. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  498. stack_start);
  499. /*
  500. * Run STARTUP IPI loop.
  501. */
  502. pr_debug("#startup loops: %d.\n", num_starts);
  503. for (j = 1; j <= num_starts; j++) {
  504. pr_debug("Sending STARTUP #%d.\n", j);
  505. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  506. apic_write(APIC_ESR, 0);
  507. apic_read(APIC_ESR);
  508. pr_debug("After apic_write.\n");
  509. /*
  510. * STARTUP IPI
  511. */
  512. /* Target chip */
  513. /* Boot on the stack */
  514. /* Kick the second */
  515. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  516. phys_apicid);
  517. /*
  518. * Give the other CPU some time to accept the IPI.
  519. */
  520. udelay(300);
  521. pr_debug("Startup point 1.\n");
  522. pr_debug("Waiting for send to finish...\n");
  523. send_status = safe_apic_wait_icr_idle();
  524. /*
  525. * Give the other CPU some time to accept the IPI.
  526. */
  527. udelay(200);
  528. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  529. apic_write(APIC_ESR, 0);
  530. accept_status = (apic_read(APIC_ESR) & 0xEF);
  531. if (send_status || accept_status)
  532. break;
  533. }
  534. pr_debug("After Startup.\n");
  535. if (send_status)
  536. printk(KERN_ERR "APIC never delivered???\n");
  537. if (accept_status)
  538. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  539. return (send_status | accept_status);
  540. }
  541. struct create_idle {
  542. struct work_struct work;
  543. struct task_struct *idle;
  544. struct completion done;
  545. int cpu;
  546. };
  547. static void __cpuinit do_fork_idle(struct work_struct *work)
  548. {
  549. struct create_idle *c_idle =
  550. container_of(work, struct create_idle, work);
  551. c_idle->idle = fork_idle(c_idle->cpu);
  552. complete(&c_idle->done);
  553. }
  554. /* reduce the number of lines printed when booting a large cpu count system */
  555. static void __cpuinit announce_cpu(int cpu, int apicid)
  556. {
  557. static int current_node = -1;
  558. int node = early_cpu_to_node(cpu);
  559. if (system_state == SYSTEM_BOOTING) {
  560. if (node != current_node) {
  561. if (current_node > (-1))
  562. pr_cont(" Ok.\n");
  563. current_node = node;
  564. pr_info("Booting Node %3d, Processors ", node);
  565. }
  566. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  567. return;
  568. } else
  569. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  570. node, cpu, apicid);
  571. }
  572. /*
  573. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  574. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  575. * Returns zero if CPU booted OK, else error code from
  576. * ->wakeup_secondary_cpu.
  577. */
  578. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  579. {
  580. unsigned long boot_error = 0;
  581. unsigned long start_ip;
  582. int timeout;
  583. struct create_idle c_idle = {
  584. .cpu = cpu,
  585. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  586. };
  587. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  588. alternatives_smp_switch(1);
  589. c_idle.idle = get_idle_for_cpu(cpu);
  590. /*
  591. * We can't use kernel_thread since we must avoid to
  592. * reschedule the child.
  593. */
  594. if (c_idle.idle) {
  595. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  596. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  597. init_idle(c_idle.idle, cpu);
  598. goto do_rest;
  599. }
  600. schedule_work(&c_idle.work);
  601. wait_for_completion(&c_idle.done);
  602. if (IS_ERR(c_idle.idle)) {
  603. printk("failed fork for CPU %d\n", cpu);
  604. destroy_work_on_stack(&c_idle.work);
  605. return PTR_ERR(c_idle.idle);
  606. }
  607. set_idle_for_cpu(cpu, c_idle.idle);
  608. do_rest:
  609. per_cpu(current_task, cpu) = c_idle.idle;
  610. #ifdef CONFIG_X86_32
  611. /* Stack for startup_32 can be just as for start_secondary onwards */
  612. irq_ctx_init(cpu);
  613. #else
  614. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  615. initial_gs = per_cpu_offset(cpu);
  616. per_cpu(kernel_stack, cpu) =
  617. (unsigned long)task_stack_page(c_idle.idle) -
  618. KERNEL_STACK_OFFSET + THREAD_SIZE;
  619. #endif
  620. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  621. initial_code = (unsigned long)start_secondary;
  622. stack_start = c_idle.idle->thread.sp;
  623. /* start_ip had better be page-aligned! */
  624. start_ip = trampoline_address();
  625. /* So we see what's up */
  626. announce_cpu(cpu, apicid);
  627. /*
  628. * This grunge runs the startup process for
  629. * the targeted processor.
  630. */
  631. printk(KERN_DEBUG "smpboot cpu %d: start_ip = %lx\n", cpu, start_ip);
  632. atomic_set(&init_deasserted, 0);
  633. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  634. pr_debug("Setting warm reset code and vector.\n");
  635. smpboot_setup_warm_reset_vector(start_ip);
  636. /*
  637. * Be paranoid about clearing APIC errors.
  638. */
  639. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  640. apic_write(APIC_ESR, 0);
  641. apic_read(APIC_ESR);
  642. }
  643. }
  644. /*
  645. * Kick the secondary CPU. Use the method in the APIC driver
  646. * if it's defined - or use an INIT boot APIC message otherwise:
  647. */
  648. if (apic->wakeup_secondary_cpu)
  649. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  650. else
  651. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  652. if (!boot_error) {
  653. /*
  654. * allow APs to start initializing.
  655. */
  656. pr_debug("Before Callout %d.\n", cpu);
  657. cpumask_set_cpu(cpu, cpu_callout_mask);
  658. pr_debug("After Callout %d.\n", cpu);
  659. /*
  660. * Wait 5s total for a response
  661. */
  662. for (timeout = 0; timeout < 50000; timeout++) {
  663. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  664. break; /* It has booted */
  665. udelay(100);
  666. /*
  667. * Allow other tasks to run while we wait for the
  668. * AP to come online. This also gives a chance
  669. * for the MTRR work(triggered by the AP coming online)
  670. * to be completed in the stop machine context.
  671. */
  672. schedule();
  673. }
  674. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  675. pr_debug("CPU%d: has booted.\n", cpu);
  676. else {
  677. boot_error = 1;
  678. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  679. == 0xA5A5A5A5)
  680. /* trampoline started but...? */
  681. pr_err("CPU%d: Stuck ??\n", cpu);
  682. else
  683. /* trampoline code not run */
  684. pr_err("CPU%d: Not responding.\n", cpu);
  685. if (apic->inquire_remote_apic)
  686. apic->inquire_remote_apic(apicid);
  687. }
  688. }
  689. if (boot_error) {
  690. /* Try to put things back the way they were before ... */
  691. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  692. /* was set by do_boot_cpu() */
  693. cpumask_clear_cpu(cpu, cpu_callout_mask);
  694. /* was set by cpu_init() */
  695. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  696. set_cpu_present(cpu, false);
  697. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  698. }
  699. /* mark "stuck" area as not stuck */
  700. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  701. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  702. /*
  703. * Cleanup possible dangling ends...
  704. */
  705. smpboot_restore_warm_reset_vector();
  706. }
  707. destroy_work_on_stack(&c_idle.work);
  708. return boot_error;
  709. }
  710. int __cpuinit native_cpu_up(unsigned int cpu)
  711. {
  712. int apicid = apic->cpu_present_to_apicid(cpu);
  713. unsigned long flags;
  714. int err;
  715. WARN_ON(irqs_disabled());
  716. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  717. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  718. !physid_isset(apicid, phys_cpu_present_map)) {
  719. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  720. return -EINVAL;
  721. }
  722. /*
  723. * Already booted CPU?
  724. */
  725. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  726. pr_debug("do_boot_cpu %d Already started\n", cpu);
  727. return -ENOSYS;
  728. }
  729. /*
  730. * Save current MTRR state in case it was changed since early boot
  731. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  732. */
  733. mtrr_save_state();
  734. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  735. err = do_boot_cpu(apicid, cpu);
  736. if (err) {
  737. pr_debug("do_boot_cpu failed %d\n", err);
  738. return -EIO;
  739. }
  740. /*
  741. * Check TSC synchronization with the AP (keep irqs disabled
  742. * while doing so):
  743. */
  744. local_irq_save(flags);
  745. check_tsc_sync_source(cpu);
  746. local_irq_restore(flags);
  747. while (!cpu_online(cpu)) {
  748. cpu_relax();
  749. touch_nmi_watchdog();
  750. }
  751. return 0;
  752. }
  753. /**
  754. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  755. */
  756. void arch_disable_smp_support(void)
  757. {
  758. disable_ioapic_support();
  759. }
  760. /*
  761. * Fall back to non SMP mode after errors.
  762. *
  763. * RED-PEN audit/test this more. I bet there is more state messed up here.
  764. */
  765. static __init void disable_smp(void)
  766. {
  767. init_cpu_present(cpumask_of(0));
  768. init_cpu_possible(cpumask_of(0));
  769. smpboot_clear_io_apic_irqs();
  770. if (smp_found_config)
  771. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  772. else
  773. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  774. cpumask_set_cpu(0, cpu_sibling_mask(0));
  775. cpumask_set_cpu(0, cpu_core_mask(0));
  776. }
  777. /*
  778. * Various sanity checks.
  779. */
  780. static int __init smp_sanity_check(unsigned max_cpus)
  781. {
  782. preempt_disable();
  783. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  784. if (def_to_bigsmp && nr_cpu_ids > 8) {
  785. unsigned int cpu;
  786. unsigned nr;
  787. printk(KERN_WARNING
  788. "More than 8 CPUs detected - skipping them.\n"
  789. "Use CONFIG_X86_BIGSMP.\n");
  790. nr = 0;
  791. for_each_present_cpu(cpu) {
  792. if (nr >= 8)
  793. set_cpu_present(cpu, false);
  794. nr++;
  795. }
  796. nr = 0;
  797. for_each_possible_cpu(cpu) {
  798. if (nr >= 8)
  799. set_cpu_possible(cpu, false);
  800. nr++;
  801. }
  802. nr_cpu_ids = 8;
  803. }
  804. #endif
  805. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  806. printk(KERN_WARNING
  807. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  808. hard_smp_processor_id());
  809. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  810. }
  811. /*
  812. * If we couldn't find an SMP configuration at boot time,
  813. * get out of here now!
  814. */
  815. if (!smp_found_config && !acpi_lapic) {
  816. preempt_enable();
  817. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  818. disable_smp();
  819. if (APIC_init_uniprocessor())
  820. printk(KERN_NOTICE "Local APIC not detected."
  821. " Using dummy APIC emulation.\n");
  822. return -1;
  823. }
  824. /*
  825. * Should not be necessary because the MP table should list the boot
  826. * CPU too, but we do it for the sake of robustness anyway.
  827. */
  828. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  829. printk(KERN_NOTICE
  830. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  831. boot_cpu_physical_apicid);
  832. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  833. }
  834. preempt_enable();
  835. /*
  836. * If we couldn't find a local APIC, then get out of here now!
  837. */
  838. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  839. !cpu_has_apic) {
  840. if (!disable_apic) {
  841. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  842. boot_cpu_physical_apicid);
  843. pr_err("... forcing use of dummy APIC emulation."
  844. "(tell your hw vendor)\n");
  845. }
  846. smpboot_clear_io_apic();
  847. disable_ioapic_support();
  848. return -1;
  849. }
  850. verify_local_APIC();
  851. /*
  852. * If SMP should be disabled, then really disable it!
  853. */
  854. if (!max_cpus) {
  855. printk(KERN_INFO "SMP mode deactivated.\n");
  856. smpboot_clear_io_apic();
  857. connect_bsp_APIC();
  858. setup_local_APIC();
  859. bsp_end_local_APIC_setup();
  860. return -1;
  861. }
  862. return 0;
  863. }
  864. static void __init smp_cpu_index_default(void)
  865. {
  866. int i;
  867. struct cpuinfo_x86 *c;
  868. for_each_possible_cpu(i) {
  869. c = &cpu_data(i);
  870. /* mark all to hotplug */
  871. c->cpu_index = nr_cpu_ids;
  872. }
  873. }
  874. /*
  875. * Prepare for SMP bootup. The MP table or ACPI has been read
  876. * earlier. Just do some sanity checking here and enable APIC mode.
  877. */
  878. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  879. {
  880. unsigned int i;
  881. preempt_disable();
  882. smp_cpu_index_default();
  883. /*
  884. * Setup boot CPU information
  885. */
  886. smp_store_cpu_info(0); /* Final full version of the data */
  887. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  888. mb();
  889. current_thread_info()->cpu = 0; /* needed? */
  890. for_each_possible_cpu(i) {
  891. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  892. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  893. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  894. }
  895. set_cpu_sibling_map(0);
  896. if (smp_sanity_check(max_cpus) < 0) {
  897. printk(KERN_INFO "SMP disabled\n");
  898. disable_smp();
  899. goto out;
  900. }
  901. default_setup_apic_routing();
  902. preempt_disable();
  903. if (read_apic_id() != boot_cpu_physical_apicid) {
  904. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  905. read_apic_id(), boot_cpu_physical_apicid);
  906. /* Or can we switch back to PIC here? */
  907. }
  908. preempt_enable();
  909. connect_bsp_APIC();
  910. /*
  911. * Switch from PIC to APIC mode.
  912. */
  913. setup_local_APIC();
  914. /*
  915. * Enable IO APIC before setting up error vector
  916. */
  917. if (!skip_ioapic_setup && nr_ioapics)
  918. enable_IO_APIC();
  919. bsp_end_local_APIC_setup();
  920. if (apic->setup_portio_remap)
  921. apic->setup_portio_remap();
  922. smpboot_setup_io_apic();
  923. /*
  924. * Set up local APIC timer on boot CPU.
  925. */
  926. printk(KERN_INFO "CPU%d: ", 0);
  927. print_cpu_info(&cpu_data(0));
  928. x86_init.timers.setup_percpu_clockev();
  929. if (is_uv_system())
  930. uv_system_init();
  931. set_mtrr_aps_delayed_init();
  932. out:
  933. preempt_enable();
  934. }
  935. void arch_disable_nonboot_cpus_begin(void)
  936. {
  937. /*
  938. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  939. * In the suspend path, we will be back in the SMP mode shortly anyways.
  940. */
  941. skip_smp_alternatives = true;
  942. }
  943. void arch_disable_nonboot_cpus_end(void)
  944. {
  945. skip_smp_alternatives = false;
  946. }
  947. void arch_enable_nonboot_cpus_begin(void)
  948. {
  949. set_mtrr_aps_delayed_init();
  950. }
  951. void arch_enable_nonboot_cpus_end(void)
  952. {
  953. mtrr_aps_init();
  954. }
  955. /*
  956. * Early setup to make printk work.
  957. */
  958. void __init native_smp_prepare_boot_cpu(void)
  959. {
  960. int me = smp_processor_id();
  961. switch_to_new_gdt(me);
  962. /* already set me in cpu_online_mask in boot_cpu_init() */
  963. cpumask_set_cpu(me, cpu_callout_mask);
  964. per_cpu(cpu_state, me) = CPU_ONLINE;
  965. }
  966. void __init native_smp_cpus_done(unsigned int max_cpus)
  967. {
  968. pr_debug("Boot done.\n");
  969. impress_friends();
  970. #ifdef CONFIG_X86_IO_APIC
  971. setup_ioapic_dest();
  972. #endif
  973. mtrr_aps_init();
  974. }
  975. static int __initdata setup_possible_cpus = -1;
  976. static int __init _setup_possible_cpus(char *str)
  977. {
  978. get_option(&str, &setup_possible_cpus);
  979. return 0;
  980. }
  981. early_param("possible_cpus", _setup_possible_cpus);
  982. /*
  983. * cpu_possible_mask should be static, it cannot change as cpu's
  984. * are onlined, or offlined. The reason is per-cpu data-structures
  985. * are allocated by some modules at init time, and dont expect to
  986. * do this dynamically on cpu arrival/departure.
  987. * cpu_present_mask on the other hand can change dynamically.
  988. * In case when cpu_hotplug is not compiled, then we resort to current
  989. * behaviour, which is cpu_possible == cpu_present.
  990. * - Ashok Raj
  991. *
  992. * Three ways to find out the number of additional hotplug CPUs:
  993. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  994. * - The user can overwrite it with possible_cpus=NUM
  995. * - Otherwise don't reserve additional CPUs.
  996. * We do this because additional CPUs waste a lot of memory.
  997. * -AK
  998. */
  999. __init void prefill_possible_map(void)
  1000. {
  1001. int i, possible;
  1002. /* no processor from mptable or madt */
  1003. if (!num_processors)
  1004. num_processors = 1;
  1005. i = setup_max_cpus ?: 1;
  1006. if (setup_possible_cpus == -1) {
  1007. possible = num_processors;
  1008. #ifdef CONFIG_HOTPLUG_CPU
  1009. if (setup_max_cpus)
  1010. possible += disabled_cpus;
  1011. #else
  1012. if (possible > i)
  1013. possible = i;
  1014. #endif
  1015. } else
  1016. possible = setup_possible_cpus;
  1017. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1018. /* nr_cpu_ids could be reduced via nr_cpus= */
  1019. if (possible > nr_cpu_ids) {
  1020. printk(KERN_WARNING
  1021. "%d Processors exceeds NR_CPUS limit of %d\n",
  1022. possible, nr_cpu_ids);
  1023. possible = nr_cpu_ids;
  1024. }
  1025. #ifdef CONFIG_HOTPLUG_CPU
  1026. if (!setup_max_cpus)
  1027. #endif
  1028. if (possible > i) {
  1029. printk(KERN_WARNING
  1030. "%d Processors exceeds max_cpus limit of %u\n",
  1031. possible, setup_max_cpus);
  1032. possible = i;
  1033. }
  1034. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1035. possible, max_t(int, possible - num_processors, 0));
  1036. for (i = 0; i < possible; i++)
  1037. set_cpu_possible(i, true);
  1038. for (; i < NR_CPUS; i++)
  1039. set_cpu_possible(i, false);
  1040. nr_cpu_ids = possible;
  1041. }
  1042. #ifdef CONFIG_HOTPLUG_CPU
  1043. static void remove_siblinginfo(int cpu)
  1044. {
  1045. int sibling;
  1046. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1047. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1048. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1049. /*/
  1050. * last thread sibling in this cpu core going down
  1051. */
  1052. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1053. cpu_data(sibling).booted_cores--;
  1054. }
  1055. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1056. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1057. cpumask_clear(cpu_sibling_mask(cpu));
  1058. cpumask_clear(cpu_core_mask(cpu));
  1059. c->phys_proc_id = 0;
  1060. c->cpu_core_id = 0;
  1061. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1062. }
  1063. static void __ref remove_cpu_from_maps(int cpu)
  1064. {
  1065. set_cpu_online(cpu, false);
  1066. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1067. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1068. /* was set by cpu_init() */
  1069. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1070. numa_remove_cpu(cpu);
  1071. }
  1072. void cpu_disable_common(void)
  1073. {
  1074. int cpu = smp_processor_id();
  1075. remove_siblinginfo(cpu);
  1076. /* It's now safe to remove this processor from the online map */
  1077. lock_vector_lock();
  1078. remove_cpu_from_maps(cpu);
  1079. unlock_vector_lock();
  1080. fixup_irqs();
  1081. }
  1082. int native_cpu_disable(void)
  1083. {
  1084. int cpu = smp_processor_id();
  1085. /*
  1086. * Perhaps use cpufreq to drop frequency, but that could go
  1087. * into generic code.
  1088. *
  1089. * We won't take down the boot processor on i386 due to some
  1090. * interrupts only being able to be serviced by the BSP.
  1091. * Especially so if we're not using an IOAPIC -zwane
  1092. */
  1093. if (cpu == 0)
  1094. return -EBUSY;
  1095. clear_local_APIC();
  1096. cpu_disable_common();
  1097. return 0;
  1098. }
  1099. void native_cpu_die(unsigned int cpu)
  1100. {
  1101. /* We don't do anything here: idle task is faking death itself. */
  1102. unsigned int i;
  1103. for (i = 0; i < 10; i++) {
  1104. /* They ack this in play_dead by setting CPU_DEAD */
  1105. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1106. if (system_state == SYSTEM_RUNNING)
  1107. pr_info("CPU %u is now offline\n", cpu);
  1108. if (1 == num_online_cpus())
  1109. alternatives_smp_switch(0);
  1110. return;
  1111. }
  1112. msleep(100);
  1113. }
  1114. pr_err("CPU %u didn't die...\n", cpu);
  1115. }
  1116. void play_dead_common(void)
  1117. {
  1118. idle_task_exit();
  1119. reset_lazy_tlbstate();
  1120. amd_e400_remove_cpu(raw_smp_processor_id());
  1121. mb();
  1122. /* Ack it */
  1123. __this_cpu_write(cpu_state, CPU_DEAD);
  1124. /*
  1125. * With physical CPU hotplug, we should halt the cpu
  1126. */
  1127. local_irq_disable();
  1128. }
  1129. /*
  1130. * We need to flush the caches before going to sleep, lest we have
  1131. * dirty data in our caches when we come back up.
  1132. */
  1133. static inline void mwait_play_dead(void)
  1134. {
  1135. unsigned int eax, ebx, ecx, edx;
  1136. unsigned int highest_cstate = 0;
  1137. unsigned int highest_subcstate = 0;
  1138. int i;
  1139. void *mwait_ptr;
  1140. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1141. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1142. return;
  1143. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1144. return;
  1145. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1146. return;
  1147. eax = CPUID_MWAIT_LEAF;
  1148. ecx = 0;
  1149. native_cpuid(&eax, &ebx, &ecx, &edx);
  1150. /*
  1151. * eax will be 0 if EDX enumeration is not valid.
  1152. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1153. */
  1154. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1155. eax = 0;
  1156. } else {
  1157. edx >>= MWAIT_SUBSTATE_SIZE;
  1158. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1159. if (edx & MWAIT_SUBSTATE_MASK) {
  1160. highest_cstate = i;
  1161. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1162. }
  1163. }
  1164. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1165. (highest_subcstate - 1);
  1166. }
  1167. /*
  1168. * This should be a memory location in a cache line which is
  1169. * unlikely to be touched by other processors. The actual
  1170. * content is immaterial as it is not actually modified in any way.
  1171. */
  1172. mwait_ptr = &current_thread_info()->flags;
  1173. wbinvd();
  1174. while (1) {
  1175. /*
  1176. * The CLFLUSH is a workaround for erratum AAI65 for
  1177. * the Xeon 7400 series. It's not clear it is actually
  1178. * needed, but it should be harmless in either case.
  1179. * The WBINVD is insufficient due to the spurious-wakeup
  1180. * case where we return around the loop.
  1181. */
  1182. clflush(mwait_ptr);
  1183. __monitor(mwait_ptr, 0, 0);
  1184. mb();
  1185. __mwait(eax, 0);
  1186. }
  1187. }
  1188. static inline void hlt_play_dead(void)
  1189. {
  1190. if (__this_cpu_read(cpu_info.x86) >= 4)
  1191. wbinvd();
  1192. while (1) {
  1193. native_halt();
  1194. }
  1195. }
  1196. void native_play_dead(void)
  1197. {
  1198. play_dead_common();
  1199. tboot_shutdown(TB_SHUTDOWN_WFS);
  1200. mwait_play_dead(); /* Only returns on failure */
  1201. hlt_play_dead();
  1202. }
  1203. #else /* ... !CONFIG_HOTPLUG_CPU */
  1204. int native_cpu_disable(void)
  1205. {
  1206. return -ENOSYS;
  1207. }
  1208. void native_cpu_die(unsigned int cpu)
  1209. {
  1210. /* We said "no" in __cpu_disable */
  1211. BUG();
  1212. }
  1213. void native_play_dead(void)
  1214. {
  1215. BUG();
  1216. }
  1217. #endif