irqinit.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/random.h>
  9. #include <linux/kprobes.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel_stat.h>
  12. #include <linux/sysdev.h>
  13. #include <linux/bitops.h>
  14. #include <linux/acpi.h>
  15. #include <linux/io.h>
  16. #include <linux/delay.h>
  17. #include <linux/atomic.h>
  18. #include <asm/system.h>
  19. #include <asm/timer.h>
  20. #include <asm/hw_irq.h>
  21. #include <asm/pgtable.h>
  22. #include <asm/desc.h>
  23. #include <asm/apic.h>
  24. #include <asm/setup.h>
  25. #include <asm/i8259.h>
  26. #include <asm/traps.h>
  27. #include <asm/prom.h>
  28. /*
  29. * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
  30. * (these are usually mapped to vectors 0x30-0x3f)
  31. */
  32. /*
  33. * The IO-APIC gives us many more interrupt sources. Most of these
  34. * are unused but an SMP system is supposed to have enough memory ...
  35. * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
  36. * across the spectrum, so we really want to be prepared to get all
  37. * of these. Plus, more powerful systems might have more than 64
  38. * IO-APIC registers.
  39. *
  40. * (these are usually mapped into the 0x30-0xff vector range)
  41. */
  42. #ifdef CONFIG_X86_32
  43. /*
  44. * Note that on a 486, we don't want to do a SIGFPE on an irq13
  45. * as the irq is unreliable, and exception 16 works correctly
  46. * (ie as explained in the intel literature). On a 386, you
  47. * can't use exception 16 due to bad IBM design, so we have to
  48. * rely on the less exact irq13.
  49. *
  50. * Careful.. Not only is IRQ13 unreliable, but it is also
  51. * leads to races. IBM designers who came up with it should
  52. * be shot.
  53. */
  54. static irqreturn_t math_error_irq(int cpl, void *dev_id)
  55. {
  56. outb(0, 0xF0);
  57. if (ignore_fpu_irq || !boot_cpu_data.hard_math)
  58. return IRQ_NONE;
  59. math_error(get_irq_regs(), 0, 16);
  60. return IRQ_HANDLED;
  61. }
  62. /*
  63. * New motherboards sometimes make IRQ 13 be a PCI interrupt,
  64. * so allow interrupt sharing.
  65. */
  66. static struct irqaction fpu_irq = {
  67. .handler = math_error_irq,
  68. .name = "fpu",
  69. .flags = IRQF_NO_THREAD,
  70. };
  71. #endif
  72. /*
  73. * IRQ2 is cascade interrupt to second interrupt controller
  74. */
  75. static struct irqaction irq2 = {
  76. .handler = no_action,
  77. .name = "cascade",
  78. .flags = IRQF_NO_THREAD,
  79. };
  80. DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
  81. [0 ... NR_VECTORS - 1] = -1,
  82. };
  83. int vector_used_by_percpu_irq(unsigned int vector)
  84. {
  85. int cpu;
  86. for_each_online_cpu(cpu) {
  87. if (per_cpu(vector_irq, cpu)[vector] != -1)
  88. return 1;
  89. }
  90. return 0;
  91. }
  92. void __init init_ISA_irqs(void)
  93. {
  94. struct irq_chip *chip = legacy_pic->chip;
  95. const char *name = chip->name;
  96. int i;
  97. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  98. init_bsp_APIC();
  99. #endif
  100. legacy_pic->init(0);
  101. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
  102. irq_set_chip_and_handler_name(i, chip, handle_level_irq, name);
  103. }
  104. void __init init_IRQ(void)
  105. {
  106. int i;
  107. /*
  108. * We probably need a better place for this, but it works for
  109. * now ...
  110. */
  111. x86_add_irq_domains();
  112. /*
  113. * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
  114. * If these IRQ's are handled by legacy interrupt-controllers like PIC,
  115. * then this configuration will likely be static after the boot. If
  116. * these IRQ's are handled by more mordern controllers like IO-APIC,
  117. * then this vector space can be freed and re-used dynamically as the
  118. * irq's migrate etc.
  119. */
  120. for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
  121. per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
  122. x86_init.irqs.intr_init();
  123. }
  124. /*
  125. * Setup the vector to irq mappings.
  126. */
  127. void setup_vector_irq(int cpu)
  128. {
  129. #ifndef CONFIG_X86_IO_APIC
  130. int irq;
  131. /*
  132. * On most of the platforms, legacy PIC delivers the interrupts on the
  133. * boot cpu. But there are certain platforms where PIC interrupts are
  134. * delivered to multiple cpu's. If the legacy IRQ is handled by the
  135. * legacy PIC, for the new cpu that is coming online, setup the static
  136. * legacy vector to irq mapping:
  137. */
  138. for (irq = 0; irq < legacy_pic->nr_legacy_irqs; irq++)
  139. per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
  140. #endif
  141. __setup_vector_irq(cpu);
  142. }
  143. static void __init smp_intr_init(void)
  144. {
  145. #ifdef CONFIG_SMP
  146. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  147. /*
  148. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  149. * IPI, driven by wakeup.
  150. */
  151. alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  152. /* IPIs for invalidation */
  153. #define ALLOC_INVTLB_VEC(NR) \
  154. alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+NR, \
  155. invalidate_interrupt##NR)
  156. switch (NUM_INVALIDATE_TLB_VECTORS) {
  157. default:
  158. ALLOC_INVTLB_VEC(31);
  159. case 31:
  160. ALLOC_INVTLB_VEC(30);
  161. case 30:
  162. ALLOC_INVTLB_VEC(29);
  163. case 29:
  164. ALLOC_INVTLB_VEC(28);
  165. case 28:
  166. ALLOC_INVTLB_VEC(27);
  167. case 27:
  168. ALLOC_INVTLB_VEC(26);
  169. case 26:
  170. ALLOC_INVTLB_VEC(25);
  171. case 25:
  172. ALLOC_INVTLB_VEC(24);
  173. case 24:
  174. ALLOC_INVTLB_VEC(23);
  175. case 23:
  176. ALLOC_INVTLB_VEC(22);
  177. case 22:
  178. ALLOC_INVTLB_VEC(21);
  179. case 21:
  180. ALLOC_INVTLB_VEC(20);
  181. case 20:
  182. ALLOC_INVTLB_VEC(19);
  183. case 19:
  184. ALLOC_INVTLB_VEC(18);
  185. case 18:
  186. ALLOC_INVTLB_VEC(17);
  187. case 17:
  188. ALLOC_INVTLB_VEC(16);
  189. case 16:
  190. ALLOC_INVTLB_VEC(15);
  191. case 15:
  192. ALLOC_INVTLB_VEC(14);
  193. case 14:
  194. ALLOC_INVTLB_VEC(13);
  195. case 13:
  196. ALLOC_INVTLB_VEC(12);
  197. case 12:
  198. ALLOC_INVTLB_VEC(11);
  199. case 11:
  200. ALLOC_INVTLB_VEC(10);
  201. case 10:
  202. ALLOC_INVTLB_VEC(9);
  203. case 9:
  204. ALLOC_INVTLB_VEC(8);
  205. case 8:
  206. ALLOC_INVTLB_VEC(7);
  207. case 7:
  208. ALLOC_INVTLB_VEC(6);
  209. case 6:
  210. ALLOC_INVTLB_VEC(5);
  211. case 5:
  212. ALLOC_INVTLB_VEC(4);
  213. case 4:
  214. ALLOC_INVTLB_VEC(3);
  215. case 3:
  216. ALLOC_INVTLB_VEC(2);
  217. case 2:
  218. ALLOC_INVTLB_VEC(1);
  219. case 1:
  220. ALLOC_INVTLB_VEC(0);
  221. break;
  222. }
  223. /* IPI for generic function call */
  224. alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  225. /* IPI for generic single function call */
  226. alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
  227. call_function_single_interrupt);
  228. /* Low priority IPI to cleanup after moving an irq */
  229. set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
  230. set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
  231. /* IPI used for rebooting/stopping */
  232. alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
  233. #endif
  234. #endif /* CONFIG_SMP */
  235. }
  236. static void __init apic_intr_init(void)
  237. {
  238. smp_intr_init();
  239. #ifdef CONFIG_X86_THERMAL_VECTOR
  240. alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
  241. #endif
  242. #ifdef CONFIG_X86_MCE_THRESHOLD
  243. alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
  244. #endif
  245. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
  246. /* self generated IPI for local APIC timer */
  247. alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
  248. /* IPI for X86 platform specific use */
  249. alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
  250. /* IPI vectors for APIC spurious and error interrupts */
  251. alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
  252. alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
  253. /* IRQ work interrupts: */
  254. # ifdef CONFIG_IRQ_WORK
  255. alloc_intr_gate(IRQ_WORK_VECTOR, irq_work_interrupt);
  256. # endif
  257. #endif
  258. }
  259. void __init native_init_IRQ(void)
  260. {
  261. int i;
  262. /* Execute any quirks before the call gates are initialised: */
  263. x86_init.irqs.pre_vector_init();
  264. apic_intr_init();
  265. /*
  266. * Cover the whole vector space, no vector can escape
  267. * us. (some of these will be overridden and become
  268. * 'special' SMP interrupts)
  269. */
  270. for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
  271. /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
  272. if (!test_bit(i, used_vectors))
  273. set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
  274. }
  275. if (!acpi_ioapic && !of_ioapic)
  276. setup_irq(2, &irq2);
  277. #ifdef CONFIG_X86_32
  278. /*
  279. * External FPU? Set up irq13 if so, for
  280. * original braindamaged IBM FERR coupling.
  281. */
  282. if (boot_cpu_data.hard_math && !cpu_has_fpu)
  283. setup_irq(FPU_IRQ, &fpu_irq);
  284. irq_ctx_init(smp_processor_id());
  285. #endif
  286. }