irq.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * Common interrupt code for 32 and 64 bit
  3. */
  4. #include <linux/cpu.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/kernel_stat.h>
  7. #include <linux/of.h>
  8. #include <linux/seq_file.h>
  9. #include <linux/smp.h>
  10. #include <linux/ftrace.h>
  11. #include <linux/delay.h>
  12. #include <asm/apic.h>
  13. #include <asm/io_apic.h>
  14. #include <asm/irq.h>
  15. #include <asm/idle.h>
  16. #include <asm/mce.h>
  17. #include <asm/hw_irq.h>
  18. atomic_t irq_err_count;
  19. /* Function pointer for generic interrupt vector handling */
  20. void (*x86_platform_ipi_callback)(void) = NULL;
  21. /*
  22. * 'what should we do if we get a hw irq event on an illegal vector'.
  23. * each architecture has to answer this themselves.
  24. */
  25. void ack_bad_irq(unsigned int irq)
  26. {
  27. if (printk_ratelimit())
  28. pr_err("unexpected IRQ trap at vector %02x\n", irq);
  29. /*
  30. * Currently unexpected vectors happen only on SMP and APIC.
  31. * We _must_ ack these because every local APIC has only N
  32. * irq slots per priority level, and a 'hanging, unacked' IRQ
  33. * holds up an irq slot - in excessive cases (when multiple
  34. * unexpected vectors occur) that might lock up the APIC
  35. * completely.
  36. * But only ack when the APIC is enabled -AK
  37. */
  38. ack_APIC_irq();
  39. }
  40. #define irq_stats(x) (&per_cpu(irq_stat, x))
  41. /*
  42. * /proc/interrupts printing for arch specific interrupts
  43. */
  44. int arch_show_interrupts(struct seq_file *p, int prec)
  45. {
  46. int j;
  47. seq_printf(p, "%*s: ", prec, "NMI");
  48. for_each_online_cpu(j)
  49. seq_printf(p, "%10u ", irq_stats(j)->__nmi_count);
  50. seq_printf(p, " Non-maskable interrupts\n");
  51. #ifdef CONFIG_X86_LOCAL_APIC
  52. seq_printf(p, "%*s: ", prec, "LOC");
  53. for_each_online_cpu(j)
  54. seq_printf(p, "%10u ", irq_stats(j)->apic_timer_irqs);
  55. seq_printf(p, " Local timer interrupts\n");
  56. seq_printf(p, "%*s: ", prec, "SPU");
  57. for_each_online_cpu(j)
  58. seq_printf(p, "%10u ", irq_stats(j)->irq_spurious_count);
  59. seq_printf(p, " Spurious interrupts\n");
  60. seq_printf(p, "%*s: ", prec, "PMI");
  61. for_each_online_cpu(j)
  62. seq_printf(p, "%10u ", irq_stats(j)->apic_perf_irqs);
  63. seq_printf(p, " Performance monitoring interrupts\n");
  64. seq_printf(p, "%*s: ", prec, "IWI");
  65. for_each_online_cpu(j)
  66. seq_printf(p, "%10u ", irq_stats(j)->apic_irq_work_irqs);
  67. seq_printf(p, " IRQ work interrupts\n");
  68. #endif
  69. if (x86_platform_ipi_callback) {
  70. seq_printf(p, "%*s: ", prec, "PLT");
  71. for_each_online_cpu(j)
  72. seq_printf(p, "%10u ", irq_stats(j)->x86_platform_ipis);
  73. seq_printf(p, " Platform interrupts\n");
  74. }
  75. #ifdef CONFIG_SMP
  76. seq_printf(p, "%*s: ", prec, "RES");
  77. for_each_online_cpu(j)
  78. seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
  79. seq_printf(p, " Rescheduling interrupts\n");
  80. seq_printf(p, "%*s: ", prec, "CAL");
  81. for_each_online_cpu(j)
  82. seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
  83. seq_printf(p, " Function call interrupts\n");
  84. seq_printf(p, "%*s: ", prec, "TLB");
  85. for_each_online_cpu(j)
  86. seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
  87. seq_printf(p, " TLB shootdowns\n");
  88. #endif
  89. #ifdef CONFIG_X86_THERMAL_VECTOR
  90. seq_printf(p, "%*s: ", prec, "TRM");
  91. for_each_online_cpu(j)
  92. seq_printf(p, "%10u ", irq_stats(j)->irq_thermal_count);
  93. seq_printf(p, " Thermal event interrupts\n");
  94. #endif
  95. #ifdef CONFIG_X86_MCE_THRESHOLD
  96. seq_printf(p, "%*s: ", prec, "THR");
  97. for_each_online_cpu(j)
  98. seq_printf(p, "%10u ", irq_stats(j)->irq_threshold_count);
  99. seq_printf(p, " Threshold APIC interrupts\n");
  100. #endif
  101. #ifdef CONFIG_X86_MCE
  102. seq_printf(p, "%*s: ", prec, "MCE");
  103. for_each_online_cpu(j)
  104. seq_printf(p, "%10u ", per_cpu(mce_exception_count, j));
  105. seq_printf(p, " Machine check exceptions\n");
  106. seq_printf(p, "%*s: ", prec, "MCP");
  107. for_each_online_cpu(j)
  108. seq_printf(p, "%10u ", per_cpu(mce_poll_count, j));
  109. seq_printf(p, " Machine check polls\n");
  110. #endif
  111. seq_printf(p, "%*s: %10u\n", prec, "ERR", atomic_read(&irq_err_count));
  112. #if defined(CONFIG_X86_IO_APIC)
  113. seq_printf(p, "%*s: %10u\n", prec, "MIS", atomic_read(&irq_mis_count));
  114. #endif
  115. return 0;
  116. }
  117. /*
  118. * /proc/stat helpers
  119. */
  120. u64 arch_irq_stat_cpu(unsigned int cpu)
  121. {
  122. u64 sum = irq_stats(cpu)->__nmi_count;
  123. #ifdef CONFIG_X86_LOCAL_APIC
  124. sum += irq_stats(cpu)->apic_timer_irqs;
  125. sum += irq_stats(cpu)->irq_spurious_count;
  126. sum += irq_stats(cpu)->apic_perf_irqs;
  127. sum += irq_stats(cpu)->apic_irq_work_irqs;
  128. #endif
  129. if (x86_platform_ipi_callback)
  130. sum += irq_stats(cpu)->x86_platform_ipis;
  131. #ifdef CONFIG_SMP
  132. sum += irq_stats(cpu)->irq_resched_count;
  133. sum += irq_stats(cpu)->irq_call_count;
  134. sum += irq_stats(cpu)->irq_tlb_count;
  135. #endif
  136. #ifdef CONFIG_X86_THERMAL_VECTOR
  137. sum += irq_stats(cpu)->irq_thermal_count;
  138. #endif
  139. #ifdef CONFIG_X86_MCE_THRESHOLD
  140. sum += irq_stats(cpu)->irq_threshold_count;
  141. #endif
  142. #ifdef CONFIG_X86_MCE
  143. sum += per_cpu(mce_exception_count, cpu);
  144. sum += per_cpu(mce_poll_count, cpu);
  145. #endif
  146. return sum;
  147. }
  148. u64 arch_irq_stat(void)
  149. {
  150. u64 sum = atomic_read(&irq_err_count);
  151. #ifdef CONFIG_X86_IO_APIC
  152. sum += atomic_read(&irq_mis_count);
  153. #endif
  154. return sum;
  155. }
  156. /*
  157. * do_IRQ handles all normal device IRQ's (the special
  158. * SMP cross-CPU interrupts have their own specific
  159. * handlers).
  160. */
  161. unsigned int __irq_entry do_IRQ(struct pt_regs *regs)
  162. {
  163. struct pt_regs *old_regs = set_irq_regs(regs);
  164. /* high bit used in ret_from_ code */
  165. unsigned vector = ~regs->orig_ax;
  166. unsigned irq;
  167. exit_idle();
  168. irq_enter();
  169. irq = __this_cpu_read(vector_irq[vector]);
  170. if (!handle_irq(irq, regs)) {
  171. ack_APIC_irq();
  172. if (printk_ratelimit())
  173. pr_emerg("%s: %d.%d No irq handler for vector (irq %d)\n",
  174. __func__, smp_processor_id(), vector, irq);
  175. }
  176. irq_exit();
  177. set_irq_regs(old_regs);
  178. return 1;
  179. }
  180. /*
  181. * Handler for X86_PLATFORM_IPI_VECTOR.
  182. */
  183. void smp_x86_platform_ipi(struct pt_regs *regs)
  184. {
  185. struct pt_regs *old_regs = set_irq_regs(regs);
  186. ack_APIC_irq();
  187. exit_idle();
  188. irq_enter();
  189. inc_irq_stat(x86_platform_ipis);
  190. if (x86_platform_ipi_callback)
  191. x86_platform_ipi_callback();
  192. irq_exit();
  193. set_irq_regs(old_regs);
  194. }
  195. EXPORT_SYMBOL_GPL(vector_used_by_percpu_irq);
  196. #ifdef CONFIG_HOTPLUG_CPU
  197. /* A cpu has been removed from cpu_online_mask. Reset irq affinities. */
  198. void fixup_irqs(void)
  199. {
  200. unsigned int irq, vector;
  201. static int warned;
  202. struct irq_desc *desc;
  203. struct irq_data *data;
  204. struct irq_chip *chip;
  205. for_each_irq_desc(irq, desc) {
  206. int break_affinity = 0;
  207. int set_affinity = 1;
  208. const struct cpumask *affinity;
  209. if (!desc)
  210. continue;
  211. if (irq == 2)
  212. continue;
  213. /* interrupt's are disabled at this point */
  214. raw_spin_lock(&desc->lock);
  215. data = irq_desc_get_irq_data(desc);
  216. affinity = data->affinity;
  217. if (!irq_has_action(irq) || irqd_is_per_cpu(data) ||
  218. cpumask_subset(affinity, cpu_online_mask)) {
  219. raw_spin_unlock(&desc->lock);
  220. continue;
  221. }
  222. /*
  223. * Complete the irq move. This cpu is going down and for
  224. * non intr-remapping case, we can't wait till this interrupt
  225. * arrives at this cpu before completing the irq move.
  226. */
  227. irq_force_complete_move(irq);
  228. if (cpumask_any_and(affinity, cpu_online_mask) >= nr_cpu_ids) {
  229. break_affinity = 1;
  230. affinity = cpu_all_mask;
  231. }
  232. chip = irq_data_get_irq_chip(data);
  233. if (!irqd_can_move_in_process_context(data) && chip->irq_mask)
  234. chip->irq_mask(data);
  235. if (chip->irq_set_affinity)
  236. chip->irq_set_affinity(data, affinity, true);
  237. else if (!(warned++))
  238. set_affinity = 0;
  239. if (!irqd_can_move_in_process_context(data) &&
  240. !irqd_irq_disabled(data) && chip->irq_unmask)
  241. chip->irq_unmask(data);
  242. raw_spin_unlock(&desc->lock);
  243. if (break_affinity && set_affinity)
  244. printk("Broke affinity for irq %i\n", irq);
  245. else if (!set_affinity)
  246. printk("Cannot set affinity for irq %i\n", irq);
  247. }
  248. /*
  249. * We can remove mdelay() and then send spuriuous interrupts to
  250. * new cpu targets for all the irqs that were handled previously by
  251. * this cpu. While it works, I have seen spurious interrupt messages
  252. * (nothing wrong but still...).
  253. *
  254. * So for now, retain mdelay(1) and check the IRR and then send those
  255. * interrupts to new targets as this cpu is already offlined...
  256. */
  257. mdelay(1);
  258. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  259. unsigned int irr;
  260. if (__this_cpu_read(vector_irq[vector]) < 0)
  261. continue;
  262. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  263. if (irr & (1 << (vector % 32))) {
  264. irq = __this_cpu_read(vector_irq[vector]);
  265. desc = irq_to_desc(irq);
  266. data = irq_desc_get_irq_data(desc);
  267. chip = irq_data_get_irq_chip(data);
  268. raw_spin_lock(&desc->lock);
  269. if (chip->irq_retrigger)
  270. chip->irq_retrigger(data);
  271. raw_spin_unlock(&desc->lock);
  272. }
  273. }
  274. }
  275. #endif