setup_64.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. *
  3. * Common boot and setup code.
  4. *
  5. * Copyright (C) 2001 PPC64 Team, IBM Corp
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #undef DEBUG
  13. #include <linux/module.h>
  14. #include <linux/string.h>
  15. #include <linux/sched.h>
  16. #include <linux/init.h>
  17. #include <linux/kernel.h>
  18. #include <linux/reboot.h>
  19. #include <linux/delay.h>
  20. #include <linux/initrd.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/ioport.h>
  23. #include <linux/console.h>
  24. #include <linux/utsname.h>
  25. #include <linux/tty.h>
  26. #include <linux/root_dev.h>
  27. #include <linux/notifier.h>
  28. #include <linux/cpu.h>
  29. #include <linux/unistd.h>
  30. #include <linux/serial.h>
  31. #include <linux/serial_8250.h>
  32. #include <linux/bootmem.h>
  33. #include <linux/pci.h>
  34. #include <linux/lockdep.h>
  35. #include <linux/memblock.h>
  36. #include <asm/io.h>
  37. #include <asm/kdump.h>
  38. #include <asm/prom.h>
  39. #include <asm/processor.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/smp.h>
  42. #include <asm/elf.h>
  43. #include <asm/machdep.h>
  44. #include <asm/paca.h>
  45. #include <asm/time.h>
  46. #include <asm/cputable.h>
  47. #include <asm/sections.h>
  48. #include <asm/btext.h>
  49. #include <asm/nvram.h>
  50. #include <asm/setup.h>
  51. #include <asm/system.h>
  52. #include <asm/rtas.h>
  53. #include <asm/iommu.h>
  54. #include <asm/serial.h>
  55. #include <asm/cache.h>
  56. #include <asm/page.h>
  57. #include <asm/mmu.h>
  58. #include <asm/firmware.h>
  59. #include <asm/xmon.h>
  60. #include <asm/udbg.h>
  61. #include <asm/kexec.h>
  62. #include <asm/mmu_context.h>
  63. #include <asm/code-patching.h>
  64. #include <asm/kvm_ppc.h>
  65. #include "setup.h"
  66. #ifdef DEBUG
  67. #define DBG(fmt...) udbg_printf(fmt)
  68. #else
  69. #define DBG(fmt...)
  70. #endif
  71. int boot_cpuid = 0;
  72. int __initdata spinning_secondaries;
  73. u64 ppc64_pft_size;
  74. /* Pick defaults since we might want to patch instructions
  75. * before we've read this from the device tree.
  76. */
  77. struct ppc64_caches ppc64_caches = {
  78. .dline_size = 0x40,
  79. .log_dline_size = 6,
  80. .iline_size = 0x40,
  81. .log_iline_size = 6
  82. };
  83. EXPORT_SYMBOL_GPL(ppc64_caches);
  84. /*
  85. * These are used in binfmt_elf.c to put aux entries on the stack
  86. * for each elf executable being started.
  87. */
  88. int dcache_bsize;
  89. int icache_bsize;
  90. int ucache_bsize;
  91. #ifdef CONFIG_SMP
  92. static char *smt_enabled_cmdline;
  93. /* Look for ibm,smt-enabled OF option */
  94. static void check_smt_enabled(void)
  95. {
  96. struct device_node *dn;
  97. const char *smt_option;
  98. /* Default to enabling all threads */
  99. smt_enabled_at_boot = threads_per_core;
  100. /* Allow the command line to overrule the OF option */
  101. if (smt_enabled_cmdline) {
  102. if (!strcmp(smt_enabled_cmdline, "on"))
  103. smt_enabled_at_boot = threads_per_core;
  104. else if (!strcmp(smt_enabled_cmdline, "off"))
  105. smt_enabled_at_boot = 0;
  106. else {
  107. long smt;
  108. int rc;
  109. rc = strict_strtol(smt_enabled_cmdline, 10, &smt);
  110. if (!rc)
  111. smt_enabled_at_boot =
  112. min(threads_per_core, (int)smt);
  113. }
  114. } else {
  115. dn = of_find_node_by_path("/options");
  116. if (dn) {
  117. smt_option = of_get_property(dn, "ibm,smt-enabled",
  118. NULL);
  119. if (smt_option) {
  120. if (!strcmp(smt_option, "on"))
  121. smt_enabled_at_boot = threads_per_core;
  122. else if (!strcmp(smt_option, "off"))
  123. smt_enabled_at_boot = 0;
  124. }
  125. of_node_put(dn);
  126. }
  127. }
  128. }
  129. /* Look for smt-enabled= cmdline option */
  130. static int __init early_smt_enabled(char *p)
  131. {
  132. smt_enabled_cmdline = p;
  133. return 0;
  134. }
  135. early_param("smt-enabled", early_smt_enabled);
  136. #else
  137. #define check_smt_enabled()
  138. #endif /* CONFIG_SMP */
  139. /*
  140. * Early initialization entry point. This is called by head.S
  141. * with MMU translation disabled. We rely on the "feature" of
  142. * the CPU that ignores the top 2 bits of the address in real
  143. * mode so we can access kernel globals normally provided we
  144. * only toy with things in the RMO region. From here, we do
  145. * some early parsing of the device-tree to setup out MEMBLOCK
  146. * data structures, and allocate & initialize the hash table
  147. * and segment tables so we can start running with translation
  148. * enabled.
  149. *
  150. * It is this function which will call the probe() callback of
  151. * the various platform types and copy the matching one to the
  152. * global ppc_md structure. Your platform can eventually do
  153. * some very early initializations from the probe() routine, but
  154. * this is not recommended, be very careful as, for example, the
  155. * device-tree is not accessible via normal means at this point.
  156. */
  157. void __init early_setup(unsigned long dt_ptr)
  158. {
  159. /* -------- printk is _NOT_ safe to use here ! ------- */
  160. /* Identify CPU type */
  161. identify_cpu(0, mfspr(SPRN_PVR));
  162. /* Assume we're on cpu 0 for now. Don't write to the paca yet! */
  163. initialise_paca(&boot_paca, 0);
  164. setup_paca(&boot_paca);
  165. /* Initialize lockdep early or else spinlocks will blow */
  166. lockdep_init();
  167. /* -------- printk is now safe to use ------- */
  168. /* Enable early debugging if any specified (see udbg.h) */
  169. udbg_early_init();
  170. DBG(" -> early_setup(), dt_ptr: 0x%lx\n", dt_ptr);
  171. /*
  172. * Do early initialization using the flattened device
  173. * tree, such as retrieving the physical memory map or
  174. * calculating/retrieving the hash table size.
  175. */
  176. early_init_devtree(__va(dt_ptr));
  177. /* Now we know the logical id of our boot cpu, setup the paca. */
  178. setup_paca(&paca[boot_cpuid]);
  179. /* Fix up paca fields required for the boot cpu */
  180. get_paca()->cpu_start = 1;
  181. /* Probe the machine type */
  182. probe_machine();
  183. setup_kdump_trampoline();
  184. DBG("Found, Initializing memory management...\n");
  185. /* Initialize the hash table or TLB handling */
  186. early_init_mmu();
  187. DBG(" <- early_setup()\n");
  188. }
  189. #ifdef CONFIG_SMP
  190. void early_setup_secondary(void)
  191. {
  192. /* Mark interrupts enabled in PACA */
  193. get_paca()->soft_enabled = 0;
  194. /* Initialize the hash table or TLB handling */
  195. early_init_mmu_secondary();
  196. }
  197. #endif /* CONFIG_SMP */
  198. #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
  199. void smp_release_cpus(void)
  200. {
  201. unsigned long *ptr;
  202. int i;
  203. DBG(" -> smp_release_cpus()\n");
  204. /* All secondary cpus are spinning on a common spinloop, release them
  205. * all now so they can start to spin on their individual paca
  206. * spinloops. For non SMP kernels, the secondary cpus never get out
  207. * of the common spinloop.
  208. */
  209. ptr = (unsigned long *)((unsigned long)&__secondary_hold_spinloop
  210. - PHYSICAL_START);
  211. *ptr = __pa(generic_secondary_smp_init);
  212. /* And wait a bit for them to catch up */
  213. for (i = 0; i < 100000; i++) {
  214. mb();
  215. HMT_low();
  216. if (spinning_secondaries == 0)
  217. break;
  218. udelay(1);
  219. }
  220. DBG("spinning_secondaries = %d\n", spinning_secondaries);
  221. DBG(" <- smp_release_cpus()\n");
  222. }
  223. #endif /* CONFIG_SMP || CONFIG_KEXEC */
  224. /*
  225. * Initialize some remaining members of the ppc64_caches and systemcfg
  226. * structures
  227. * (at least until we get rid of them completely). This is mostly some
  228. * cache informations about the CPU that will be used by cache flush
  229. * routines and/or provided to userland
  230. */
  231. static void __init initialize_cache_info(void)
  232. {
  233. struct device_node *np;
  234. unsigned long num_cpus = 0;
  235. DBG(" -> initialize_cache_info()\n");
  236. for (np = NULL; (np = of_find_node_by_type(np, "cpu"));) {
  237. num_cpus += 1;
  238. /* We're assuming *all* of the CPUs have the same
  239. * d-cache and i-cache sizes... -Peter
  240. */
  241. if ( num_cpus == 1 ) {
  242. const u32 *sizep, *lsizep;
  243. u32 size, lsize;
  244. size = 0;
  245. lsize = cur_cpu_spec->dcache_bsize;
  246. sizep = of_get_property(np, "d-cache-size", NULL);
  247. if (sizep != NULL)
  248. size = *sizep;
  249. lsizep = of_get_property(np, "d-cache-block-size", NULL);
  250. /* fallback if block size missing */
  251. if (lsizep == NULL)
  252. lsizep = of_get_property(np, "d-cache-line-size", NULL);
  253. if (lsizep != NULL)
  254. lsize = *lsizep;
  255. if (sizep == 0 || lsizep == 0)
  256. DBG("Argh, can't find dcache properties ! "
  257. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  258. ppc64_caches.dsize = size;
  259. ppc64_caches.dline_size = lsize;
  260. ppc64_caches.log_dline_size = __ilog2(lsize);
  261. ppc64_caches.dlines_per_page = PAGE_SIZE / lsize;
  262. size = 0;
  263. lsize = cur_cpu_spec->icache_bsize;
  264. sizep = of_get_property(np, "i-cache-size", NULL);
  265. if (sizep != NULL)
  266. size = *sizep;
  267. lsizep = of_get_property(np, "i-cache-block-size", NULL);
  268. if (lsizep == NULL)
  269. lsizep = of_get_property(np, "i-cache-line-size", NULL);
  270. if (lsizep != NULL)
  271. lsize = *lsizep;
  272. if (sizep == 0 || lsizep == 0)
  273. DBG("Argh, can't find icache properties ! "
  274. "sizep: %p, lsizep: %p\n", sizep, lsizep);
  275. ppc64_caches.isize = size;
  276. ppc64_caches.iline_size = lsize;
  277. ppc64_caches.log_iline_size = __ilog2(lsize);
  278. ppc64_caches.ilines_per_page = PAGE_SIZE / lsize;
  279. }
  280. }
  281. DBG(" <- initialize_cache_info()\n");
  282. }
  283. /*
  284. * Do some initial setup of the system. The parameters are those which
  285. * were passed in from the bootloader.
  286. */
  287. void __init setup_system(void)
  288. {
  289. DBG(" -> setup_system()\n");
  290. /* Apply the CPUs-specific and firmware specific fixups to kernel
  291. * text (nop out sections not relevant to this CPU or this firmware)
  292. */
  293. do_feature_fixups(cur_cpu_spec->cpu_features,
  294. &__start___ftr_fixup, &__stop___ftr_fixup);
  295. do_feature_fixups(cur_cpu_spec->mmu_features,
  296. &__start___mmu_ftr_fixup, &__stop___mmu_ftr_fixup);
  297. do_feature_fixups(powerpc_firmware_features,
  298. &__start___fw_ftr_fixup, &__stop___fw_ftr_fixup);
  299. do_lwsync_fixups(cur_cpu_spec->cpu_features,
  300. &__start___lwsync_fixup, &__stop___lwsync_fixup);
  301. /*
  302. * Unflatten the device-tree passed by prom_init or kexec
  303. */
  304. unflatten_device_tree();
  305. /*
  306. * Fill the ppc64_caches & systemcfg structures with informations
  307. * retrieved from the device-tree.
  308. */
  309. initialize_cache_info();
  310. #ifdef CONFIG_PPC_RTAS
  311. /*
  312. * Initialize RTAS if available
  313. */
  314. rtas_initialize();
  315. #endif /* CONFIG_PPC_RTAS */
  316. /*
  317. * Check if we have an initrd provided via the device-tree
  318. */
  319. check_for_initrd();
  320. /*
  321. * Do some platform specific early initializations, that includes
  322. * setting up the hash table pointers. It also sets up some interrupt-mapping
  323. * related options that will be used by finish_device_tree()
  324. */
  325. if (ppc_md.init_early)
  326. ppc_md.init_early();
  327. /*
  328. * We can discover serial ports now since the above did setup the
  329. * hash table management for us, thus ioremap works. We do that early
  330. * so that further code can be debugged
  331. */
  332. find_legacy_serial_ports();
  333. /*
  334. * Register early console
  335. */
  336. register_early_udbg_console();
  337. /*
  338. * Initialize xmon
  339. */
  340. xmon_setup();
  341. smp_setup_cpu_maps();
  342. check_smt_enabled();
  343. #ifdef CONFIG_SMP
  344. /* Release secondary cpus out of their spinloops at 0x60 now that
  345. * we can map physical -> logical CPU ids
  346. */
  347. smp_release_cpus();
  348. #endif
  349. printk("Starting Linux PPC64 %s\n", init_utsname()->version);
  350. printk("-----------------------------------------------------\n");
  351. printk("ppc64_pft_size = 0x%llx\n", ppc64_pft_size);
  352. printk("physicalMemorySize = 0x%llx\n", memblock_phys_mem_size());
  353. if (ppc64_caches.dline_size != 0x80)
  354. printk("ppc64_caches.dcache_line_size = 0x%x\n",
  355. ppc64_caches.dline_size);
  356. if (ppc64_caches.iline_size != 0x80)
  357. printk("ppc64_caches.icache_line_size = 0x%x\n",
  358. ppc64_caches.iline_size);
  359. #ifdef CONFIG_PPC_STD_MMU_64
  360. if (htab_address)
  361. printk("htab_address = 0x%p\n", htab_address);
  362. printk("htab_hash_mask = 0x%lx\n", htab_hash_mask);
  363. #endif /* CONFIG_PPC_STD_MMU_64 */
  364. if (PHYSICAL_START > 0)
  365. printk("physical_start = 0x%llx\n",
  366. (unsigned long long)PHYSICAL_START);
  367. printk("-----------------------------------------------------\n");
  368. DBG(" <- setup_system()\n");
  369. }
  370. /* This returns the limit below which memory accesses to the linear
  371. * mapping are guarnateed not to cause a TLB or SLB miss. This is
  372. * used to allocate interrupt or emergency stacks for which our
  373. * exception entry path doesn't deal with being interrupted.
  374. */
  375. static u64 safe_stack_limit(void)
  376. {
  377. #ifdef CONFIG_PPC_BOOK3E
  378. /* Freescale BookE bolts the entire linear mapping */
  379. if (mmu_has_feature(MMU_FTR_TYPE_FSL_E))
  380. return linear_map_top;
  381. /* Other BookE, we assume the first GB is bolted */
  382. return 1ul << 30;
  383. #else
  384. /* BookS, the first segment is bolted */
  385. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  386. return 1UL << SID_SHIFT_1T;
  387. return 1UL << SID_SHIFT;
  388. #endif
  389. }
  390. static void __init irqstack_early_init(void)
  391. {
  392. u64 limit = safe_stack_limit();
  393. unsigned int i;
  394. /*
  395. * Interrupt stacks must be in the first segment since we
  396. * cannot afford to take SLB misses on them.
  397. */
  398. for_each_possible_cpu(i) {
  399. softirq_ctx[i] = (struct thread_info *)
  400. __va(memblock_alloc_base(THREAD_SIZE,
  401. THREAD_SIZE, limit));
  402. hardirq_ctx[i] = (struct thread_info *)
  403. __va(memblock_alloc_base(THREAD_SIZE,
  404. THREAD_SIZE, limit));
  405. }
  406. }
  407. #ifdef CONFIG_PPC_BOOK3E
  408. static void __init exc_lvl_early_init(void)
  409. {
  410. extern unsigned int interrupt_base_book3e;
  411. extern unsigned int exc_debug_debug_book3e;
  412. unsigned int i;
  413. for_each_possible_cpu(i) {
  414. critirq_ctx[i] = (struct thread_info *)
  415. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  416. dbgirq_ctx[i] = (struct thread_info *)
  417. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  418. mcheckirq_ctx[i] = (struct thread_info *)
  419. __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE));
  420. }
  421. if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
  422. patch_branch(&interrupt_base_book3e + (0x040 / 4) + 1,
  423. (unsigned long)&exc_debug_debug_book3e, 0);
  424. }
  425. #else
  426. #define exc_lvl_early_init()
  427. #endif
  428. /*
  429. * Stack space used when we detect a bad kernel stack pointer, and
  430. * early in SMP boots before relocation is enabled.
  431. */
  432. static void __init emergency_stack_init(void)
  433. {
  434. u64 limit;
  435. unsigned int i;
  436. /*
  437. * Emergency stacks must be under 256MB, we cannot afford to take
  438. * SLB misses on them. The ABI also requires them to be 128-byte
  439. * aligned.
  440. *
  441. * Since we use these as temporary stacks during secondary CPU
  442. * bringup, we need to get at them in real mode. This means they
  443. * must also be within the RMO region.
  444. */
  445. limit = min(safe_stack_limit(), ppc64_rma_size);
  446. for_each_possible_cpu(i) {
  447. unsigned long sp;
  448. sp = memblock_alloc_base(THREAD_SIZE, THREAD_SIZE, limit);
  449. sp += THREAD_SIZE;
  450. paca[i].emergency_sp = __va(sp);
  451. }
  452. }
  453. /*
  454. * Called into from start_kernel this initializes bootmem, which is used
  455. * to manage page allocation until mem_init is called.
  456. */
  457. void __init setup_arch(char **cmdline_p)
  458. {
  459. ppc64_boot_msg(0x12, "Setup Arch");
  460. *cmdline_p = cmd_line;
  461. /*
  462. * Set cache line size based on type of cpu as a default.
  463. * Systems with OF can look in the properties on the cpu node(s)
  464. * for a possibly more accurate value.
  465. */
  466. dcache_bsize = ppc64_caches.dline_size;
  467. icache_bsize = ppc64_caches.iline_size;
  468. /* reboot on panic */
  469. panic_timeout = 180;
  470. if (ppc_md.panic)
  471. setup_panic();
  472. init_mm.start_code = (unsigned long)_stext;
  473. init_mm.end_code = (unsigned long) _etext;
  474. init_mm.end_data = (unsigned long) _edata;
  475. init_mm.brk = klimit;
  476. irqstack_early_init();
  477. exc_lvl_early_init();
  478. emergency_stack_init();
  479. #ifdef CONFIG_PPC_STD_MMU_64
  480. stabs_alloc();
  481. #endif
  482. /* set up the bootmem stuff with available memory */
  483. do_init_bootmem();
  484. sparse_init();
  485. #ifdef CONFIG_DUMMY_CONSOLE
  486. conswitchp = &dummy_con;
  487. #endif
  488. if (ppc_md.setup_arch)
  489. ppc_md.setup_arch();
  490. paging_init();
  491. /* Initialize the MMU context management stuff */
  492. mmu_context_init();
  493. kvm_rma_init();
  494. ppc64_boot_msg(0x15, "Setup Done");
  495. }
  496. /* ToDo: do something useful if ppc_md is not yet setup. */
  497. #define PPC64_LINUX_FUNCTION 0x0f000000
  498. #define PPC64_IPL_MESSAGE 0xc0000000
  499. #define PPC64_TERM_MESSAGE 0xb0000000
  500. static void ppc64_do_msg(unsigned int src, const char *msg)
  501. {
  502. if (ppc_md.progress) {
  503. char buf[128];
  504. sprintf(buf, "%08X\n", src);
  505. ppc_md.progress(buf, 0);
  506. snprintf(buf, 128, "%s", msg);
  507. ppc_md.progress(buf, 0);
  508. }
  509. }
  510. /* Print a boot progress message. */
  511. void ppc64_boot_msg(unsigned int src, const char *msg)
  512. {
  513. ppc64_do_msg(PPC64_LINUX_FUNCTION|PPC64_IPL_MESSAGE|src, msg);
  514. printk("[boot]%04x %s\n", src, msg);
  515. }
  516. #ifdef CONFIG_SMP
  517. #define PCPU_DYN_SIZE ()
  518. static void * __init pcpu_fc_alloc(unsigned int cpu, size_t size, size_t align)
  519. {
  520. return __alloc_bootmem_node(NODE_DATA(cpu_to_node(cpu)), size, align,
  521. __pa(MAX_DMA_ADDRESS));
  522. }
  523. static void __init pcpu_fc_free(void *ptr, size_t size)
  524. {
  525. free_bootmem(__pa(ptr), size);
  526. }
  527. static int pcpu_cpu_distance(unsigned int from, unsigned int to)
  528. {
  529. if (cpu_to_node(from) == cpu_to_node(to))
  530. return LOCAL_DISTANCE;
  531. else
  532. return REMOTE_DISTANCE;
  533. }
  534. unsigned long __per_cpu_offset[NR_CPUS] __read_mostly;
  535. EXPORT_SYMBOL(__per_cpu_offset);
  536. void __init setup_per_cpu_areas(void)
  537. {
  538. const size_t dyn_size = PERCPU_MODULE_RESERVE + PERCPU_DYNAMIC_RESERVE;
  539. size_t atom_size;
  540. unsigned long delta;
  541. unsigned int cpu;
  542. int rc;
  543. /*
  544. * Linear mapping is one of 4K, 1M and 16M. For 4K, no need
  545. * to group units. For larger mappings, use 1M atom which
  546. * should be large enough to contain a number of units.
  547. */
  548. if (mmu_linear_psize == MMU_PAGE_4K)
  549. atom_size = PAGE_SIZE;
  550. else
  551. atom_size = 1 << 20;
  552. rc = pcpu_embed_first_chunk(0, dyn_size, atom_size, pcpu_cpu_distance,
  553. pcpu_fc_alloc, pcpu_fc_free);
  554. if (rc < 0)
  555. panic("cannot initialize percpu area (err=%d)", rc);
  556. delta = (unsigned long)pcpu_base_addr - (unsigned long)__per_cpu_start;
  557. for_each_possible_cpu(cpu) {
  558. __per_cpu_offset[cpu] = delta + pcpu_unit_offsets[cpu];
  559. paca[cpu].data_offset = __per_cpu_offset[cpu];
  560. }
  561. }
  562. #endif
  563. #ifdef CONFIG_PPC_INDIRECT_IO
  564. struct ppc_pci_io ppc_pci_io;
  565. EXPORT_SYMBOL(ppc_pci_io);
  566. #endif /* CONFIG_PPC_INDIRECT_IO */