p1010si.dtsi 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * P1010si Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,P1010";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,P1010@0 {
  20. device_type = "cpu";
  21. reg = <0x0>;
  22. next-level-cache = <&L2>;
  23. };
  24. };
  25. ifc@ffe1e000 {
  26. #address-cells = <2>;
  27. #size-cells = <1>;
  28. compatible = "fsl,ifc", "simple-bus";
  29. reg = <0x0 0xffe1e000 0 0x2000>;
  30. interrupts = <16 2 19 2>;
  31. interrupt-parent = <&mpic>;
  32. };
  33. soc@ffe00000 {
  34. #address-cells = <1>;
  35. #size-cells = <1>;
  36. device_type = "soc";
  37. compatible = "fsl,p1010-immr", "simple-bus";
  38. ranges = <0x0 0x0 0xffe00000 0x100000>;
  39. bus-frequency = <0>; // Filled out by uboot.
  40. ecm-law@0 {
  41. compatible = "fsl,ecm-law";
  42. reg = <0x0 0x1000>;
  43. fsl,num-laws = <12>;
  44. };
  45. ecm@1000 {
  46. compatible = "fsl,p1010-ecm", "fsl,ecm";
  47. reg = <0x1000 0x1000>;
  48. interrupts = <16 2>;
  49. interrupt-parent = <&mpic>;
  50. };
  51. memory-controller@2000 {
  52. compatible = "fsl,p1010-memory-controller";
  53. reg = <0x2000 0x1000>;
  54. interrupt-parent = <&mpic>;
  55. interrupts = <16 2>;
  56. };
  57. i2c@3000 {
  58. #address-cells = <1>;
  59. #size-cells = <0>;
  60. cell-index = <0>;
  61. compatible = "fsl-i2c";
  62. reg = <0x3000 0x100>;
  63. interrupts = <43 2>;
  64. interrupt-parent = <&mpic>;
  65. dfsrr;
  66. };
  67. i2c@3100 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. cell-index = <1>;
  71. compatible = "fsl-i2c";
  72. reg = <0x3100 0x100>;
  73. interrupts = <43 2>;
  74. interrupt-parent = <&mpic>;
  75. dfsrr;
  76. };
  77. serial0: serial@4500 {
  78. cell-index = <0>;
  79. device_type = "serial";
  80. compatible = "ns16550";
  81. reg = <0x4500 0x100>;
  82. clock-frequency = <0>;
  83. interrupts = <42 2>;
  84. interrupt-parent = <&mpic>;
  85. };
  86. serial1: serial@4600 {
  87. cell-index = <1>;
  88. device_type = "serial";
  89. compatible = "ns16550";
  90. reg = <0x4600 0x100>;
  91. clock-frequency = <0>;
  92. interrupts = <42 2>;
  93. interrupt-parent = <&mpic>;
  94. };
  95. spi@7000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. compatible = "fsl,mpc8536-espi";
  99. reg = <0x7000 0x1000>;
  100. interrupts = <59 0x2>;
  101. interrupt-parent = <&mpic>;
  102. fsl,espi-num-chipselects = <1>;
  103. };
  104. gpio: gpio-controller@f000 {
  105. #gpio-cells = <2>;
  106. compatible = "fsl,mpc8572-gpio";
  107. reg = <0xf000 0x100>;
  108. interrupts = <47 0x2>;
  109. interrupt-parent = <&mpic>;
  110. gpio-controller;
  111. };
  112. sata@18000 {
  113. compatible = "fsl,pq-sata-v2";
  114. reg = <0x18000 0x1000>;
  115. cell-index = <1>;
  116. interrupts = <74 0x2>;
  117. interrupt-parent = <&mpic>;
  118. };
  119. sata@19000 {
  120. compatible = "fsl,pq-sata-v2";
  121. reg = <0x19000 0x1000>;
  122. cell-index = <2>;
  123. interrupts = <41 0x2>;
  124. interrupt-parent = <&mpic>;
  125. };
  126. can0@1c000 {
  127. compatible = "fsl,flexcan-v1.0";
  128. reg = <0x1c000 0x1000>;
  129. interrupts = <48 0x2>;
  130. interrupt-parent = <&mpic>;
  131. fsl,flexcan-clock-divider = <2>;
  132. };
  133. can1@1d000 {
  134. compatible = "fsl,flexcan-v1.0";
  135. reg = <0x1d000 0x1000>;
  136. interrupts = <61 0x2>;
  137. interrupt-parent = <&mpic>;
  138. fsl,flexcan-clock-divider = <2>;
  139. };
  140. L2: l2-cache-controller@20000 {
  141. compatible = "fsl,p1010-l2-cache-controller",
  142. "fsl,p1014-l2-cache-controller";
  143. reg = <0x20000 0x1000>;
  144. cache-line-size = <32>; // 32 bytes
  145. cache-size = <0x40000>; // L2,256K
  146. interrupt-parent = <&mpic>;
  147. interrupts = <16 2>;
  148. };
  149. dma@21300 {
  150. #address-cells = <1>;
  151. #size-cells = <1>;
  152. compatible = "fsl,p1010-dma", "fsl,eloplus-dma";
  153. reg = <0x21300 0x4>;
  154. ranges = <0x0 0x21100 0x200>;
  155. cell-index = <0>;
  156. dma-channel@0 {
  157. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  158. reg = <0x0 0x80>;
  159. cell-index = <0>;
  160. interrupt-parent = <&mpic>;
  161. interrupts = <20 2>;
  162. };
  163. dma-channel@80 {
  164. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  165. reg = <0x80 0x80>;
  166. cell-index = <1>;
  167. interrupt-parent = <&mpic>;
  168. interrupts = <21 2>;
  169. };
  170. dma-channel@100 {
  171. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  172. reg = <0x100 0x80>;
  173. cell-index = <2>;
  174. interrupt-parent = <&mpic>;
  175. interrupts = <22 2>;
  176. };
  177. dma-channel@180 {
  178. compatible = "fsl,p1010-dma-channel", "fsl,eloplus-dma-channel";
  179. reg = <0x180 0x80>;
  180. cell-index = <3>;
  181. interrupt-parent = <&mpic>;
  182. interrupts = <23 2>;
  183. };
  184. };
  185. usb@22000 {
  186. compatible = "fsl-usb2-dr";
  187. reg = <0x22000 0x1000>;
  188. #address-cells = <1>;
  189. #size-cells = <0>;
  190. interrupt-parent = <&mpic>;
  191. interrupts = <28 0x2>;
  192. dr_mode = "host";
  193. };
  194. mdio@24000 {
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. compatible = "fsl,etsec2-mdio";
  198. reg = <0x24000 0x1000 0xb0030 0x4>;
  199. };
  200. mdio@25000 {
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. compatible = "fsl,etsec2-tbi";
  204. reg = <0x25000 0x1000 0xb1030 0x4>;
  205. tbi0: tbi-phy@11 {
  206. reg = <0x11>;
  207. device_type = "tbi-phy";
  208. };
  209. };
  210. mdio@26000 {
  211. #address-cells = <1>;
  212. #size-cells = <0>;
  213. compatible = "fsl,etsec2-tbi";
  214. reg = <0x26000 0x1000 0xb1030 0x4>;
  215. tbi1: tbi-phy@11 {
  216. reg = <0x11>;
  217. device_type = "tbi-phy";
  218. };
  219. };
  220. sdhci@2e000 {
  221. compatible = "fsl,esdhc";
  222. reg = <0x2e000 0x1000>;
  223. interrupts = <72 0x8>;
  224. interrupt-parent = <&mpic>;
  225. /* Filled in by U-Boot */
  226. clock-frequency = <0>;
  227. fsl,sdhci-auto-cmd12;
  228. };
  229. enet0: ethernet@b0000 {
  230. #address-cells = <1>;
  231. #size-cells = <1>;
  232. device_type = "network";
  233. model = "eTSEC";
  234. compatible = "fsl,etsec2";
  235. fsl,num_rx_queues = <0x8>;
  236. fsl,num_tx_queues = <0x8>;
  237. local-mac-address = [ 00 00 00 00 00 00 ];
  238. interrupt-parent = <&mpic>;
  239. queue-group@0 {
  240. #address-cells = <1>;
  241. #size-cells = <1>;
  242. reg = <0xb0000 0x1000>;
  243. fsl,rx-bit-map = <0xff>;
  244. fsl,tx-bit-map = <0xff>;
  245. interrupts = <29 2 30 2 34 2>;
  246. };
  247. };
  248. enet1: ethernet@b1000 {
  249. #address-cells = <1>;
  250. #size-cells = <1>;
  251. device_type = "network";
  252. model = "eTSEC";
  253. compatible = "fsl,etsec2";
  254. fsl,num_rx_queues = <0x8>;
  255. fsl,num_tx_queues = <0x8>;
  256. local-mac-address = [ 00 00 00 00 00 00 ];
  257. interrupt-parent = <&mpic>;
  258. queue-group@0 {
  259. #address-cells = <1>;
  260. #size-cells = <1>;
  261. reg = <0xb1000 0x1000>;
  262. fsl,rx-bit-map = <0xff>;
  263. fsl,tx-bit-map = <0xff>;
  264. interrupts = <35 2 36 2 40 2>;
  265. };
  266. };
  267. enet2: ethernet@b2000 {
  268. #address-cells = <1>;
  269. #size-cells = <1>;
  270. device_type = "network";
  271. model = "eTSEC";
  272. compatible = "fsl,etsec2";
  273. fsl,num_rx_queues = <0x8>;
  274. fsl,num_tx_queues = <0x8>;
  275. local-mac-address = [ 00 00 00 00 00 00 ];
  276. interrupt-parent = <&mpic>;
  277. queue-group@0 {
  278. #address-cells = <1>;
  279. #size-cells = <1>;
  280. reg = <0xb2000 0x1000>;
  281. fsl,rx-bit-map = <0xff>;
  282. fsl,tx-bit-map = <0xff>;
  283. interrupts = <31 2 32 2 33 2>;
  284. };
  285. };
  286. mpic: pic@40000 {
  287. interrupt-controller;
  288. #address-cells = <0>;
  289. #interrupt-cells = <2>;
  290. reg = <0x40000 0x40000>;
  291. compatible = "chrp,open-pic";
  292. device_type = "open-pic";
  293. };
  294. msi@41600 {
  295. compatible = "fsl,p1010-msi", "fsl,mpic-msi";
  296. reg = <0x41600 0x80>;
  297. msi-available-ranges = <0 0x100>;
  298. interrupts = <
  299. 0xe0 0
  300. 0xe1 0
  301. 0xe2 0
  302. 0xe3 0
  303. 0xe4 0
  304. 0xe5 0
  305. 0xe6 0
  306. 0xe7 0>;
  307. interrupt-parent = <&mpic>;
  308. };
  309. global-utilities@e0000 { //global utilities block
  310. compatible = "fsl,p1010-guts";
  311. reg = <0xe0000 0x1000>;
  312. fsl,has-rstcr;
  313. };
  314. };
  315. pci0: pcie@ffe09000 {
  316. compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3", "fsl,qoriq-pcie-v2.2";
  317. device_type = "pci";
  318. #size-cells = <2>;
  319. #address-cells = <3>;
  320. reg = <0 0xffe09000 0 0x1000>;
  321. bus-range = <0 255>;
  322. clock-frequency = <33333333>;
  323. interrupt-parent = <&mpic>;
  324. interrupts = <16 2>;
  325. };
  326. pci1: pcie@ffe0a000 {
  327. compatible = "fsl,p1010-pcie", "fsl,qoriq-pcie-v2.3", "fsl,qoriq-pcie-v2.2";
  328. device_type = "pci";
  329. #size-cells = <2>;
  330. #address-cells = <3>;
  331. reg = <0 0xffe0a000 0 0x1000>;
  332. bus-range = <0 255>;
  333. clock-frequency = <33333333>;
  334. interrupt-parent = <&mpic>;
  335. interrupts = <16 2>;
  336. };
  337. };