head.S 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. /* This file is subject to the terms and conditions of the GNU General Public
  2. * License. See the file "COPYING" in the main directory of this archive
  3. * for more details.
  4. *
  5. * Copyright (C) 1999-2007 by Helge Deller <deller@gmx.de>
  6. * Copyright 1999 SuSE GmbH (Philipp Rumpf)
  7. * Copyright 1999 Philipp Rumpf (prumpf@tux.org)
  8. * Copyright 2000 Hewlett Packard (Paul Bame, bame@puffin.external.hp.com)
  9. * Copyright (C) 2001 Grant Grundler (Hewlett Packard)
  10. * Copyright (C) 2004 Kyle McMartin <kyle@debian.org>
  11. *
  12. * Initial Version 04-23-1999 by Helge Deller <deller@gmx.de>
  13. */
  14. #include <asm/asm-offsets.h>
  15. #include <asm/psw.h>
  16. #include <asm/pdc.h>
  17. #include <asm/assembly.h>
  18. #include <asm/pgtable.h>
  19. #include <linux/linkage.h>
  20. #include <linux/init.h>
  21. .level LEVEL
  22. __INITDATA
  23. ENTRY(boot_args)
  24. .word 0 /* arg0 */
  25. .word 0 /* arg1 */
  26. .word 0 /* arg2 */
  27. .word 0 /* arg3 */
  28. END(boot_args)
  29. __HEAD
  30. .align 4
  31. .import init_thread_union,data
  32. .import fault_vector_20,code /* IVA parisc 2.0 32 bit */
  33. #ifndef CONFIG_64BIT
  34. .import fault_vector_11,code /* IVA parisc 1.1 32 bit */
  35. .import $global$ /* forward declaration */
  36. #endif /*!CONFIG_64BIT*/
  37. .export _stext,data /* Kernel want it this way! */
  38. _stext:
  39. ENTRY(stext)
  40. .proc
  41. .callinfo
  42. /* Make sure sr4-sr7 are set to zero for the kernel address space */
  43. mtsp %r0,%sr4
  44. mtsp %r0,%sr5
  45. mtsp %r0,%sr6
  46. mtsp %r0,%sr7
  47. /* Clear BSS (shouldn't the boot loader do this?) */
  48. .import __bss_start,data
  49. .import __bss_stop,data
  50. load32 PA(__bss_start),%r3
  51. load32 PA(__bss_stop),%r4
  52. $bss_loop:
  53. cmpb,<<,n %r3,%r4,$bss_loop
  54. stw,ma %r0,4(%r3)
  55. /* Save away the arguments the boot loader passed in (32 bit args) */
  56. load32 PA(boot_args),%r1
  57. stw,ma %arg0,4(%r1)
  58. stw,ma %arg1,4(%r1)
  59. stw,ma %arg2,4(%r1)
  60. stw,ma %arg3,4(%r1)
  61. /* Initialize startup VM. Just map first 8/16 MB of memory */
  62. load32 PA(swapper_pg_dir),%r4
  63. mtctl %r4,%cr24 /* Initialize kernel root pointer */
  64. mtctl %r4,%cr25 /* Initialize user root pointer */
  65. #if PT_NLEVELS == 3
  66. /* Set pmd in pgd */
  67. load32 PA(pmd0),%r5
  68. shrd %r5,PxD_VALUE_SHIFT,%r3
  69. ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3
  70. stw %r3,ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4)
  71. ldo ASM_PMD_ENTRY*ASM_PMD_ENTRY_SIZE(%r5),%r4
  72. #else
  73. /* 2-level page table, so pmd == pgd */
  74. ldo ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4),%r4
  75. #endif
  76. /* Fill in pmd with enough pte directories */
  77. load32 PA(pg0),%r1
  78. SHRREG %r1,PxD_VALUE_SHIFT,%r3
  79. ldo (PxD_FLAG_PRESENT+PxD_FLAG_VALID)(%r3),%r3
  80. ldi ASM_PT_INITIAL,%r1
  81. 1:
  82. stw %r3,0(%r4)
  83. ldo (PAGE_SIZE >> PxD_VALUE_SHIFT)(%r3),%r3
  84. addib,> -1,%r1,1b
  85. #if PT_NLEVELS == 3
  86. ldo ASM_PMD_ENTRY_SIZE(%r4),%r4
  87. #else
  88. ldo ASM_PGD_ENTRY_SIZE(%r4),%r4
  89. #endif
  90. /* Now initialize the PTEs themselves. We use RWX for
  91. * everything ... it will get remapped correctly later */
  92. ldo 0+_PAGE_KERNEL_RWX(%r0),%r3 /* Hardwired 0 phys addr start */
  93. ldi (1<<(KERNEL_INITIAL_ORDER-PAGE_SHIFT)),%r11 /* PFN count */
  94. load32 PA(pg0),%r1
  95. $pgt_fill_loop:
  96. STREGM %r3,ASM_PTE_ENTRY_SIZE(%r1)
  97. ldo (1<<PFN_PTE_SHIFT)(%r3),%r3 /* add one PFN */
  98. addib,> -1,%r11,$pgt_fill_loop
  99. nop
  100. /* Load the return address...er...crash 'n burn */
  101. copy %r0,%r2
  102. /* And the RFI Target address too */
  103. load32 start_parisc,%r11
  104. /* And the initial task pointer */
  105. load32 init_thread_union,%r6
  106. mtctl %r6,%cr30
  107. /* And the stack pointer too */
  108. ldo THREAD_SZ_ALGN(%r6),%sp
  109. #ifdef CONFIG_SMP
  110. /* Set the smp rendezvous address into page zero.
  111. ** It would be safer to do this in init_smp_config() but
  112. ** it's just way easier to deal with here because
  113. ** of 64-bit function ptrs and the address is local to this file.
  114. */
  115. load32 PA(smp_slave_stext),%r10
  116. stw %r10,0x10(%r0) /* MEM_RENDEZ */
  117. stw %r0,0x28(%r0) /* MEM_RENDEZ_HI - assume addr < 4GB */
  118. /* FALLTHROUGH */
  119. .procend
  120. /*
  121. ** Code Common to both Monarch and Slave processors.
  122. ** Entry:
  123. **
  124. ** 1.1:
  125. ** %r11 must contain RFI target address.
  126. ** %r25/%r26 args to pass to target function
  127. ** %r2 in case rfi target decides it didn't like something
  128. **
  129. ** 2.0w:
  130. ** %r3 PDCE_PROC address
  131. ** %r11 RFI target address
  132. **
  133. ** Caller must init: SR4-7, %sp, %r10, %cr24/25,
  134. */
  135. common_stext:
  136. .proc
  137. .callinfo
  138. #else
  139. /* Clear PDC entry point - we won't use it */
  140. stw %r0,0x10(%r0) /* MEM_RENDEZ */
  141. stw %r0,0x28(%r0) /* MEM_RENDEZ_HI */
  142. #endif /*CONFIG_SMP*/
  143. #ifdef CONFIG_64BIT
  144. tophys_r1 %sp
  145. /* Save the rfi target address */
  146. ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
  147. tophys_r1 %r10
  148. std %r11, TASK_PT_GR11(%r10)
  149. /* Switch to wide mode Superdome doesn't support narrow PDC
  150. ** calls.
  151. */
  152. 1: mfia %rp /* clear upper part of pcoq */
  153. ldo 2f-1b(%rp),%rp
  154. depdi 0,31,32,%rp
  155. bv (%rp)
  156. ssm PSW_SM_W,%r0
  157. /* Set Wide mode as the "Default" (eg for traps)
  158. ** First trap occurs *right* after (or part of) rfi for slave CPUs.
  159. ** Someday, palo might not do this for the Monarch either.
  160. */
  161. 2:
  162. #define MEM_PDC_LO 0x388
  163. #define MEM_PDC_HI 0x35C
  164. ldw MEM_PDC_LO(%r0),%r3
  165. ldw MEM_PDC_HI(%r0),%r6
  166. depd %r6, 31, 32, %r3 /* move to upper word */
  167. ldo PDC_PSW(%r0),%arg0 /* 21 */
  168. ldo PDC_PSW_SET_DEFAULTS(%r0),%arg1 /* 2 */
  169. ldo PDC_PSW_WIDE_BIT(%r0),%arg2 /* 2 */
  170. load32 PA(stext_pdc_ret), %rp
  171. bv (%r3)
  172. copy %r0,%arg3
  173. stext_pdc_ret:
  174. /* restore rfi target address*/
  175. ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
  176. tophys_r1 %r10
  177. ldd TASK_PT_GR11(%r10), %r11
  178. tovirt_r1 %sp
  179. #endif
  180. /* PARANOID: clear user scratch/user space SR's */
  181. mtsp %r0,%sr0
  182. mtsp %r0,%sr1
  183. mtsp %r0,%sr2
  184. mtsp %r0,%sr3
  185. /* Initialize Protection Registers */
  186. mtctl %r0,%cr8
  187. mtctl %r0,%cr9
  188. mtctl %r0,%cr12
  189. mtctl %r0,%cr13
  190. /* Initialize the global data pointer */
  191. loadgp
  192. /* Set up our interrupt table. HPMCs might not work after this!
  193. *
  194. * We need to install the correct iva for PA1.1 or PA2.0. The
  195. * following short sequence of instructions can determine this
  196. * (without being illegal on a PA1.1 machine).
  197. */
  198. #ifndef CONFIG_64BIT
  199. ldi 32,%r10
  200. mtctl %r10,%cr11
  201. .level 2.0
  202. mfctl,w %cr11,%r10
  203. .level 1.1
  204. comib,<>,n 0,%r10,$is_pa20
  205. ldil L%PA(fault_vector_11),%r10
  206. b $install_iva
  207. ldo R%PA(fault_vector_11)(%r10),%r10
  208. $is_pa20:
  209. .level LEVEL /* restore 1.1 || 2.0w */
  210. #endif /*!CONFIG_64BIT*/
  211. load32 PA(fault_vector_20),%r10
  212. $install_iva:
  213. mtctl %r10,%cr14
  214. b aligned_rfi /* Prepare to RFI! Man all the cannons! */
  215. nop
  216. .align 128
  217. aligned_rfi:
  218. pcxt_ssm_bug
  219. rsm PSW_SM_QUIET,%r0 /* off troublesome PSW bits */
  220. /* Don't need NOPs, have 8 compliant insn before rfi */
  221. mtctl %r0,%cr17 /* Clear IIASQ tail */
  222. mtctl %r0,%cr17 /* Clear IIASQ head */
  223. /* Load RFI target into PC queue */
  224. mtctl %r11,%cr18 /* IIAOQ head */
  225. ldo 4(%r11),%r11
  226. mtctl %r11,%cr18 /* IIAOQ tail */
  227. load32 KERNEL_PSW,%r10
  228. mtctl %r10,%ipsw
  229. /* Jump through hyperspace to Virt Mode */
  230. rfi
  231. nop
  232. .procend
  233. #ifdef CONFIG_SMP
  234. .import smp_init_current_idle_task,data
  235. .import smp_callin,code
  236. #ifndef CONFIG_64BIT
  237. smp_callin_rtn:
  238. .proc
  239. .callinfo
  240. break 1,1 /* Break if returned from start_secondary */
  241. nop
  242. nop
  243. .procend
  244. #endif /*!CONFIG_64BIT*/
  245. /***************************************************************************
  246. * smp_slave_stext is executed by all non-monarch Processors when the Monarch
  247. * pokes the slave CPUs in smp.c:smp_boot_cpus().
  248. *
  249. * Once here, registers values are initialized in order to branch to virtual
  250. * mode. Once all available/eligible CPUs are in virtual mode, all are
  251. * released and start out by executing their own idle task.
  252. *****************************************************************************/
  253. smp_slave_stext:
  254. .proc
  255. .callinfo
  256. /*
  257. ** Initialize Space registers
  258. */
  259. mtsp %r0,%sr4
  260. mtsp %r0,%sr5
  261. mtsp %r0,%sr6
  262. mtsp %r0,%sr7
  263. /* Initialize the SP - monarch sets up smp_init_current_idle_task */
  264. load32 PA(smp_init_current_idle_task),%sp
  265. LDREG 0(%sp),%sp /* load task address */
  266. tophys_r1 %sp
  267. LDREG TASK_THREAD_INFO(%sp),%sp
  268. mtctl %sp,%cr30 /* store in cr30 */
  269. ldo THREAD_SZ_ALGN(%sp),%sp
  270. /* point CPU to kernel page tables */
  271. load32 PA(swapper_pg_dir),%r4
  272. mtctl %r4,%cr24 /* Initialize kernel root pointer */
  273. mtctl %r4,%cr25 /* Initialize user root pointer */
  274. #ifdef CONFIG_64BIT
  275. /* Setup PDCE_PROC entry */
  276. copy %arg0,%r3
  277. #else
  278. /* Load RFI *return* address in case smp_callin bails */
  279. load32 smp_callin_rtn,%r2
  280. #endif
  281. /* Load RFI target address. */
  282. load32 smp_callin,%r11
  283. /* ok...common code can handle the rest */
  284. b common_stext
  285. nop
  286. .procend
  287. #endif /* CONFIG_SMP */
  288. ENDPROC(stext)
  289. #ifndef CONFIG_64BIT
  290. .section .data..read_mostly
  291. .align 4
  292. .export $global$,data
  293. .type $global$,@object
  294. .size $global$,4
  295. $global$:
  296. .word 0
  297. #endif /*!CONFIG_64BIT*/