tlbex.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Synthesize TLB refill handlers at runtime.
  7. *
  8. * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
  9. * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
  10. * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
  11. * Copyright (C) 2008, 2009 Cavium Networks, Inc.
  12. *
  13. * ... and the days got worse and worse and now you see
  14. * I've gone completly out of my mind.
  15. *
  16. * They're coming to take me a away haha
  17. * they're coming to take me a away hoho hihi haha
  18. * to the funny farm where code is beautiful all the time ...
  19. *
  20. * (Condolences to Napoleon XIV)
  21. */
  22. #include <linux/bug.h>
  23. #include <linux/kernel.h>
  24. #include <linux/types.h>
  25. #include <linux/smp.h>
  26. #include <linux/string.h>
  27. #include <linux/init.h>
  28. #include <linux/cache.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/war.h>
  32. #include <asm/uasm.h>
  33. /*
  34. * TLB load/store/modify handlers.
  35. *
  36. * Only the fastpath gets synthesized at runtime, the slowpath for
  37. * do_page_fault remains normal asm.
  38. */
  39. extern void tlb_do_page_fault_0(void);
  40. extern void tlb_do_page_fault_1(void);
  41. struct work_registers {
  42. int r1;
  43. int r2;
  44. int r3;
  45. };
  46. struct tlb_reg_save {
  47. unsigned long a;
  48. unsigned long b;
  49. } ____cacheline_aligned_in_smp;
  50. static struct tlb_reg_save handler_reg_save[NR_CPUS];
  51. static inline int r45k_bvahwbug(void)
  52. {
  53. /* XXX: We should probe for the presence of this bug, but we don't. */
  54. return 0;
  55. }
  56. static inline int r4k_250MHZhwbug(void)
  57. {
  58. /* XXX: We should probe for the presence of this bug, but we don't. */
  59. return 0;
  60. }
  61. static inline int __maybe_unused bcm1250_m3_war(void)
  62. {
  63. return BCM1250_M3_WAR;
  64. }
  65. static inline int __maybe_unused r10000_llsc_war(void)
  66. {
  67. return R10000_LLSC_WAR;
  68. }
  69. static int use_bbit_insns(void)
  70. {
  71. switch (current_cpu_type()) {
  72. case CPU_CAVIUM_OCTEON:
  73. case CPU_CAVIUM_OCTEON_PLUS:
  74. case CPU_CAVIUM_OCTEON2:
  75. return 1;
  76. default:
  77. return 0;
  78. }
  79. }
  80. static int use_lwx_insns(void)
  81. {
  82. switch (current_cpu_type()) {
  83. case CPU_CAVIUM_OCTEON2:
  84. return 1;
  85. default:
  86. return 0;
  87. }
  88. }
  89. #if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
  90. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  91. static bool scratchpad_available(void)
  92. {
  93. return true;
  94. }
  95. static int scratchpad_offset(int i)
  96. {
  97. /*
  98. * CVMSEG starts at address -32768 and extends for
  99. * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
  100. */
  101. i += 1; /* Kernel use starts at the top and works down. */
  102. return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
  103. }
  104. #else
  105. static bool scratchpad_available(void)
  106. {
  107. return false;
  108. }
  109. static int scratchpad_offset(int i)
  110. {
  111. BUG();
  112. /* Really unreachable, but evidently some GCC want this. */
  113. return 0;
  114. }
  115. #endif
  116. /*
  117. * Found by experiment: At least some revisions of the 4kc throw under
  118. * some circumstances a machine check exception, triggered by invalid
  119. * values in the index register. Delaying the tlbp instruction until
  120. * after the next branch, plus adding an additional nop in front of
  121. * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
  122. * why; it's not an issue caused by the core RTL.
  123. *
  124. */
  125. static int __cpuinit m4kc_tlbp_war(void)
  126. {
  127. return (current_cpu_data.processor_id & 0xffff00) ==
  128. (PRID_COMP_MIPS | PRID_IMP_4KC);
  129. }
  130. /* Handle labels (which must be positive integers). */
  131. enum label_id {
  132. label_second_part = 1,
  133. label_leave,
  134. label_vmalloc,
  135. label_vmalloc_done,
  136. label_tlbw_hazard,
  137. label_split,
  138. label_tlbl_goaround1,
  139. label_tlbl_goaround2,
  140. label_nopage_tlbl,
  141. label_nopage_tlbs,
  142. label_nopage_tlbm,
  143. label_smp_pgtable_change,
  144. label_r3000_write_probe_fail,
  145. label_large_segbits_fault,
  146. #ifdef CONFIG_HUGETLB_PAGE
  147. label_tlb_huge_update,
  148. #endif
  149. };
  150. UASM_L_LA(_second_part)
  151. UASM_L_LA(_leave)
  152. UASM_L_LA(_vmalloc)
  153. UASM_L_LA(_vmalloc_done)
  154. UASM_L_LA(_tlbw_hazard)
  155. UASM_L_LA(_split)
  156. UASM_L_LA(_tlbl_goaround1)
  157. UASM_L_LA(_tlbl_goaround2)
  158. UASM_L_LA(_nopage_tlbl)
  159. UASM_L_LA(_nopage_tlbs)
  160. UASM_L_LA(_nopage_tlbm)
  161. UASM_L_LA(_smp_pgtable_change)
  162. UASM_L_LA(_r3000_write_probe_fail)
  163. UASM_L_LA(_large_segbits_fault)
  164. #ifdef CONFIG_HUGETLB_PAGE
  165. UASM_L_LA(_tlb_huge_update)
  166. #endif
  167. /*
  168. * For debug purposes.
  169. */
  170. static inline void dump_handler(const u32 *handler, int count)
  171. {
  172. int i;
  173. pr_debug("\t.set push\n");
  174. pr_debug("\t.set noreorder\n");
  175. for (i = 0; i < count; i++)
  176. pr_debug("\t%p\t.word 0x%08x\n", &handler[i], handler[i]);
  177. pr_debug("\t.set pop\n");
  178. }
  179. /* The only general purpose registers allowed in TLB handlers. */
  180. #define K0 26
  181. #define K1 27
  182. /* Some CP0 registers */
  183. #define C0_INDEX 0, 0
  184. #define C0_ENTRYLO0 2, 0
  185. #define C0_TCBIND 2, 2
  186. #define C0_ENTRYLO1 3, 0
  187. #define C0_CONTEXT 4, 0
  188. #define C0_PAGEMASK 5, 0
  189. #define C0_BADVADDR 8, 0
  190. #define C0_ENTRYHI 10, 0
  191. #define C0_EPC 14, 0
  192. #define C0_XCONTEXT 20, 0
  193. #ifdef CONFIG_64BIT
  194. # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
  195. #else
  196. # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
  197. #endif
  198. /* The worst case length of the handler is around 18 instructions for
  199. * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
  200. * Maximum space available is 32 instructions for R3000 and 64
  201. * instructions for R4000.
  202. *
  203. * We deliberately chose a buffer size of 128, so we won't scribble
  204. * over anything important on overflow before we panic.
  205. */
  206. static u32 tlb_handler[128] __cpuinitdata;
  207. /* simply assume worst case size for labels and relocs */
  208. static struct uasm_label labels[128] __cpuinitdata;
  209. static struct uasm_reloc relocs[128] __cpuinitdata;
  210. #ifdef CONFIG_64BIT
  211. static int check_for_high_segbits __cpuinitdata;
  212. #endif
  213. static int check_for_high_segbits __cpuinitdata;
  214. static unsigned int kscratch_used_mask __cpuinitdata;
  215. static int __cpuinit allocate_kscratch(void)
  216. {
  217. int r;
  218. unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
  219. r = ffs(a);
  220. if (r == 0)
  221. return -1;
  222. r--; /* make it zero based */
  223. kscratch_used_mask |= (1 << r);
  224. return r;
  225. }
  226. static int scratch_reg __cpuinitdata;
  227. static int pgd_reg __cpuinitdata;
  228. enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
  229. static struct work_registers __cpuinit build_get_work_registers(u32 **p)
  230. {
  231. struct work_registers r;
  232. int smp_processor_id_reg;
  233. int smp_processor_id_sel;
  234. int smp_processor_id_shift;
  235. if (scratch_reg > 0) {
  236. /* Save in CPU local C0_KScratch? */
  237. UASM_i_MTC0(p, 1, 31, scratch_reg);
  238. r.r1 = K0;
  239. r.r2 = K1;
  240. r.r3 = 1;
  241. return r;
  242. }
  243. if (num_possible_cpus() > 1) {
  244. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  245. smp_processor_id_shift = 51;
  246. smp_processor_id_reg = 20; /* XContext */
  247. smp_processor_id_sel = 0;
  248. #else
  249. # ifdef CONFIG_32BIT
  250. smp_processor_id_shift = 25;
  251. smp_processor_id_reg = 4; /* Context */
  252. smp_processor_id_sel = 0;
  253. # endif
  254. # ifdef CONFIG_64BIT
  255. smp_processor_id_shift = 26;
  256. smp_processor_id_reg = 4; /* Context */
  257. smp_processor_id_sel = 0;
  258. # endif
  259. #endif
  260. /* Get smp_processor_id */
  261. UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
  262. UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);
  263. /* handler_reg_save index in K0 */
  264. UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
  265. UASM_i_LA(p, K1, (long)&handler_reg_save);
  266. UASM_i_ADDU(p, K0, K0, K1);
  267. } else {
  268. UASM_i_LA(p, K0, (long)&handler_reg_save);
  269. }
  270. /* K0 now points to save area, save $1 and $2 */
  271. UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
  272. UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
  273. r.r1 = K1;
  274. r.r2 = 1;
  275. r.r3 = 2;
  276. return r;
  277. }
  278. static void __cpuinit build_restore_work_registers(u32 **p)
  279. {
  280. if (scratch_reg > 0) {
  281. UASM_i_MFC0(p, 1, 31, scratch_reg);
  282. return;
  283. }
  284. /* K0 already points to save area, restore $1 and $2 */
  285. UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
  286. UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
  287. }
  288. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  289. /*
  290. * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
  291. * we cannot do r3000 under these circumstances.
  292. *
  293. * Declare pgd_current here instead of including mmu_context.h to avoid type
  294. * conflicts for tlbmiss_handler_setup_pgd
  295. */
  296. extern unsigned long pgd_current[];
  297. /*
  298. * The R3000 TLB handler is simple.
  299. */
  300. static void __cpuinit build_r3000_tlb_refill_handler(void)
  301. {
  302. long pgdc = (long)pgd_current;
  303. u32 *p;
  304. memset(tlb_handler, 0, sizeof(tlb_handler));
  305. p = tlb_handler;
  306. uasm_i_mfc0(&p, K0, C0_BADVADDR);
  307. uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
  308. uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
  309. uasm_i_srl(&p, K0, K0, 22); /* load delay */
  310. uasm_i_sll(&p, K0, K0, 2);
  311. uasm_i_addu(&p, K1, K1, K0);
  312. uasm_i_mfc0(&p, K0, C0_CONTEXT);
  313. uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
  314. uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
  315. uasm_i_addu(&p, K1, K1, K0);
  316. uasm_i_lw(&p, K0, 0, K1);
  317. uasm_i_nop(&p); /* load delay */
  318. uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
  319. uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
  320. uasm_i_tlbwr(&p); /* cp0 delay */
  321. uasm_i_jr(&p, K1);
  322. uasm_i_rfe(&p); /* branch delay */
  323. if (p > tlb_handler + 32)
  324. panic("TLB refill handler space exceeded");
  325. pr_debug("Wrote TLB refill handler (%u instructions).\n",
  326. (unsigned int)(p - tlb_handler));
  327. memcpy((void *)ebase, tlb_handler, 0x80);
  328. dump_handler((u32 *)ebase, 32);
  329. }
  330. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
  331. /*
  332. * The R4000 TLB handler is much more complicated. We have two
  333. * consecutive handler areas with 32 instructions space each.
  334. * Since they aren't used at the same time, we can overflow in the
  335. * other one.To keep things simple, we first assume linear space,
  336. * then we relocate it to the final handler layout as needed.
  337. */
  338. static u32 final_handler[64] __cpuinitdata;
  339. /*
  340. * Hazards
  341. *
  342. * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
  343. * 2. A timing hazard exists for the TLBP instruction.
  344. *
  345. * stalling_instruction
  346. * TLBP
  347. *
  348. * The JTLB is being read for the TLBP throughout the stall generated by the
  349. * previous instruction. This is not really correct as the stalling instruction
  350. * can modify the address used to access the JTLB. The failure symptom is that
  351. * the TLBP instruction will use an address created for the stalling instruction
  352. * and not the address held in C0_ENHI and thus report the wrong results.
  353. *
  354. * The software work-around is to not allow the instruction preceding the TLBP
  355. * to stall - make it an NOP or some other instruction guaranteed not to stall.
  356. *
  357. * Errata 2 will not be fixed. This errata is also on the R5000.
  358. *
  359. * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
  360. */
  361. static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p)
  362. {
  363. switch (current_cpu_type()) {
  364. /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
  365. case CPU_R4600:
  366. case CPU_R4700:
  367. case CPU_R5000:
  368. case CPU_R5000A:
  369. case CPU_NEVADA:
  370. uasm_i_nop(p);
  371. uasm_i_tlbp(p);
  372. break;
  373. default:
  374. uasm_i_tlbp(p);
  375. break;
  376. }
  377. }
  378. /*
  379. * Write random or indexed TLB entry, and care about the hazards from
  380. * the preceding mtc0 and for the following eret.
  381. */
  382. enum tlb_write_entry { tlb_random, tlb_indexed };
  383. static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l,
  384. struct uasm_reloc **r,
  385. enum tlb_write_entry wmode)
  386. {
  387. void(*tlbw)(u32 **) = NULL;
  388. switch (wmode) {
  389. case tlb_random: tlbw = uasm_i_tlbwr; break;
  390. case tlb_indexed: tlbw = uasm_i_tlbwi; break;
  391. }
  392. if (cpu_has_mips_r2) {
  393. if (cpu_has_mips_r2_exec_hazard)
  394. uasm_i_ehb(p);
  395. tlbw(p);
  396. return;
  397. }
  398. switch (current_cpu_type()) {
  399. case CPU_R4000PC:
  400. case CPU_R4000SC:
  401. case CPU_R4000MC:
  402. case CPU_R4400PC:
  403. case CPU_R4400SC:
  404. case CPU_R4400MC:
  405. /*
  406. * This branch uses up a mtc0 hazard nop slot and saves
  407. * two nops after the tlbw instruction.
  408. */
  409. uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
  410. tlbw(p);
  411. uasm_l_tlbw_hazard(l, *p);
  412. uasm_i_nop(p);
  413. break;
  414. case CPU_R4600:
  415. case CPU_R4700:
  416. case CPU_R5000:
  417. case CPU_R5000A:
  418. uasm_i_nop(p);
  419. tlbw(p);
  420. uasm_i_nop(p);
  421. break;
  422. case CPU_R4300:
  423. case CPU_5KC:
  424. case CPU_TX49XX:
  425. case CPU_PR4450:
  426. case CPU_XLR:
  427. uasm_i_nop(p);
  428. tlbw(p);
  429. break;
  430. case CPU_R10000:
  431. case CPU_R12000:
  432. case CPU_R14000:
  433. case CPU_4KC:
  434. case CPU_4KEC:
  435. case CPU_SB1:
  436. case CPU_SB1A:
  437. case CPU_4KSC:
  438. case CPU_20KC:
  439. case CPU_25KF:
  440. case CPU_BMIPS32:
  441. case CPU_BMIPS3300:
  442. case CPU_BMIPS4350:
  443. case CPU_BMIPS4380:
  444. case CPU_BMIPS5000:
  445. case CPU_LOONGSON2:
  446. case CPU_R5500:
  447. if (m4kc_tlbp_war())
  448. uasm_i_nop(p);
  449. case CPU_ALCHEMY:
  450. tlbw(p);
  451. break;
  452. case CPU_NEVADA:
  453. uasm_i_nop(p); /* QED specifies 2 nops hazard */
  454. /*
  455. * This branch uses up a mtc0 hazard nop slot and saves
  456. * a nop after the tlbw instruction.
  457. */
  458. uasm_il_bgezl(p, r, 0, label_tlbw_hazard);
  459. tlbw(p);
  460. uasm_l_tlbw_hazard(l, *p);
  461. break;
  462. case CPU_RM7000:
  463. uasm_i_nop(p);
  464. uasm_i_nop(p);
  465. uasm_i_nop(p);
  466. uasm_i_nop(p);
  467. tlbw(p);
  468. break;
  469. case CPU_RM9000:
  470. /*
  471. * When the JTLB is updated by tlbwi or tlbwr, a subsequent
  472. * use of the JTLB for instructions should not occur for 4
  473. * cpu cycles and use for data translations should not occur
  474. * for 3 cpu cycles.
  475. */
  476. uasm_i_ssnop(p);
  477. uasm_i_ssnop(p);
  478. uasm_i_ssnop(p);
  479. uasm_i_ssnop(p);
  480. tlbw(p);
  481. uasm_i_ssnop(p);
  482. uasm_i_ssnop(p);
  483. uasm_i_ssnop(p);
  484. uasm_i_ssnop(p);
  485. break;
  486. case CPU_VR4111:
  487. case CPU_VR4121:
  488. case CPU_VR4122:
  489. case CPU_VR4181:
  490. case CPU_VR4181A:
  491. uasm_i_nop(p);
  492. uasm_i_nop(p);
  493. tlbw(p);
  494. uasm_i_nop(p);
  495. uasm_i_nop(p);
  496. break;
  497. case CPU_VR4131:
  498. case CPU_VR4133:
  499. case CPU_R5432:
  500. uasm_i_nop(p);
  501. uasm_i_nop(p);
  502. tlbw(p);
  503. break;
  504. case CPU_JZRISC:
  505. tlbw(p);
  506. uasm_i_nop(p);
  507. break;
  508. default:
  509. panic("No TLB refill handler yet (CPU type: %d)",
  510. current_cpu_data.cputype);
  511. break;
  512. }
  513. }
  514. static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
  515. unsigned int reg)
  516. {
  517. if (kernel_uses_smartmips_rixi) {
  518. UASM_i_SRL(p, reg, reg, ilog2(_PAGE_NO_EXEC));
  519. UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  520. } else {
  521. #ifdef CONFIG_64BIT_PHYS_ADDR
  522. uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
  523. #else
  524. UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
  525. #endif
  526. }
  527. }
  528. #ifdef CONFIG_HUGETLB_PAGE
  529. static __cpuinit void build_restore_pagemask(u32 **p,
  530. struct uasm_reloc **r,
  531. unsigned int tmp,
  532. enum label_id lid,
  533. int restore_scratch)
  534. {
  535. if (restore_scratch) {
  536. /* Reset default page size */
  537. if (PM_DEFAULT_MASK >> 16) {
  538. uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
  539. uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
  540. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  541. uasm_il_b(p, r, lid);
  542. } else if (PM_DEFAULT_MASK) {
  543. uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
  544. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  545. uasm_il_b(p, r, lid);
  546. } else {
  547. uasm_i_mtc0(p, 0, C0_PAGEMASK);
  548. uasm_il_b(p, r, lid);
  549. }
  550. if (scratch_reg > 0)
  551. UASM_i_MFC0(p, 1, 31, scratch_reg);
  552. else
  553. UASM_i_LW(p, 1, scratchpad_offset(0), 0);
  554. } else {
  555. /* Reset default page size */
  556. if (PM_DEFAULT_MASK >> 16) {
  557. uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
  558. uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
  559. uasm_il_b(p, r, lid);
  560. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  561. } else if (PM_DEFAULT_MASK) {
  562. uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
  563. uasm_il_b(p, r, lid);
  564. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  565. } else {
  566. uasm_il_b(p, r, lid);
  567. uasm_i_mtc0(p, 0, C0_PAGEMASK);
  568. }
  569. }
  570. }
  571. static __cpuinit void build_huge_tlb_write_entry(u32 **p,
  572. struct uasm_label **l,
  573. struct uasm_reloc **r,
  574. unsigned int tmp,
  575. enum tlb_write_entry wmode,
  576. int restore_scratch)
  577. {
  578. /* Set huge page tlb entry size */
  579. uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
  580. uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
  581. uasm_i_mtc0(p, tmp, C0_PAGEMASK);
  582. build_tlb_write_entry(p, l, r, wmode);
  583. build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
  584. }
  585. /*
  586. * Check if Huge PTE is present, if so then jump to LABEL.
  587. */
  588. static void __cpuinit
  589. build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
  590. unsigned int pmd, int lid)
  591. {
  592. UASM_i_LW(p, tmp, 0, pmd);
  593. if (use_bbit_insns()) {
  594. uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
  595. } else {
  596. uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
  597. uasm_il_bnez(p, r, tmp, lid);
  598. }
  599. }
  600. static __cpuinit void build_huge_update_entries(u32 **p,
  601. unsigned int pte,
  602. unsigned int tmp)
  603. {
  604. int small_sequence;
  605. /*
  606. * A huge PTE describes an area the size of the
  607. * configured huge page size. This is twice the
  608. * of the large TLB entry size we intend to use.
  609. * A TLB entry half the size of the configured
  610. * huge page size is configured into entrylo0
  611. * and entrylo1 to cover the contiguous huge PTE
  612. * address space.
  613. */
  614. small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
  615. /* We can clobber tmp. It isn't used after this.*/
  616. if (!small_sequence)
  617. uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
  618. build_convert_pte_to_entrylo(p, pte);
  619. UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
  620. /* convert to entrylo1 */
  621. if (small_sequence)
  622. UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
  623. else
  624. UASM_i_ADDU(p, pte, pte, tmp);
  625. UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
  626. }
  627. static __cpuinit void build_huge_handler_tail(u32 **p,
  628. struct uasm_reloc **r,
  629. struct uasm_label **l,
  630. unsigned int pte,
  631. unsigned int ptr)
  632. {
  633. #ifdef CONFIG_SMP
  634. UASM_i_SC(p, pte, 0, ptr);
  635. uasm_il_beqz(p, r, pte, label_tlb_huge_update);
  636. UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
  637. #else
  638. UASM_i_SW(p, pte, 0, ptr);
  639. #endif
  640. build_huge_update_entries(p, pte, ptr);
  641. build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
  642. }
  643. #endif /* CONFIG_HUGETLB_PAGE */
  644. #ifdef CONFIG_64BIT
  645. /*
  646. * TMP and PTR are scratch.
  647. * TMP will be clobbered, PTR will hold the pmd entry.
  648. */
  649. static void __cpuinit
  650. build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
  651. unsigned int tmp, unsigned int ptr)
  652. {
  653. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  654. long pgdc = (long)pgd_current;
  655. #endif
  656. /*
  657. * The vmalloc handling is not in the hotpath.
  658. */
  659. uasm_i_dmfc0(p, tmp, C0_BADVADDR);
  660. if (check_for_high_segbits) {
  661. /*
  662. * The kernel currently implicitely assumes that the
  663. * MIPS SEGBITS parameter for the processor is
  664. * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
  665. * allocate virtual addresses outside the maximum
  666. * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
  667. * that doesn't prevent user code from accessing the
  668. * higher xuseg addresses. Here, we make sure that
  669. * everything but the lower xuseg addresses goes down
  670. * the module_alloc/vmalloc path.
  671. */
  672. uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  673. uasm_il_bnez(p, r, ptr, label_vmalloc);
  674. } else {
  675. uasm_il_bltz(p, r, tmp, label_vmalloc);
  676. }
  677. /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
  678. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  679. if (pgd_reg != -1) {
  680. /* pgd is in pgd_reg */
  681. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  682. } else {
  683. /*
  684. * &pgd << 11 stored in CONTEXT [23..63].
  685. */
  686. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  687. /* Clear lower 23 bits of context. */
  688. uasm_i_dins(p, ptr, 0, 0, 23);
  689. /* 1 0 1 0 1 << 6 xkphys cached */
  690. uasm_i_ori(p, ptr, ptr, 0x540);
  691. uasm_i_drotr(p, ptr, ptr, 11);
  692. }
  693. #elif defined(CONFIG_SMP)
  694. # ifdef CONFIG_MIPS_MT_SMTC
  695. /*
  696. * SMTC uses TCBind value as "CPU" index
  697. */
  698. uasm_i_mfc0(p, ptr, C0_TCBIND);
  699. uasm_i_dsrl_safe(p, ptr, ptr, 19);
  700. # else
  701. /*
  702. * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
  703. * stored in CONTEXT.
  704. */
  705. uasm_i_dmfc0(p, ptr, C0_CONTEXT);
  706. uasm_i_dsrl_safe(p, ptr, ptr, 23);
  707. # endif
  708. UASM_i_LA_mostly(p, tmp, pgdc);
  709. uasm_i_daddu(p, ptr, ptr, tmp);
  710. uasm_i_dmfc0(p, tmp, C0_BADVADDR);
  711. uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
  712. #else
  713. UASM_i_LA_mostly(p, ptr, pgdc);
  714. uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
  715. #endif
  716. uasm_l_vmalloc_done(l, *p);
  717. /* get pgd offset in bytes */
  718. uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
  719. uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
  720. uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
  721. #ifndef __PAGETABLE_PMD_FOLDED
  722. uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
  723. uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
  724. uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
  725. uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
  726. uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
  727. #endif
  728. }
  729. /*
  730. * BVADDR is the faulting address, PTR is scratch.
  731. * PTR will hold the pgd for vmalloc.
  732. */
  733. static void __cpuinit
  734. build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
  735. unsigned int bvaddr, unsigned int ptr,
  736. enum vmalloc64_mode mode)
  737. {
  738. long swpd = (long)swapper_pg_dir;
  739. int single_insn_swpd;
  740. int did_vmalloc_branch = 0;
  741. single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
  742. uasm_l_vmalloc(l, *p);
  743. if (mode != not_refill && check_for_high_segbits) {
  744. if (single_insn_swpd) {
  745. uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
  746. uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
  747. did_vmalloc_branch = 1;
  748. /* fall through */
  749. } else {
  750. uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
  751. }
  752. }
  753. if (!did_vmalloc_branch) {
  754. if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
  755. uasm_il_b(p, r, label_vmalloc_done);
  756. uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
  757. } else {
  758. UASM_i_LA_mostly(p, ptr, swpd);
  759. uasm_il_b(p, r, label_vmalloc_done);
  760. if (uasm_in_compat_space_p(swpd))
  761. uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
  762. else
  763. uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
  764. }
  765. }
  766. if (mode != not_refill && check_for_high_segbits) {
  767. uasm_l_large_segbits_fault(l, *p);
  768. /*
  769. * We get here if we are an xsseg address, or if we are
  770. * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
  771. *
  772. * Ignoring xsseg (assume disabled so would generate
  773. * (address errors?), the only remaining possibility
  774. * is the upper xuseg addresses. On processors with
  775. * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
  776. * addresses would have taken an address error. We try
  777. * to mimic that here by taking a load/istream page
  778. * fault.
  779. */
  780. UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
  781. uasm_i_jr(p, ptr);
  782. if (mode == refill_scratch) {
  783. if (scratch_reg > 0)
  784. UASM_i_MFC0(p, 1, 31, scratch_reg);
  785. else
  786. UASM_i_LW(p, 1, scratchpad_offset(0), 0);
  787. } else {
  788. uasm_i_nop(p);
  789. }
  790. }
  791. }
  792. #else /* !CONFIG_64BIT */
  793. /*
  794. * TMP and PTR are scratch.
  795. * TMP will be clobbered, PTR will hold the pgd entry.
  796. */
  797. static void __cpuinit __maybe_unused
  798. build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
  799. {
  800. long pgdc = (long)pgd_current;
  801. /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
  802. #ifdef CONFIG_SMP
  803. #ifdef CONFIG_MIPS_MT_SMTC
  804. /*
  805. * SMTC uses TCBind value as "CPU" index
  806. */
  807. uasm_i_mfc0(p, ptr, C0_TCBIND);
  808. UASM_i_LA_mostly(p, tmp, pgdc);
  809. uasm_i_srl(p, ptr, ptr, 19);
  810. #else
  811. /*
  812. * smp_processor_id() << 3 is stored in CONTEXT.
  813. */
  814. uasm_i_mfc0(p, ptr, C0_CONTEXT);
  815. UASM_i_LA_mostly(p, tmp, pgdc);
  816. uasm_i_srl(p, ptr, ptr, 23);
  817. #endif
  818. uasm_i_addu(p, ptr, tmp, ptr);
  819. #else
  820. UASM_i_LA_mostly(p, ptr, pgdc);
  821. #endif
  822. uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
  823. uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
  824. uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
  825. uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
  826. uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
  827. }
  828. #endif /* !CONFIG_64BIT */
  829. static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx)
  830. {
  831. unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
  832. unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
  833. switch (current_cpu_type()) {
  834. case CPU_VR41XX:
  835. case CPU_VR4111:
  836. case CPU_VR4121:
  837. case CPU_VR4122:
  838. case CPU_VR4131:
  839. case CPU_VR4181:
  840. case CPU_VR4181A:
  841. case CPU_VR4133:
  842. shift += 2;
  843. break;
  844. default:
  845. break;
  846. }
  847. if (shift)
  848. UASM_i_SRL(p, ctx, ctx, shift);
  849. uasm_i_andi(p, ctx, ctx, mask);
  850. }
  851. static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
  852. {
  853. /*
  854. * Bug workaround for the Nevada. It seems as if under certain
  855. * circumstances the move from cp0_context might produce a
  856. * bogus result when the mfc0 instruction and its consumer are
  857. * in a different cacheline or a load instruction, probably any
  858. * memory reference, is between them.
  859. */
  860. switch (current_cpu_type()) {
  861. case CPU_NEVADA:
  862. UASM_i_LW(p, ptr, 0, ptr);
  863. GET_CONTEXT(p, tmp); /* get context reg */
  864. break;
  865. default:
  866. GET_CONTEXT(p, tmp); /* get context reg */
  867. UASM_i_LW(p, ptr, 0, ptr);
  868. break;
  869. }
  870. build_adjust_context(p, tmp);
  871. UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
  872. }
  873. static void __cpuinit build_update_entries(u32 **p, unsigned int tmp,
  874. unsigned int ptep)
  875. {
  876. /*
  877. * 64bit address support (36bit on a 32bit CPU) in a 32bit
  878. * Kernel is a special case. Only a few CPUs use it.
  879. */
  880. #ifdef CONFIG_64BIT_PHYS_ADDR
  881. if (cpu_has_64bits) {
  882. uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
  883. uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
  884. if (kernel_uses_smartmips_rixi) {
  885. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
  886. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
  887. UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  888. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  889. UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  890. } else {
  891. uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
  892. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  893. uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
  894. }
  895. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  896. } else {
  897. int pte_off_even = sizeof(pte_t) / 2;
  898. int pte_off_odd = pte_off_even + sizeof(pte_t);
  899. /* The pte entries are pre-shifted */
  900. uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
  901. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  902. uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
  903. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  904. }
  905. #else
  906. UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
  907. UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
  908. if (r45k_bvahwbug())
  909. build_tlb_probe_entry(p);
  910. if (kernel_uses_smartmips_rixi) {
  911. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_NO_EXEC));
  912. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_NO_EXEC));
  913. UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  914. if (r4k_250MHZhwbug())
  915. UASM_i_MTC0(p, 0, C0_ENTRYLO0);
  916. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  917. UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  918. } else {
  919. UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
  920. if (r4k_250MHZhwbug())
  921. UASM_i_MTC0(p, 0, C0_ENTRYLO0);
  922. UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
  923. UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
  924. if (r45k_bvahwbug())
  925. uasm_i_mfc0(p, tmp, C0_INDEX);
  926. }
  927. if (r4k_250MHZhwbug())
  928. UASM_i_MTC0(p, 0, C0_ENTRYLO1);
  929. UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
  930. #endif
  931. }
  932. struct mips_huge_tlb_info {
  933. int huge_pte;
  934. int restore_scratch;
  935. };
  936. static struct mips_huge_tlb_info __cpuinit
  937. build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
  938. struct uasm_reloc **r, unsigned int tmp,
  939. unsigned int ptr, int c0_scratch)
  940. {
  941. struct mips_huge_tlb_info rv;
  942. unsigned int even, odd;
  943. int vmalloc_branch_delay_filled = 0;
  944. const int scratch = 1; /* Our extra working register */
  945. rv.huge_pte = scratch;
  946. rv.restore_scratch = 0;
  947. if (check_for_high_segbits) {
  948. UASM_i_MFC0(p, tmp, C0_BADVADDR);
  949. if (pgd_reg != -1)
  950. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  951. else
  952. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  953. if (c0_scratch >= 0)
  954. UASM_i_MTC0(p, scratch, 31, c0_scratch);
  955. else
  956. UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
  957. uasm_i_dsrl_safe(p, scratch, tmp,
  958. PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  959. uasm_il_bnez(p, r, scratch, label_vmalloc);
  960. if (pgd_reg == -1) {
  961. vmalloc_branch_delay_filled = 1;
  962. /* Clear lower 23 bits of context. */
  963. uasm_i_dins(p, ptr, 0, 0, 23);
  964. }
  965. } else {
  966. if (pgd_reg != -1)
  967. UASM_i_MFC0(p, ptr, 31, pgd_reg);
  968. else
  969. UASM_i_MFC0(p, ptr, C0_CONTEXT);
  970. UASM_i_MFC0(p, tmp, C0_BADVADDR);
  971. if (c0_scratch >= 0)
  972. UASM_i_MTC0(p, scratch, 31, c0_scratch);
  973. else
  974. UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
  975. if (pgd_reg == -1)
  976. /* Clear lower 23 bits of context. */
  977. uasm_i_dins(p, ptr, 0, 0, 23);
  978. uasm_il_bltz(p, r, tmp, label_vmalloc);
  979. }
  980. if (pgd_reg == -1) {
  981. vmalloc_branch_delay_filled = 1;
  982. /* 1 0 1 0 1 << 6 xkphys cached */
  983. uasm_i_ori(p, ptr, ptr, 0x540);
  984. uasm_i_drotr(p, ptr, ptr, 11);
  985. }
  986. #ifdef __PAGETABLE_PMD_FOLDED
  987. #define LOC_PTEP scratch
  988. #else
  989. #define LOC_PTEP ptr
  990. #endif
  991. if (!vmalloc_branch_delay_filled)
  992. /* get pgd offset in bytes */
  993. uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
  994. uasm_l_vmalloc_done(l, *p);
  995. /*
  996. * tmp ptr
  997. * fall-through case = badvaddr *pgd_current
  998. * vmalloc case = badvaddr swapper_pg_dir
  999. */
  1000. if (vmalloc_branch_delay_filled)
  1001. /* get pgd offset in bytes */
  1002. uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
  1003. #ifdef __PAGETABLE_PMD_FOLDED
  1004. GET_CONTEXT(p, tmp); /* get context reg */
  1005. #endif
  1006. uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
  1007. if (use_lwx_insns()) {
  1008. UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
  1009. } else {
  1010. uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
  1011. uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
  1012. }
  1013. #ifndef __PAGETABLE_PMD_FOLDED
  1014. /* get pmd offset in bytes */
  1015. uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
  1016. uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
  1017. GET_CONTEXT(p, tmp); /* get context reg */
  1018. if (use_lwx_insns()) {
  1019. UASM_i_LWX(p, scratch, scratch, ptr);
  1020. } else {
  1021. uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
  1022. UASM_i_LW(p, scratch, 0, ptr);
  1023. }
  1024. #endif
  1025. /* Adjust the context during the load latency. */
  1026. build_adjust_context(p, tmp);
  1027. #ifdef CONFIG_HUGETLB_PAGE
  1028. uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
  1029. /*
  1030. * The in the LWX case we don't want to do the load in the
  1031. * delay slot. It cannot issue in the same cycle and may be
  1032. * speculative and unneeded.
  1033. */
  1034. if (use_lwx_insns())
  1035. uasm_i_nop(p);
  1036. #endif /* CONFIG_HUGETLB_PAGE */
  1037. /* build_update_entries */
  1038. if (use_lwx_insns()) {
  1039. even = ptr;
  1040. odd = tmp;
  1041. UASM_i_LWX(p, even, scratch, tmp);
  1042. UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
  1043. UASM_i_LWX(p, odd, scratch, tmp);
  1044. } else {
  1045. UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
  1046. even = tmp;
  1047. odd = ptr;
  1048. UASM_i_LW(p, even, 0, ptr); /* get even pte */
  1049. UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
  1050. }
  1051. if (kernel_uses_smartmips_rixi) {
  1052. uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_NO_EXEC));
  1053. uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_NO_EXEC));
  1054. uasm_i_drotr(p, even, even,
  1055. ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  1056. UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
  1057. uasm_i_drotr(p, odd, odd,
  1058. ilog2(_PAGE_GLOBAL) - ilog2(_PAGE_NO_EXEC));
  1059. } else {
  1060. uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
  1061. UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
  1062. uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
  1063. }
  1064. UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
  1065. if (c0_scratch >= 0) {
  1066. UASM_i_MFC0(p, scratch, 31, c0_scratch);
  1067. build_tlb_write_entry(p, l, r, tlb_random);
  1068. uasm_l_leave(l, *p);
  1069. rv.restore_scratch = 1;
  1070. } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
  1071. build_tlb_write_entry(p, l, r, tlb_random);
  1072. uasm_l_leave(l, *p);
  1073. UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
  1074. } else {
  1075. UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
  1076. build_tlb_write_entry(p, l, r, tlb_random);
  1077. uasm_l_leave(l, *p);
  1078. rv.restore_scratch = 1;
  1079. }
  1080. uasm_i_eret(p); /* return from trap */
  1081. return rv;
  1082. }
  1083. /*
  1084. * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
  1085. * because EXL == 0. If we wrap, we can also use the 32 instruction
  1086. * slots before the XTLB refill exception handler which belong to the
  1087. * unused TLB refill exception.
  1088. */
  1089. #define MIPS64_REFILL_INSNS 32
  1090. static void __cpuinit build_r4000_tlb_refill_handler(void)
  1091. {
  1092. u32 *p = tlb_handler;
  1093. struct uasm_label *l = labels;
  1094. struct uasm_reloc *r = relocs;
  1095. u32 *f;
  1096. unsigned int final_len;
  1097. struct mips_huge_tlb_info htlb_info __maybe_unused;
  1098. enum vmalloc64_mode vmalloc_mode __maybe_unused;
  1099. memset(tlb_handler, 0, sizeof(tlb_handler));
  1100. memset(labels, 0, sizeof(labels));
  1101. memset(relocs, 0, sizeof(relocs));
  1102. memset(final_handler, 0, sizeof(final_handler));
  1103. if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) {
  1104. htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
  1105. scratch_reg);
  1106. vmalloc_mode = refill_scratch;
  1107. } else {
  1108. htlb_info.huge_pte = K0;
  1109. htlb_info.restore_scratch = 0;
  1110. vmalloc_mode = refill_noscratch;
  1111. /*
  1112. * create the plain linear handler
  1113. */
  1114. if (bcm1250_m3_war()) {
  1115. unsigned int segbits = 44;
  1116. uasm_i_dmfc0(&p, K0, C0_BADVADDR);
  1117. uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
  1118. uasm_i_xor(&p, K0, K0, K1);
  1119. uasm_i_dsrl_safe(&p, K1, K0, 62);
  1120. uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
  1121. uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
  1122. uasm_i_or(&p, K0, K0, K1);
  1123. uasm_il_bnez(&p, &r, K0, label_leave);
  1124. /* No need for uasm_i_nop */
  1125. }
  1126. #ifdef CONFIG_64BIT
  1127. build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
  1128. #else
  1129. build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
  1130. #endif
  1131. #ifdef CONFIG_HUGETLB_PAGE
  1132. build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
  1133. #endif
  1134. build_get_ptep(&p, K0, K1);
  1135. build_update_entries(&p, K0, K1);
  1136. build_tlb_write_entry(&p, &l, &r, tlb_random);
  1137. uasm_l_leave(&l, p);
  1138. uasm_i_eret(&p); /* return from trap */
  1139. }
  1140. #ifdef CONFIG_HUGETLB_PAGE
  1141. uasm_l_tlb_huge_update(&l, p);
  1142. build_huge_update_entries(&p, htlb_info.huge_pte, K1);
  1143. build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
  1144. htlb_info.restore_scratch);
  1145. #endif
  1146. #ifdef CONFIG_64BIT
  1147. build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
  1148. #endif
  1149. /*
  1150. * Overflow check: For the 64bit handler, we need at least one
  1151. * free instruction slot for the wrap-around branch. In worst
  1152. * case, if the intended insertion point is a delay slot, we
  1153. * need three, with the second nop'ed and the third being
  1154. * unused.
  1155. */
  1156. /* Loongson2 ebase is different than r4k, we have more space */
  1157. #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
  1158. if ((p - tlb_handler) > 64)
  1159. panic("TLB refill handler space exceeded");
  1160. #else
  1161. if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
  1162. || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
  1163. && uasm_insn_has_bdelay(relocs,
  1164. tlb_handler + MIPS64_REFILL_INSNS - 3)))
  1165. panic("TLB refill handler space exceeded");
  1166. #endif
  1167. /*
  1168. * Now fold the handler in the TLB refill handler space.
  1169. */
  1170. #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
  1171. f = final_handler;
  1172. /* Simplest case, just copy the handler. */
  1173. uasm_copy_handler(relocs, labels, tlb_handler, p, f);
  1174. final_len = p - tlb_handler;
  1175. #else /* CONFIG_64BIT */
  1176. f = final_handler + MIPS64_REFILL_INSNS;
  1177. if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
  1178. /* Just copy the handler. */
  1179. uasm_copy_handler(relocs, labels, tlb_handler, p, f);
  1180. final_len = p - tlb_handler;
  1181. } else {
  1182. #if defined(CONFIG_HUGETLB_PAGE)
  1183. const enum label_id ls = label_tlb_huge_update;
  1184. #else
  1185. const enum label_id ls = label_vmalloc;
  1186. #endif
  1187. u32 *split;
  1188. int ov = 0;
  1189. int i;
  1190. for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
  1191. ;
  1192. BUG_ON(i == ARRAY_SIZE(labels));
  1193. split = labels[i].addr;
  1194. /*
  1195. * See if we have overflown one way or the other.
  1196. */
  1197. if (split > tlb_handler + MIPS64_REFILL_INSNS ||
  1198. split < p - MIPS64_REFILL_INSNS)
  1199. ov = 1;
  1200. if (ov) {
  1201. /*
  1202. * Split two instructions before the end. One
  1203. * for the branch and one for the instruction
  1204. * in the delay slot.
  1205. */
  1206. split = tlb_handler + MIPS64_REFILL_INSNS - 2;
  1207. /*
  1208. * If the branch would fall in a delay slot,
  1209. * we must back up an additional instruction
  1210. * so that it is no longer in a delay slot.
  1211. */
  1212. if (uasm_insn_has_bdelay(relocs, split - 1))
  1213. split--;
  1214. }
  1215. /* Copy first part of the handler. */
  1216. uasm_copy_handler(relocs, labels, tlb_handler, split, f);
  1217. f += split - tlb_handler;
  1218. if (ov) {
  1219. /* Insert branch. */
  1220. uasm_l_split(&l, final_handler);
  1221. uasm_il_b(&f, &r, label_split);
  1222. if (uasm_insn_has_bdelay(relocs, split))
  1223. uasm_i_nop(&f);
  1224. else {
  1225. uasm_copy_handler(relocs, labels,
  1226. split, split + 1, f);
  1227. uasm_move_labels(labels, f, f + 1, -1);
  1228. f++;
  1229. split++;
  1230. }
  1231. }
  1232. /* Copy the rest of the handler. */
  1233. uasm_copy_handler(relocs, labels, split, p, final_handler);
  1234. final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
  1235. (p - split);
  1236. }
  1237. #endif /* CONFIG_64BIT */
  1238. uasm_resolve_relocs(relocs, labels);
  1239. pr_debug("Wrote TLB refill handler (%u instructions).\n",
  1240. final_len);
  1241. memcpy((void *)ebase, final_handler, 0x100);
  1242. dump_handler((u32 *)ebase, 64);
  1243. }
  1244. /*
  1245. * 128 instructions for the fastpath handler is generous and should
  1246. * never be exceeded.
  1247. */
  1248. #define FASTPATH_SIZE 128
  1249. u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned;
  1250. u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned;
  1251. u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned;
  1252. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1253. u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned;
  1254. static void __cpuinit build_r4000_setup_pgd(void)
  1255. {
  1256. const int a0 = 4;
  1257. const int a1 = 5;
  1258. u32 *p = tlbmiss_handler_setup_pgd;
  1259. struct uasm_label *l = labels;
  1260. struct uasm_reloc *r = relocs;
  1261. memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd));
  1262. memset(labels, 0, sizeof(labels));
  1263. memset(relocs, 0, sizeof(relocs));
  1264. pgd_reg = allocate_kscratch();
  1265. if (pgd_reg == -1) {
  1266. /* PGD << 11 in c0_Context */
  1267. /*
  1268. * If it is a ckseg0 address, convert to a physical
  1269. * address. Shifting right by 29 and adding 4 will
  1270. * result in zero for these addresses.
  1271. *
  1272. */
  1273. UASM_i_SRA(&p, a1, a0, 29);
  1274. UASM_i_ADDIU(&p, a1, a1, 4);
  1275. uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
  1276. uasm_i_nop(&p);
  1277. uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
  1278. uasm_l_tlbl_goaround1(&l, p);
  1279. UASM_i_SLL(&p, a0, a0, 11);
  1280. uasm_i_jr(&p, 31);
  1281. UASM_i_MTC0(&p, a0, C0_CONTEXT);
  1282. } else {
  1283. /* PGD in c0_KScratch */
  1284. uasm_i_jr(&p, 31);
  1285. UASM_i_MTC0(&p, a0, 31, pgd_reg);
  1286. }
  1287. if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd))
  1288. panic("tlbmiss_handler_setup_pgd space exceeded");
  1289. uasm_resolve_relocs(relocs, labels);
  1290. pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
  1291. (unsigned int)(p - tlbmiss_handler_setup_pgd));
  1292. dump_handler(tlbmiss_handler_setup_pgd,
  1293. ARRAY_SIZE(tlbmiss_handler_setup_pgd));
  1294. }
  1295. #endif
  1296. static void __cpuinit
  1297. iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
  1298. {
  1299. #ifdef CONFIG_SMP
  1300. # ifdef CONFIG_64BIT_PHYS_ADDR
  1301. if (cpu_has_64bits)
  1302. uasm_i_lld(p, pte, 0, ptr);
  1303. else
  1304. # endif
  1305. UASM_i_LL(p, pte, 0, ptr);
  1306. #else
  1307. # ifdef CONFIG_64BIT_PHYS_ADDR
  1308. if (cpu_has_64bits)
  1309. uasm_i_ld(p, pte, 0, ptr);
  1310. else
  1311. # endif
  1312. UASM_i_LW(p, pte, 0, ptr);
  1313. #endif
  1314. }
  1315. static void __cpuinit
  1316. iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
  1317. unsigned int mode)
  1318. {
  1319. #ifdef CONFIG_64BIT_PHYS_ADDR
  1320. unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
  1321. #endif
  1322. uasm_i_ori(p, pte, pte, mode);
  1323. #ifdef CONFIG_SMP
  1324. # ifdef CONFIG_64BIT_PHYS_ADDR
  1325. if (cpu_has_64bits)
  1326. uasm_i_scd(p, pte, 0, ptr);
  1327. else
  1328. # endif
  1329. UASM_i_SC(p, pte, 0, ptr);
  1330. if (r10000_llsc_war())
  1331. uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
  1332. else
  1333. uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
  1334. # ifdef CONFIG_64BIT_PHYS_ADDR
  1335. if (!cpu_has_64bits) {
  1336. /* no uasm_i_nop needed */
  1337. uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
  1338. uasm_i_ori(p, pte, pte, hwmode);
  1339. uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
  1340. uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
  1341. /* no uasm_i_nop needed */
  1342. uasm_i_lw(p, pte, 0, ptr);
  1343. } else
  1344. uasm_i_nop(p);
  1345. # else
  1346. uasm_i_nop(p);
  1347. # endif
  1348. #else
  1349. # ifdef CONFIG_64BIT_PHYS_ADDR
  1350. if (cpu_has_64bits)
  1351. uasm_i_sd(p, pte, 0, ptr);
  1352. else
  1353. # endif
  1354. UASM_i_SW(p, pte, 0, ptr);
  1355. # ifdef CONFIG_64BIT_PHYS_ADDR
  1356. if (!cpu_has_64bits) {
  1357. uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
  1358. uasm_i_ori(p, pte, pte, hwmode);
  1359. uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
  1360. uasm_i_lw(p, pte, 0, ptr);
  1361. }
  1362. # endif
  1363. #endif
  1364. }
  1365. /*
  1366. * Check if PTE is present, if not then jump to LABEL. PTR points to
  1367. * the page table where this PTE is located, PTE will be re-loaded
  1368. * with it's original value.
  1369. */
  1370. static void __cpuinit
  1371. build_pte_present(u32 **p, struct uasm_reloc **r,
  1372. int pte, int ptr, int scratch, enum label_id lid)
  1373. {
  1374. int t = scratch >= 0 ? scratch : pte;
  1375. if (kernel_uses_smartmips_rixi) {
  1376. if (use_bbit_insns()) {
  1377. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
  1378. uasm_i_nop(p);
  1379. } else {
  1380. uasm_i_andi(p, t, pte, _PAGE_PRESENT);
  1381. uasm_il_beqz(p, r, t, lid);
  1382. if (pte == t)
  1383. /* You lose the SMP race :-(*/
  1384. iPTE_LW(p, pte, ptr);
  1385. }
  1386. } else {
  1387. uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
  1388. uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
  1389. uasm_il_bnez(p, r, t, lid);
  1390. if (pte == t)
  1391. /* You lose the SMP race :-(*/
  1392. iPTE_LW(p, pte, ptr);
  1393. }
  1394. }
  1395. /* Make PTE valid, store result in PTR. */
  1396. static void __cpuinit
  1397. build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
  1398. unsigned int ptr)
  1399. {
  1400. unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
  1401. iPTE_SW(p, r, pte, ptr, mode);
  1402. }
  1403. /*
  1404. * Check if PTE can be written to, if not branch to LABEL. Regardless
  1405. * restore PTE with value from PTR when done.
  1406. */
  1407. static void __cpuinit
  1408. build_pte_writable(u32 **p, struct uasm_reloc **r,
  1409. unsigned int pte, unsigned int ptr, int scratch,
  1410. enum label_id lid)
  1411. {
  1412. int t = scratch >= 0 ? scratch : pte;
  1413. uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
  1414. uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
  1415. uasm_il_bnez(p, r, t, lid);
  1416. if (pte == t)
  1417. /* You lose the SMP race :-(*/
  1418. iPTE_LW(p, pte, ptr);
  1419. else
  1420. uasm_i_nop(p);
  1421. }
  1422. /* Make PTE writable, update software status bits as well, then store
  1423. * at PTR.
  1424. */
  1425. static void __cpuinit
  1426. build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
  1427. unsigned int ptr)
  1428. {
  1429. unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
  1430. | _PAGE_DIRTY);
  1431. iPTE_SW(p, r, pte, ptr, mode);
  1432. }
  1433. /*
  1434. * Check if PTE can be modified, if not branch to LABEL. Regardless
  1435. * restore PTE with value from PTR when done.
  1436. */
  1437. static void __cpuinit
  1438. build_pte_modifiable(u32 **p, struct uasm_reloc **r,
  1439. unsigned int pte, unsigned int ptr, int scratch,
  1440. enum label_id lid)
  1441. {
  1442. if (use_bbit_insns()) {
  1443. uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
  1444. uasm_i_nop(p);
  1445. } else {
  1446. int t = scratch >= 0 ? scratch : pte;
  1447. uasm_i_andi(p, t, pte, _PAGE_WRITE);
  1448. uasm_il_beqz(p, r, t, lid);
  1449. if (pte == t)
  1450. /* You lose the SMP race :-(*/
  1451. iPTE_LW(p, pte, ptr);
  1452. }
  1453. }
  1454. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  1455. /*
  1456. * R3000 style TLB load/store/modify handlers.
  1457. */
  1458. /*
  1459. * This places the pte into ENTRYLO0 and writes it with tlbwi.
  1460. * Then it returns.
  1461. */
  1462. static void __cpuinit
  1463. build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
  1464. {
  1465. uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
  1466. uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
  1467. uasm_i_tlbwi(p);
  1468. uasm_i_jr(p, tmp);
  1469. uasm_i_rfe(p); /* branch delay */
  1470. }
  1471. /*
  1472. * This places the pte into ENTRYLO0 and writes it with tlbwi
  1473. * or tlbwr as appropriate. This is because the index register
  1474. * may have the probe fail bit set as a result of a trap on a
  1475. * kseg2 access, i.e. without refill. Then it returns.
  1476. */
  1477. static void __cpuinit
  1478. build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
  1479. struct uasm_reloc **r, unsigned int pte,
  1480. unsigned int tmp)
  1481. {
  1482. uasm_i_mfc0(p, tmp, C0_INDEX);
  1483. uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
  1484. uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
  1485. uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
  1486. uasm_i_tlbwi(p); /* cp0 delay */
  1487. uasm_i_jr(p, tmp);
  1488. uasm_i_rfe(p); /* branch delay */
  1489. uasm_l_r3000_write_probe_fail(l, *p);
  1490. uasm_i_tlbwr(p); /* cp0 delay */
  1491. uasm_i_jr(p, tmp);
  1492. uasm_i_rfe(p); /* branch delay */
  1493. }
  1494. static void __cpuinit
  1495. build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
  1496. unsigned int ptr)
  1497. {
  1498. long pgdc = (long)pgd_current;
  1499. uasm_i_mfc0(p, pte, C0_BADVADDR);
  1500. uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
  1501. uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
  1502. uasm_i_srl(p, pte, pte, 22); /* load delay */
  1503. uasm_i_sll(p, pte, pte, 2);
  1504. uasm_i_addu(p, ptr, ptr, pte);
  1505. uasm_i_mfc0(p, pte, C0_CONTEXT);
  1506. uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
  1507. uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
  1508. uasm_i_addu(p, ptr, ptr, pte);
  1509. uasm_i_lw(p, pte, 0, ptr);
  1510. uasm_i_tlbp(p); /* load delay */
  1511. }
  1512. static void __cpuinit build_r3000_tlb_load_handler(void)
  1513. {
  1514. u32 *p = handle_tlbl;
  1515. struct uasm_label *l = labels;
  1516. struct uasm_reloc *r = relocs;
  1517. memset(handle_tlbl, 0, sizeof(handle_tlbl));
  1518. memset(labels, 0, sizeof(labels));
  1519. memset(relocs, 0, sizeof(relocs));
  1520. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1521. build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
  1522. uasm_i_nop(&p); /* load delay */
  1523. build_make_valid(&p, &r, K0, K1);
  1524. build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
  1525. uasm_l_nopage_tlbl(&l, p);
  1526. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
  1527. uasm_i_nop(&p);
  1528. if ((p - handle_tlbl) > FASTPATH_SIZE)
  1529. panic("TLB load handler fastpath space exceeded");
  1530. uasm_resolve_relocs(relocs, labels);
  1531. pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
  1532. (unsigned int)(p - handle_tlbl));
  1533. dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
  1534. }
  1535. static void __cpuinit build_r3000_tlb_store_handler(void)
  1536. {
  1537. u32 *p = handle_tlbs;
  1538. struct uasm_label *l = labels;
  1539. struct uasm_reloc *r = relocs;
  1540. memset(handle_tlbs, 0, sizeof(handle_tlbs));
  1541. memset(labels, 0, sizeof(labels));
  1542. memset(relocs, 0, sizeof(relocs));
  1543. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1544. build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
  1545. uasm_i_nop(&p); /* load delay */
  1546. build_make_write(&p, &r, K0, K1);
  1547. build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
  1548. uasm_l_nopage_tlbs(&l, p);
  1549. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1550. uasm_i_nop(&p);
  1551. if ((p - handle_tlbs) > FASTPATH_SIZE)
  1552. panic("TLB store handler fastpath space exceeded");
  1553. uasm_resolve_relocs(relocs, labels);
  1554. pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
  1555. (unsigned int)(p - handle_tlbs));
  1556. dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
  1557. }
  1558. static void __cpuinit build_r3000_tlb_modify_handler(void)
  1559. {
  1560. u32 *p = handle_tlbm;
  1561. struct uasm_label *l = labels;
  1562. struct uasm_reloc *r = relocs;
  1563. struct work_registers wr;
  1564. memset(handle_tlbm, 0, sizeof(handle_tlbm));
  1565. memset(labels, 0, sizeof(labels));
  1566. memset(relocs, 0, sizeof(relocs));
  1567. build_r3000_tlbchange_handler_head(&p, K0, K1);
  1568. build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
  1569. uasm_i_nop(&p); /* load delay */
  1570. build_make_write(&p, &r, K0, K1);
  1571. build_r3000_pte_reload_tlbwi(&p, K0, K1);
  1572. uasm_l_nopage_tlbm(&l, p);
  1573. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1574. uasm_i_nop(&p);
  1575. if ((p - handle_tlbm) > FASTPATH_SIZE)
  1576. panic("TLB modify handler fastpath space exceeded");
  1577. uasm_resolve_relocs(relocs, labels);
  1578. pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
  1579. (unsigned int)(p - handle_tlbm));
  1580. dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
  1581. }
  1582. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
  1583. /*
  1584. * R4000 style TLB load/store/modify handlers.
  1585. */
  1586. static struct work_registers __cpuinit
  1587. build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
  1588. struct uasm_reloc **r)
  1589. {
  1590. struct work_registers wr = build_get_work_registers(p);
  1591. #ifdef CONFIG_64BIT
  1592. build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
  1593. #else
  1594. build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
  1595. #endif
  1596. #ifdef CONFIG_HUGETLB_PAGE
  1597. /*
  1598. * For huge tlb entries, pmd doesn't contain an address but
  1599. * instead contains the tlb pte. Check the PAGE_HUGE bit and
  1600. * see if we need to jump to huge tlb processing.
  1601. */
  1602. build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
  1603. #endif
  1604. UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
  1605. UASM_i_LW(p, wr.r2, 0, wr.r2);
  1606. UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
  1607. uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
  1608. UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
  1609. #ifdef CONFIG_SMP
  1610. uasm_l_smp_pgtable_change(l, *p);
  1611. #endif
  1612. iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
  1613. if (!m4kc_tlbp_war())
  1614. build_tlb_probe_entry(p);
  1615. return wr;
  1616. }
  1617. static void __cpuinit
  1618. build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
  1619. struct uasm_reloc **r, unsigned int tmp,
  1620. unsigned int ptr)
  1621. {
  1622. uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
  1623. uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
  1624. build_update_entries(p, tmp, ptr);
  1625. build_tlb_write_entry(p, l, r, tlb_indexed);
  1626. uasm_l_leave(l, *p);
  1627. build_restore_work_registers(p);
  1628. uasm_i_eret(p); /* return from trap */
  1629. #ifdef CONFIG_64BIT
  1630. build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
  1631. #endif
  1632. }
  1633. static void __cpuinit build_r4000_tlb_load_handler(void)
  1634. {
  1635. u32 *p = handle_tlbl;
  1636. struct uasm_label *l = labels;
  1637. struct uasm_reloc *r = relocs;
  1638. struct work_registers wr;
  1639. memset(handle_tlbl, 0, sizeof(handle_tlbl));
  1640. memset(labels, 0, sizeof(labels));
  1641. memset(relocs, 0, sizeof(relocs));
  1642. if (bcm1250_m3_war()) {
  1643. unsigned int segbits = 44;
  1644. uasm_i_dmfc0(&p, K0, C0_BADVADDR);
  1645. uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
  1646. uasm_i_xor(&p, K0, K0, K1);
  1647. uasm_i_dsrl_safe(&p, K1, K0, 62);
  1648. uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
  1649. uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
  1650. uasm_i_or(&p, K0, K0, K1);
  1651. uasm_il_bnez(&p, &r, K0, label_leave);
  1652. /* No need for uasm_i_nop */
  1653. }
  1654. wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
  1655. build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
  1656. if (m4kc_tlbp_war())
  1657. build_tlb_probe_entry(&p);
  1658. if (kernel_uses_smartmips_rixi) {
  1659. /*
  1660. * If the page is not _PAGE_VALID, RI or XI could not
  1661. * have triggered it. Skip the expensive test..
  1662. */
  1663. if (use_bbit_insns()) {
  1664. uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
  1665. label_tlbl_goaround1);
  1666. } else {
  1667. uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
  1668. uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
  1669. }
  1670. uasm_i_nop(&p);
  1671. uasm_i_tlbr(&p);
  1672. /* Examine entrylo 0 or 1 based on ptr. */
  1673. if (use_bbit_insns()) {
  1674. uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
  1675. } else {
  1676. uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
  1677. uasm_i_beqz(&p, wr.r3, 8);
  1678. }
  1679. /* load it in the delay slot*/
  1680. UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
  1681. /* load it if ptr is odd */
  1682. UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
  1683. /*
  1684. * If the entryLo (now in wr.r3) is valid (bit 1), RI or
  1685. * XI must have triggered it.
  1686. */
  1687. if (use_bbit_insns()) {
  1688. uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
  1689. uasm_i_nop(&p);
  1690. uasm_l_tlbl_goaround1(&l, p);
  1691. } else {
  1692. uasm_i_andi(&p, wr.r3, wr.r3, 2);
  1693. uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
  1694. uasm_i_nop(&p);
  1695. }
  1696. uasm_l_tlbl_goaround1(&l, p);
  1697. }
  1698. build_make_valid(&p, &r, wr.r1, wr.r2);
  1699. build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
  1700. #ifdef CONFIG_HUGETLB_PAGE
  1701. /*
  1702. * This is the entry point when build_r4000_tlbchange_handler_head
  1703. * spots a huge page.
  1704. */
  1705. uasm_l_tlb_huge_update(&l, p);
  1706. iPTE_LW(&p, wr.r1, wr.r2);
  1707. build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
  1708. build_tlb_probe_entry(&p);
  1709. if (kernel_uses_smartmips_rixi) {
  1710. /*
  1711. * If the page is not _PAGE_VALID, RI or XI could not
  1712. * have triggered it. Skip the expensive test..
  1713. */
  1714. if (use_bbit_insns()) {
  1715. uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
  1716. label_tlbl_goaround2);
  1717. } else {
  1718. uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
  1719. uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
  1720. }
  1721. uasm_i_nop(&p);
  1722. uasm_i_tlbr(&p);
  1723. /* Examine entrylo 0 or 1 based on ptr. */
  1724. if (use_bbit_insns()) {
  1725. uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
  1726. } else {
  1727. uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
  1728. uasm_i_beqz(&p, wr.r3, 8);
  1729. }
  1730. /* load it in the delay slot*/
  1731. UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
  1732. /* load it if ptr is odd */
  1733. UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
  1734. /*
  1735. * If the entryLo (now in wr.r3) is valid (bit 1), RI or
  1736. * XI must have triggered it.
  1737. */
  1738. if (use_bbit_insns()) {
  1739. uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
  1740. } else {
  1741. uasm_i_andi(&p, wr.r3, wr.r3, 2);
  1742. uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
  1743. }
  1744. /*
  1745. * We clobbered C0_PAGEMASK, restore it. On the other branch
  1746. * it is restored in build_huge_tlb_write_entry.
  1747. */
  1748. build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
  1749. uasm_l_tlbl_goaround2(&l, p);
  1750. }
  1751. uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
  1752. build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
  1753. #endif
  1754. uasm_l_nopage_tlbl(&l, p);
  1755. build_restore_work_registers(&p);
  1756. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
  1757. uasm_i_nop(&p);
  1758. if ((p - handle_tlbl) > FASTPATH_SIZE)
  1759. panic("TLB load handler fastpath space exceeded");
  1760. uasm_resolve_relocs(relocs, labels);
  1761. pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
  1762. (unsigned int)(p - handle_tlbl));
  1763. dump_handler(handle_tlbl, ARRAY_SIZE(handle_tlbl));
  1764. }
  1765. static void __cpuinit build_r4000_tlb_store_handler(void)
  1766. {
  1767. u32 *p = handle_tlbs;
  1768. struct uasm_label *l = labels;
  1769. struct uasm_reloc *r = relocs;
  1770. struct work_registers wr;
  1771. memset(handle_tlbs, 0, sizeof(handle_tlbs));
  1772. memset(labels, 0, sizeof(labels));
  1773. memset(relocs, 0, sizeof(relocs));
  1774. wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
  1775. build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
  1776. if (m4kc_tlbp_war())
  1777. build_tlb_probe_entry(&p);
  1778. build_make_write(&p, &r, wr.r1, wr.r2);
  1779. build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
  1780. #ifdef CONFIG_HUGETLB_PAGE
  1781. /*
  1782. * This is the entry point when
  1783. * build_r4000_tlbchange_handler_head spots a huge page.
  1784. */
  1785. uasm_l_tlb_huge_update(&l, p);
  1786. iPTE_LW(&p, wr.r1, wr.r2);
  1787. build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
  1788. build_tlb_probe_entry(&p);
  1789. uasm_i_ori(&p, wr.r1, wr.r1,
  1790. _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
  1791. build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
  1792. #endif
  1793. uasm_l_nopage_tlbs(&l, p);
  1794. build_restore_work_registers(&p);
  1795. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1796. uasm_i_nop(&p);
  1797. if ((p - handle_tlbs) > FASTPATH_SIZE)
  1798. panic("TLB store handler fastpath space exceeded");
  1799. uasm_resolve_relocs(relocs, labels);
  1800. pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
  1801. (unsigned int)(p - handle_tlbs));
  1802. dump_handler(handle_tlbs, ARRAY_SIZE(handle_tlbs));
  1803. }
  1804. static void __cpuinit build_r4000_tlb_modify_handler(void)
  1805. {
  1806. u32 *p = handle_tlbm;
  1807. struct uasm_label *l = labels;
  1808. struct uasm_reloc *r = relocs;
  1809. struct work_registers wr;
  1810. memset(handle_tlbm, 0, sizeof(handle_tlbm));
  1811. memset(labels, 0, sizeof(labels));
  1812. memset(relocs, 0, sizeof(relocs));
  1813. wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
  1814. build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
  1815. if (m4kc_tlbp_war())
  1816. build_tlb_probe_entry(&p);
  1817. /* Present and writable bits set, set accessed and dirty bits. */
  1818. build_make_write(&p, &r, wr.r1, wr.r2);
  1819. build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
  1820. #ifdef CONFIG_HUGETLB_PAGE
  1821. /*
  1822. * This is the entry point when
  1823. * build_r4000_tlbchange_handler_head spots a huge page.
  1824. */
  1825. uasm_l_tlb_huge_update(&l, p);
  1826. iPTE_LW(&p, wr.r1, wr.r2);
  1827. build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
  1828. build_tlb_probe_entry(&p);
  1829. uasm_i_ori(&p, wr.r1, wr.r1,
  1830. _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
  1831. build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
  1832. #endif
  1833. uasm_l_nopage_tlbm(&l, p);
  1834. build_restore_work_registers(&p);
  1835. uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
  1836. uasm_i_nop(&p);
  1837. if ((p - handle_tlbm) > FASTPATH_SIZE)
  1838. panic("TLB modify handler fastpath space exceeded");
  1839. uasm_resolve_relocs(relocs, labels);
  1840. pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
  1841. (unsigned int)(p - handle_tlbm));
  1842. dump_handler(handle_tlbm, ARRAY_SIZE(handle_tlbm));
  1843. }
  1844. void __cpuinit build_tlb_refill_handler(void)
  1845. {
  1846. /*
  1847. * The refill handler is generated per-CPU, multi-node systems
  1848. * may have local storage for it. The other handlers are only
  1849. * needed once.
  1850. */
  1851. static int run_once = 0;
  1852. #ifdef CONFIG_64BIT
  1853. check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
  1854. #endif
  1855. switch (current_cpu_type()) {
  1856. case CPU_R2000:
  1857. case CPU_R3000:
  1858. case CPU_R3000A:
  1859. case CPU_R3081E:
  1860. case CPU_TX3912:
  1861. case CPU_TX3922:
  1862. case CPU_TX3927:
  1863. #ifndef CONFIG_MIPS_PGD_C0_CONTEXT
  1864. build_r3000_tlb_refill_handler();
  1865. if (!run_once) {
  1866. build_r3000_tlb_load_handler();
  1867. build_r3000_tlb_store_handler();
  1868. build_r3000_tlb_modify_handler();
  1869. run_once++;
  1870. }
  1871. #else
  1872. panic("No R3000 TLB refill handler");
  1873. #endif
  1874. break;
  1875. case CPU_R6000:
  1876. case CPU_R6000A:
  1877. panic("No R6000 TLB refill handler yet");
  1878. break;
  1879. case CPU_R8000:
  1880. panic("No R8000 TLB refill handler yet");
  1881. break;
  1882. default:
  1883. if (!run_once) {
  1884. scratch_reg = allocate_kscratch();
  1885. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1886. build_r4000_setup_pgd();
  1887. #endif
  1888. build_r4000_tlb_load_handler();
  1889. build_r4000_tlb_store_handler();
  1890. build_r4000_tlb_modify_handler();
  1891. run_once++;
  1892. }
  1893. build_r4000_tlb_refill_handler();
  1894. }
  1895. }
  1896. void __cpuinit flush_tlb_handlers(void)
  1897. {
  1898. local_flush_icache_range((unsigned long)handle_tlbl,
  1899. (unsigned long)handle_tlbl + sizeof(handle_tlbl));
  1900. local_flush_icache_range((unsigned long)handle_tlbs,
  1901. (unsigned long)handle_tlbs + sizeof(handle_tlbs));
  1902. local_flush_icache_range((unsigned long)handle_tlbm,
  1903. (unsigned long)handle_tlbm + sizeof(handle_tlbm));
  1904. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  1905. local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
  1906. (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm));
  1907. #endif
  1908. }