clock.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SoC clock support
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/clk.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/io.h>
  20. #include <linux/module.h>
  21. #include <linux/list.h>
  22. #include <linux/err.h>
  23. #include <asm/mach-jz4740/clock.h>
  24. #include <asm/mach-jz4740/base.h>
  25. #include "clock.h"
  26. #define JZ_REG_CLOCK_CTRL 0x00
  27. #define JZ_REG_CLOCK_LOW_POWER 0x04
  28. #define JZ_REG_CLOCK_PLL 0x10
  29. #define JZ_REG_CLOCK_GATE 0x20
  30. #define JZ_REG_CLOCK_SLEEP_CTRL 0x24
  31. #define JZ_REG_CLOCK_I2S 0x60
  32. #define JZ_REG_CLOCK_LCD 0x64
  33. #define JZ_REG_CLOCK_MMC 0x68
  34. #define JZ_REG_CLOCK_UHC 0x6C
  35. #define JZ_REG_CLOCK_SPI 0x74
  36. #define JZ_CLOCK_CTRL_I2S_SRC_PLL BIT(31)
  37. #define JZ_CLOCK_CTRL_KO_ENABLE BIT(30)
  38. #define JZ_CLOCK_CTRL_UDC_SRC_PLL BIT(29)
  39. #define JZ_CLOCK_CTRL_UDIV_MASK 0x1f800000
  40. #define JZ_CLOCK_CTRL_CHANGE_ENABLE BIT(22)
  41. #define JZ_CLOCK_CTRL_PLL_HALF BIT(21)
  42. #define JZ_CLOCK_CTRL_LDIV_MASK 0x001f0000
  43. #define JZ_CLOCK_CTRL_UDIV_OFFSET 23
  44. #define JZ_CLOCK_CTRL_LDIV_OFFSET 16
  45. #define JZ_CLOCK_CTRL_MDIV_OFFSET 12
  46. #define JZ_CLOCK_CTRL_PDIV_OFFSET 8
  47. #define JZ_CLOCK_CTRL_HDIV_OFFSET 4
  48. #define JZ_CLOCK_CTRL_CDIV_OFFSET 0
  49. #define JZ_CLOCK_GATE_UART0 BIT(0)
  50. #define JZ_CLOCK_GATE_TCU BIT(1)
  51. #define JZ_CLOCK_GATE_RTC BIT(2)
  52. #define JZ_CLOCK_GATE_I2C BIT(3)
  53. #define JZ_CLOCK_GATE_SPI BIT(4)
  54. #define JZ_CLOCK_GATE_AIC BIT(5)
  55. #define JZ_CLOCK_GATE_I2S BIT(6)
  56. #define JZ_CLOCK_GATE_MMC BIT(7)
  57. #define JZ_CLOCK_GATE_ADC BIT(8)
  58. #define JZ_CLOCK_GATE_CIM BIT(9)
  59. #define JZ_CLOCK_GATE_LCD BIT(10)
  60. #define JZ_CLOCK_GATE_UDC BIT(11)
  61. #define JZ_CLOCK_GATE_DMAC BIT(12)
  62. #define JZ_CLOCK_GATE_IPU BIT(13)
  63. #define JZ_CLOCK_GATE_UHC BIT(14)
  64. #define JZ_CLOCK_GATE_UART1 BIT(15)
  65. #define JZ_CLOCK_I2S_DIV_MASK 0x01ff
  66. #define JZ_CLOCK_LCD_DIV_MASK 0x01ff
  67. #define JZ_CLOCK_MMC_DIV_MASK 0x001f
  68. #define JZ_CLOCK_UHC_DIV_MASK 0x000f
  69. #define JZ_CLOCK_SPI_SRC_PLL BIT(31)
  70. #define JZ_CLOCK_SPI_DIV_MASK 0x000f
  71. #define JZ_CLOCK_PLL_M_MASK 0x01ff
  72. #define JZ_CLOCK_PLL_N_MASK 0x001f
  73. #define JZ_CLOCK_PLL_OD_MASK 0x0003
  74. #define JZ_CLOCK_PLL_STABLE BIT(10)
  75. #define JZ_CLOCK_PLL_BYPASS BIT(9)
  76. #define JZ_CLOCK_PLL_ENABLED BIT(8)
  77. #define JZ_CLOCK_PLL_STABLIZE_MASK 0x000f
  78. #define JZ_CLOCK_PLL_M_OFFSET 23
  79. #define JZ_CLOCK_PLL_N_OFFSET 18
  80. #define JZ_CLOCK_PLL_OD_OFFSET 16
  81. #define JZ_CLOCK_LOW_POWER_MODE_DOZE BIT(2)
  82. #define JZ_CLOCK_LOW_POWER_MODE_SLEEP BIT(0)
  83. #define JZ_CLOCK_SLEEP_CTRL_SUSPEND_UHC BIT(7)
  84. #define JZ_CLOCK_SLEEP_CTRL_ENABLE_UDC BIT(6)
  85. static void __iomem *jz_clock_base;
  86. static spinlock_t jz_clock_lock;
  87. static LIST_HEAD(jz_clocks);
  88. struct main_clk {
  89. struct clk clk;
  90. uint32_t div_offset;
  91. };
  92. struct divided_clk {
  93. struct clk clk;
  94. uint32_t reg;
  95. uint32_t mask;
  96. };
  97. struct static_clk {
  98. struct clk clk;
  99. unsigned long rate;
  100. };
  101. static uint32_t jz_clk_reg_read(int reg)
  102. {
  103. return readl(jz_clock_base + reg);
  104. }
  105. static void jz_clk_reg_write_mask(int reg, uint32_t val, uint32_t mask)
  106. {
  107. uint32_t val2;
  108. spin_lock(&jz_clock_lock);
  109. val2 = readl(jz_clock_base + reg);
  110. val2 &= ~mask;
  111. val2 |= val;
  112. writel(val2, jz_clock_base + reg);
  113. spin_unlock(&jz_clock_lock);
  114. }
  115. static void jz_clk_reg_set_bits(int reg, uint32_t mask)
  116. {
  117. uint32_t val;
  118. spin_lock(&jz_clock_lock);
  119. val = readl(jz_clock_base + reg);
  120. val |= mask;
  121. writel(val, jz_clock_base + reg);
  122. spin_unlock(&jz_clock_lock);
  123. }
  124. static void jz_clk_reg_clear_bits(int reg, uint32_t mask)
  125. {
  126. uint32_t val;
  127. spin_lock(&jz_clock_lock);
  128. val = readl(jz_clock_base + reg);
  129. val &= ~mask;
  130. writel(val, jz_clock_base + reg);
  131. spin_unlock(&jz_clock_lock);
  132. }
  133. static int jz_clk_enable_gating(struct clk *clk)
  134. {
  135. if (clk->gate_bit == JZ4740_CLK_NOT_GATED)
  136. return -EINVAL;
  137. jz_clk_reg_clear_bits(JZ_REG_CLOCK_GATE, clk->gate_bit);
  138. return 0;
  139. }
  140. static int jz_clk_disable_gating(struct clk *clk)
  141. {
  142. if (clk->gate_bit == JZ4740_CLK_NOT_GATED)
  143. return -EINVAL;
  144. jz_clk_reg_set_bits(JZ_REG_CLOCK_GATE, clk->gate_bit);
  145. return 0;
  146. }
  147. static int jz_clk_is_enabled_gating(struct clk *clk)
  148. {
  149. if (clk->gate_bit == JZ4740_CLK_NOT_GATED)
  150. return 1;
  151. return !(jz_clk_reg_read(JZ_REG_CLOCK_GATE) & clk->gate_bit);
  152. }
  153. static unsigned long jz_clk_static_get_rate(struct clk *clk)
  154. {
  155. return ((struct static_clk *)clk)->rate;
  156. }
  157. static int jz_clk_ko_enable(struct clk *clk)
  158. {
  159. jz_clk_reg_set_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_KO_ENABLE);
  160. return 0;
  161. }
  162. static int jz_clk_ko_disable(struct clk *clk)
  163. {
  164. jz_clk_reg_clear_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_KO_ENABLE);
  165. return 0;
  166. }
  167. static int jz_clk_ko_is_enabled(struct clk *clk)
  168. {
  169. return !!(jz_clk_reg_read(JZ_REG_CLOCK_CTRL) & JZ_CLOCK_CTRL_KO_ENABLE);
  170. }
  171. static const int pllno[] = {1, 2, 2, 4};
  172. static unsigned long jz_clk_pll_get_rate(struct clk *clk)
  173. {
  174. uint32_t val;
  175. int m;
  176. int n;
  177. int od;
  178. val = jz_clk_reg_read(JZ_REG_CLOCK_PLL);
  179. if (val & JZ_CLOCK_PLL_BYPASS)
  180. return clk_get_rate(clk->parent);
  181. m = ((val >> 23) & 0x1ff) + 2;
  182. n = ((val >> 18) & 0x1f) + 2;
  183. od = (val >> 16) & 0x3;
  184. return ((clk_get_rate(clk->parent) / n) * m) / pllno[od];
  185. }
  186. static unsigned long jz_clk_pll_half_get_rate(struct clk *clk)
  187. {
  188. uint32_t reg;
  189. reg = jz_clk_reg_read(JZ_REG_CLOCK_CTRL);
  190. if (reg & JZ_CLOCK_CTRL_PLL_HALF)
  191. return jz_clk_pll_get_rate(clk->parent);
  192. return jz_clk_pll_get_rate(clk->parent) >> 1;
  193. }
  194. static const int jz_clk_main_divs[] = {1, 2, 3, 4, 6, 8, 12, 16, 24, 32};
  195. static unsigned long jz_clk_main_round_rate(struct clk *clk, unsigned long rate)
  196. {
  197. unsigned long parent_rate = jz_clk_pll_get_rate(clk->parent);
  198. int div;
  199. div = parent_rate / rate;
  200. if (div > 32)
  201. return parent_rate / 32;
  202. else if (div < 1)
  203. return parent_rate;
  204. div &= (0x3 << (ffs(div) - 1));
  205. return parent_rate / div;
  206. }
  207. static unsigned long jz_clk_main_get_rate(struct clk *clk)
  208. {
  209. struct main_clk *mclk = (struct main_clk *)clk;
  210. uint32_t div;
  211. div = jz_clk_reg_read(JZ_REG_CLOCK_CTRL);
  212. div >>= mclk->div_offset;
  213. div &= 0xf;
  214. if (div >= ARRAY_SIZE(jz_clk_main_divs))
  215. div = ARRAY_SIZE(jz_clk_main_divs) - 1;
  216. return jz_clk_pll_get_rate(clk->parent) / jz_clk_main_divs[div];
  217. }
  218. static int jz_clk_main_set_rate(struct clk *clk, unsigned long rate)
  219. {
  220. struct main_clk *mclk = (struct main_clk *)clk;
  221. int i;
  222. int div;
  223. unsigned long parent_rate = jz_clk_pll_get_rate(clk->parent);
  224. rate = jz_clk_main_round_rate(clk, rate);
  225. div = parent_rate / rate;
  226. i = (ffs(div) - 1) << 1;
  227. if (i > 0 && !(div & BIT(i-1)))
  228. i -= 1;
  229. jz_clk_reg_write_mask(JZ_REG_CLOCK_CTRL, i << mclk->div_offset,
  230. 0xf << mclk->div_offset);
  231. return 0;
  232. }
  233. static struct clk_ops jz_clk_static_ops = {
  234. .get_rate = jz_clk_static_get_rate,
  235. .enable = jz_clk_enable_gating,
  236. .disable = jz_clk_disable_gating,
  237. .is_enabled = jz_clk_is_enabled_gating,
  238. };
  239. static struct static_clk jz_clk_ext = {
  240. .clk = {
  241. .name = "ext",
  242. .gate_bit = JZ4740_CLK_NOT_GATED,
  243. .ops = &jz_clk_static_ops,
  244. },
  245. };
  246. static struct clk_ops jz_clk_pll_ops = {
  247. .get_rate = jz_clk_pll_get_rate,
  248. };
  249. static struct clk jz_clk_pll = {
  250. .name = "pll",
  251. .parent = &jz_clk_ext.clk,
  252. .ops = &jz_clk_pll_ops,
  253. };
  254. static struct clk_ops jz_clk_pll_half_ops = {
  255. .get_rate = jz_clk_pll_half_get_rate,
  256. };
  257. static struct clk jz_clk_pll_half = {
  258. .name = "pll half",
  259. .parent = &jz_clk_pll,
  260. .ops = &jz_clk_pll_half_ops,
  261. };
  262. static const struct clk_ops jz_clk_main_ops = {
  263. .get_rate = jz_clk_main_get_rate,
  264. .set_rate = jz_clk_main_set_rate,
  265. .round_rate = jz_clk_main_round_rate,
  266. };
  267. static struct main_clk jz_clk_cpu = {
  268. .clk = {
  269. .name = "cclk",
  270. .parent = &jz_clk_pll,
  271. .ops = &jz_clk_main_ops,
  272. },
  273. .div_offset = JZ_CLOCK_CTRL_CDIV_OFFSET,
  274. };
  275. static struct main_clk jz_clk_memory = {
  276. .clk = {
  277. .name = "mclk",
  278. .parent = &jz_clk_pll,
  279. .ops = &jz_clk_main_ops,
  280. },
  281. .div_offset = JZ_CLOCK_CTRL_MDIV_OFFSET,
  282. };
  283. static struct main_clk jz_clk_high_speed_peripheral = {
  284. .clk = {
  285. .name = "hclk",
  286. .parent = &jz_clk_pll,
  287. .ops = &jz_clk_main_ops,
  288. },
  289. .div_offset = JZ_CLOCK_CTRL_HDIV_OFFSET,
  290. };
  291. static struct main_clk jz_clk_low_speed_peripheral = {
  292. .clk = {
  293. .name = "pclk",
  294. .parent = &jz_clk_pll,
  295. .ops = &jz_clk_main_ops,
  296. },
  297. .div_offset = JZ_CLOCK_CTRL_PDIV_OFFSET,
  298. };
  299. static const struct clk_ops jz_clk_ko_ops = {
  300. .enable = jz_clk_ko_enable,
  301. .disable = jz_clk_ko_disable,
  302. .is_enabled = jz_clk_ko_is_enabled,
  303. };
  304. static struct clk jz_clk_ko = {
  305. .name = "cko",
  306. .parent = &jz_clk_memory.clk,
  307. .ops = &jz_clk_ko_ops,
  308. };
  309. static int jz_clk_spi_set_parent(struct clk *clk, struct clk *parent)
  310. {
  311. if (parent == &jz_clk_pll)
  312. jz_clk_reg_set_bits(JZ_CLOCK_SPI_SRC_PLL, JZ_REG_CLOCK_SPI);
  313. else if (parent == &jz_clk_ext.clk)
  314. jz_clk_reg_clear_bits(JZ_CLOCK_SPI_SRC_PLL, JZ_REG_CLOCK_SPI);
  315. else
  316. return -EINVAL;
  317. clk->parent = parent;
  318. return 0;
  319. }
  320. static int jz_clk_i2s_set_parent(struct clk *clk, struct clk *parent)
  321. {
  322. if (parent == &jz_clk_pll_half)
  323. jz_clk_reg_set_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_I2S_SRC_PLL);
  324. else if (parent == &jz_clk_ext.clk)
  325. jz_clk_reg_clear_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_I2S_SRC_PLL);
  326. else
  327. return -EINVAL;
  328. clk->parent = parent;
  329. return 0;
  330. }
  331. static int jz_clk_udc_enable(struct clk *clk)
  332. {
  333. jz_clk_reg_set_bits(JZ_REG_CLOCK_SLEEP_CTRL,
  334. JZ_CLOCK_SLEEP_CTRL_ENABLE_UDC);
  335. return 0;
  336. }
  337. static int jz_clk_udc_disable(struct clk *clk)
  338. {
  339. jz_clk_reg_clear_bits(JZ_REG_CLOCK_SLEEP_CTRL,
  340. JZ_CLOCK_SLEEP_CTRL_ENABLE_UDC);
  341. return 0;
  342. }
  343. static int jz_clk_udc_is_enabled(struct clk *clk)
  344. {
  345. return !!(jz_clk_reg_read(JZ_REG_CLOCK_SLEEP_CTRL) &
  346. JZ_CLOCK_SLEEP_CTRL_ENABLE_UDC);
  347. }
  348. static int jz_clk_udc_set_parent(struct clk *clk, struct clk *parent)
  349. {
  350. if (parent == &jz_clk_pll_half)
  351. jz_clk_reg_set_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_UDC_SRC_PLL);
  352. else if (parent == &jz_clk_ext.clk)
  353. jz_clk_reg_clear_bits(JZ_REG_CLOCK_CTRL, JZ_CLOCK_CTRL_UDC_SRC_PLL);
  354. else
  355. return -EINVAL;
  356. clk->parent = parent;
  357. return 0;
  358. }
  359. static int jz_clk_udc_set_rate(struct clk *clk, unsigned long rate)
  360. {
  361. int div;
  362. if (clk->parent == &jz_clk_ext.clk)
  363. return -EINVAL;
  364. div = clk_get_rate(clk->parent) / rate - 1;
  365. if (div < 0)
  366. div = 0;
  367. else if (div > 63)
  368. div = 63;
  369. jz_clk_reg_write_mask(JZ_REG_CLOCK_CTRL, div << JZ_CLOCK_CTRL_UDIV_OFFSET,
  370. JZ_CLOCK_CTRL_UDIV_MASK);
  371. return 0;
  372. }
  373. static unsigned long jz_clk_udc_get_rate(struct clk *clk)
  374. {
  375. int div;
  376. if (clk->parent == &jz_clk_ext.clk)
  377. return clk_get_rate(clk->parent);
  378. div = (jz_clk_reg_read(JZ_REG_CLOCK_CTRL) & JZ_CLOCK_CTRL_UDIV_MASK);
  379. div >>= JZ_CLOCK_CTRL_UDIV_OFFSET;
  380. div += 1;
  381. return clk_get_rate(clk->parent) / div;
  382. }
  383. static unsigned long jz_clk_divided_get_rate(struct clk *clk)
  384. {
  385. struct divided_clk *dclk = (struct divided_clk *)clk;
  386. int div;
  387. if (clk->parent == &jz_clk_ext.clk)
  388. return clk_get_rate(clk->parent);
  389. div = (jz_clk_reg_read(dclk->reg) & dclk->mask) + 1;
  390. return clk_get_rate(clk->parent) / div;
  391. }
  392. static int jz_clk_divided_set_rate(struct clk *clk, unsigned long rate)
  393. {
  394. struct divided_clk *dclk = (struct divided_clk *)clk;
  395. int div;
  396. if (clk->parent == &jz_clk_ext.clk)
  397. return -EINVAL;
  398. div = clk_get_rate(clk->parent) / rate - 1;
  399. if (div < 0)
  400. div = 0;
  401. else if (div > dclk->mask)
  402. div = dclk->mask;
  403. jz_clk_reg_write_mask(dclk->reg, div, dclk->mask);
  404. return 0;
  405. }
  406. static unsigned long jz_clk_ldclk_round_rate(struct clk *clk, unsigned long rate)
  407. {
  408. int div;
  409. unsigned long parent_rate = jz_clk_pll_half_get_rate(clk->parent);
  410. if (rate > 150000000)
  411. return 150000000;
  412. div = parent_rate / rate;
  413. if (div < 1)
  414. div = 1;
  415. else if (div > 32)
  416. div = 32;
  417. return parent_rate / div;
  418. }
  419. static int jz_clk_ldclk_set_rate(struct clk *clk, unsigned long rate)
  420. {
  421. int div;
  422. if (rate > 150000000)
  423. return -EINVAL;
  424. div = jz_clk_pll_half_get_rate(clk->parent) / rate - 1;
  425. if (div < 0)
  426. div = 0;
  427. else if (div > 31)
  428. div = 31;
  429. jz_clk_reg_write_mask(JZ_REG_CLOCK_CTRL, div << JZ_CLOCK_CTRL_LDIV_OFFSET,
  430. JZ_CLOCK_CTRL_LDIV_MASK);
  431. return 0;
  432. }
  433. static unsigned long jz_clk_ldclk_get_rate(struct clk *clk)
  434. {
  435. int div;
  436. div = jz_clk_reg_read(JZ_REG_CLOCK_CTRL) & JZ_CLOCK_CTRL_LDIV_MASK;
  437. div >>= JZ_CLOCK_CTRL_LDIV_OFFSET;
  438. return jz_clk_pll_half_get_rate(clk->parent) / (div + 1);
  439. }
  440. static const struct clk_ops jz_clk_ops_ld = {
  441. .set_rate = jz_clk_ldclk_set_rate,
  442. .get_rate = jz_clk_ldclk_get_rate,
  443. .round_rate = jz_clk_ldclk_round_rate,
  444. .enable = jz_clk_enable_gating,
  445. .disable = jz_clk_disable_gating,
  446. .is_enabled = jz_clk_is_enabled_gating,
  447. };
  448. static struct clk jz_clk_ld = {
  449. .name = "lcd",
  450. .gate_bit = JZ_CLOCK_GATE_LCD,
  451. .parent = &jz_clk_pll_half,
  452. .ops = &jz_clk_ops_ld,
  453. };
  454. static const struct clk_ops jz_clk_i2s_ops = {
  455. .set_rate = jz_clk_divided_set_rate,
  456. .get_rate = jz_clk_divided_get_rate,
  457. .enable = jz_clk_enable_gating,
  458. .disable = jz_clk_disable_gating,
  459. .is_enabled = jz_clk_is_enabled_gating,
  460. .set_parent = jz_clk_i2s_set_parent,
  461. };
  462. static const struct clk_ops jz_clk_spi_ops = {
  463. .set_rate = jz_clk_divided_set_rate,
  464. .get_rate = jz_clk_divided_get_rate,
  465. .enable = jz_clk_enable_gating,
  466. .disable = jz_clk_disable_gating,
  467. .is_enabled = jz_clk_is_enabled_gating,
  468. .set_parent = jz_clk_spi_set_parent,
  469. };
  470. static const struct clk_ops jz_clk_divided_ops = {
  471. .set_rate = jz_clk_divided_set_rate,
  472. .get_rate = jz_clk_divided_get_rate,
  473. .enable = jz_clk_enable_gating,
  474. .disable = jz_clk_disable_gating,
  475. .is_enabled = jz_clk_is_enabled_gating,
  476. };
  477. static struct divided_clk jz4740_clock_divided_clks[] = {
  478. [0] = {
  479. .clk = {
  480. .name = "i2s",
  481. .parent = &jz_clk_ext.clk,
  482. .gate_bit = JZ_CLOCK_GATE_I2S,
  483. .ops = &jz_clk_i2s_ops,
  484. },
  485. .reg = JZ_REG_CLOCK_I2S,
  486. .mask = JZ_CLOCK_I2S_DIV_MASK,
  487. },
  488. [1] = {
  489. .clk = {
  490. .name = "spi",
  491. .parent = &jz_clk_ext.clk,
  492. .gate_bit = JZ_CLOCK_GATE_SPI,
  493. .ops = &jz_clk_spi_ops,
  494. },
  495. .reg = JZ_REG_CLOCK_SPI,
  496. .mask = JZ_CLOCK_SPI_DIV_MASK,
  497. },
  498. [2] = {
  499. .clk = {
  500. .name = "lcd_pclk",
  501. .parent = &jz_clk_pll_half,
  502. .gate_bit = JZ4740_CLK_NOT_GATED,
  503. .ops = &jz_clk_divided_ops,
  504. },
  505. .reg = JZ_REG_CLOCK_LCD,
  506. .mask = JZ_CLOCK_LCD_DIV_MASK,
  507. },
  508. [3] = {
  509. .clk = {
  510. .name = "mmc",
  511. .parent = &jz_clk_pll_half,
  512. .gate_bit = JZ_CLOCK_GATE_MMC,
  513. .ops = &jz_clk_divided_ops,
  514. },
  515. .reg = JZ_REG_CLOCK_MMC,
  516. .mask = JZ_CLOCK_MMC_DIV_MASK,
  517. },
  518. [4] = {
  519. .clk = {
  520. .name = "uhc",
  521. .parent = &jz_clk_pll_half,
  522. .gate_bit = JZ_CLOCK_GATE_UHC,
  523. .ops = &jz_clk_divided_ops,
  524. },
  525. .reg = JZ_REG_CLOCK_UHC,
  526. .mask = JZ_CLOCK_UHC_DIV_MASK,
  527. },
  528. };
  529. static const struct clk_ops jz_clk_udc_ops = {
  530. .set_parent = jz_clk_udc_set_parent,
  531. .set_rate = jz_clk_udc_set_rate,
  532. .get_rate = jz_clk_udc_get_rate,
  533. .enable = jz_clk_udc_enable,
  534. .disable = jz_clk_udc_disable,
  535. .is_enabled = jz_clk_udc_is_enabled,
  536. };
  537. static const struct clk_ops jz_clk_simple_ops = {
  538. .enable = jz_clk_enable_gating,
  539. .disable = jz_clk_disable_gating,
  540. .is_enabled = jz_clk_is_enabled_gating,
  541. };
  542. static struct clk jz4740_clock_simple_clks[] = {
  543. [0] = {
  544. .name = "udc",
  545. .parent = &jz_clk_ext.clk,
  546. .ops = &jz_clk_udc_ops,
  547. },
  548. [1] = {
  549. .name = "uart0",
  550. .parent = &jz_clk_ext.clk,
  551. .gate_bit = JZ_CLOCK_GATE_UART0,
  552. .ops = &jz_clk_simple_ops,
  553. },
  554. [2] = {
  555. .name = "uart1",
  556. .parent = &jz_clk_ext.clk,
  557. .gate_bit = JZ_CLOCK_GATE_UART1,
  558. .ops = &jz_clk_simple_ops,
  559. },
  560. [3] = {
  561. .name = "dma",
  562. .parent = &jz_clk_high_speed_peripheral.clk,
  563. .gate_bit = JZ_CLOCK_GATE_UART0,
  564. .ops = &jz_clk_simple_ops,
  565. },
  566. [4] = {
  567. .name = "ipu",
  568. .parent = &jz_clk_high_speed_peripheral.clk,
  569. .gate_bit = JZ_CLOCK_GATE_IPU,
  570. .ops = &jz_clk_simple_ops,
  571. },
  572. [5] = {
  573. .name = "adc",
  574. .parent = &jz_clk_ext.clk,
  575. .gate_bit = JZ_CLOCK_GATE_ADC,
  576. .ops = &jz_clk_simple_ops,
  577. },
  578. [6] = {
  579. .name = "i2c",
  580. .parent = &jz_clk_ext.clk,
  581. .gate_bit = JZ_CLOCK_GATE_I2C,
  582. .ops = &jz_clk_simple_ops,
  583. },
  584. [7] = {
  585. .name = "aic",
  586. .parent = &jz_clk_ext.clk,
  587. .gate_bit = JZ_CLOCK_GATE_AIC,
  588. .ops = &jz_clk_simple_ops,
  589. },
  590. };
  591. static struct static_clk jz_clk_rtc = {
  592. .clk = {
  593. .name = "rtc",
  594. .gate_bit = JZ_CLOCK_GATE_RTC,
  595. .ops = &jz_clk_static_ops,
  596. },
  597. .rate = 32768,
  598. };
  599. int clk_enable(struct clk *clk)
  600. {
  601. if (!clk->ops->enable)
  602. return -EINVAL;
  603. return clk->ops->enable(clk);
  604. }
  605. EXPORT_SYMBOL_GPL(clk_enable);
  606. void clk_disable(struct clk *clk)
  607. {
  608. if (clk->ops->disable)
  609. clk->ops->disable(clk);
  610. }
  611. EXPORT_SYMBOL_GPL(clk_disable);
  612. int clk_is_enabled(struct clk *clk)
  613. {
  614. if (clk->ops->is_enabled)
  615. return clk->ops->is_enabled(clk);
  616. return 1;
  617. }
  618. unsigned long clk_get_rate(struct clk *clk)
  619. {
  620. if (clk->ops->get_rate)
  621. return clk->ops->get_rate(clk);
  622. if (clk->parent)
  623. return clk_get_rate(clk->parent);
  624. return -EINVAL;
  625. }
  626. EXPORT_SYMBOL_GPL(clk_get_rate);
  627. int clk_set_rate(struct clk *clk, unsigned long rate)
  628. {
  629. if (!clk->ops->set_rate)
  630. return -EINVAL;
  631. return clk->ops->set_rate(clk, rate);
  632. }
  633. EXPORT_SYMBOL_GPL(clk_set_rate);
  634. long clk_round_rate(struct clk *clk, unsigned long rate)
  635. {
  636. if (clk->ops->round_rate)
  637. return clk->ops->round_rate(clk, rate);
  638. return -EINVAL;
  639. }
  640. EXPORT_SYMBOL_GPL(clk_round_rate);
  641. int clk_set_parent(struct clk *clk, struct clk *parent)
  642. {
  643. int ret;
  644. int enabled;
  645. if (!clk->ops->set_parent)
  646. return -EINVAL;
  647. enabled = clk_is_enabled(clk);
  648. if (enabled)
  649. clk_disable(clk);
  650. ret = clk->ops->set_parent(clk, parent);
  651. if (enabled)
  652. clk_enable(clk);
  653. jz4740_clock_debugfs_update_parent(clk);
  654. return ret;
  655. }
  656. EXPORT_SYMBOL_GPL(clk_set_parent);
  657. struct clk *clk_get(struct device *dev, const char *name)
  658. {
  659. struct clk *clk;
  660. list_for_each_entry(clk, &jz_clocks, list) {
  661. if (strcmp(clk->name, name) == 0)
  662. return clk;
  663. }
  664. return ERR_PTR(-ENXIO);
  665. }
  666. EXPORT_SYMBOL_GPL(clk_get);
  667. void clk_put(struct clk *clk)
  668. {
  669. }
  670. EXPORT_SYMBOL_GPL(clk_put);
  671. static inline void clk_add(struct clk *clk)
  672. {
  673. list_add_tail(&clk->list, &jz_clocks);
  674. jz4740_clock_debugfs_add_clk(clk);
  675. }
  676. static void clk_register_clks(void)
  677. {
  678. size_t i;
  679. clk_add(&jz_clk_ext.clk);
  680. clk_add(&jz_clk_pll);
  681. clk_add(&jz_clk_pll_half);
  682. clk_add(&jz_clk_cpu.clk);
  683. clk_add(&jz_clk_high_speed_peripheral.clk);
  684. clk_add(&jz_clk_low_speed_peripheral.clk);
  685. clk_add(&jz_clk_ko);
  686. clk_add(&jz_clk_ld);
  687. clk_add(&jz_clk_rtc.clk);
  688. for (i = 0; i < ARRAY_SIZE(jz4740_clock_divided_clks); ++i)
  689. clk_add(&jz4740_clock_divided_clks[i].clk);
  690. for (i = 0; i < ARRAY_SIZE(jz4740_clock_simple_clks); ++i)
  691. clk_add(&jz4740_clock_simple_clks[i]);
  692. }
  693. void jz4740_clock_set_wait_mode(enum jz4740_wait_mode mode)
  694. {
  695. switch (mode) {
  696. case JZ4740_WAIT_MODE_IDLE:
  697. jz_clk_reg_clear_bits(JZ_REG_CLOCK_LOW_POWER, JZ_CLOCK_LOW_POWER_MODE_SLEEP);
  698. break;
  699. case JZ4740_WAIT_MODE_SLEEP:
  700. jz_clk_reg_set_bits(JZ_REG_CLOCK_LOW_POWER, JZ_CLOCK_LOW_POWER_MODE_SLEEP);
  701. break;
  702. }
  703. }
  704. void jz4740_clock_udc_disable_auto_suspend(void)
  705. {
  706. jz_clk_reg_clear_bits(JZ_REG_CLOCK_GATE, JZ_CLOCK_GATE_UDC);
  707. }
  708. EXPORT_SYMBOL_GPL(jz4740_clock_udc_disable_auto_suspend);
  709. void jz4740_clock_udc_enable_auto_suspend(void)
  710. {
  711. jz_clk_reg_set_bits(JZ_REG_CLOCK_GATE, JZ_CLOCK_GATE_UDC);
  712. }
  713. EXPORT_SYMBOL_GPL(jz4740_clock_udc_enable_auto_suspend);
  714. void jz4740_clock_suspend(void)
  715. {
  716. jz_clk_reg_set_bits(JZ_REG_CLOCK_GATE,
  717. JZ_CLOCK_GATE_TCU | JZ_CLOCK_GATE_DMAC | JZ_CLOCK_GATE_UART0);
  718. jz_clk_reg_clear_bits(JZ_REG_CLOCK_PLL, JZ_CLOCK_PLL_ENABLED);
  719. }
  720. void jz4740_clock_resume(void)
  721. {
  722. uint32_t pll;
  723. jz_clk_reg_set_bits(JZ_REG_CLOCK_PLL, JZ_CLOCK_PLL_ENABLED);
  724. do {
  725. pll = jz_clk_reg_read(JZ_REG_CLOCK_PLL);
  726. } while (!(pll & JZ_CLOCK_PLL_STABLE));
  727. jz_clk_reg_clear_bits(JZ_REG_CLOCK_GATE,
  728. JZ_CLOCK_GATE_TCU | JZ_CLOCK_GATE_DMAC | JZ_CLOCK_GATE_UART0);
  729. }
  730. static int jz4740_clock_init(void)
  731. {
  732. uint32_t val;
  733. jz_clock_base = ioremap(JZ4740_CPM_BASE_ADDR, 0x100);
  734. if (!jz_clock_base)
  735. return -EBUSY;
  736. spin_lock_init(&jz_clock_lock);
  737. jz_clk_ext.rate = jz4740_clock_bdata.ext_rate;
  738. jz_clk_rtc.rate = jz4740_clock_bdata.rtc_rate;
  739. val = jz_clk_reg_read(JZ_REG_CLOCK_SPI);
  740. if (val & JZ_CLOCK_SPI_SRC_PLL)
  741. jz4740_clock_divided_clks[1].clk.parent = &jz_clk_pll_half;
  742. val = jz_clk_reg_read(JZ_REG_CLOCK_CTRL);
  743. if (val & JZ_CLOCK_CTRL_I2S_SRC_PLL)
  744. jz4740_clock_divided_clks[0].clk.parent = &jz_clk_pll_half;
  745. if (val & JZ_CLOCK_CTRL_UDC_SRC_PLL)
  746. jz4740_clock_simple_clks[0].parent = &jz_clk_pll_half;
  747. jz4740_clock_debugfs_init();
  748. clk_register_clks();
  749. return 0;
  750. }
  751. arch_initcall(jz4740_clock_init);