pci-common.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/pci-bridge.h>
  35. #include <asm/byteorder.h>
  36. static DEFINE_SPINLOCK(hose_spinlock);
  37. LIST_HEAD(hose_list);
  38. /* XXX kill that some day ... */
  39. static int global_phb_number; /* Global phb counter */
  40. /* ISA Memory physical address */
  41. resource_size_t isa_mem_base;
  42. /* Default PCI flags is 0 on ppc32, modified at boot on ppc64 */
  43. unsigned int pci_flags;
  44. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  45. unsigned long isa_io_base;
  46. unsigned long pci_dram_offset;
  47. static int pci_bus_count;
  48. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  49. {
  50. pci_dma_ops = dma_ops;
  51. }
  52. struct dma_map_ops *get_pci_dma_ops(void)
  53. {
  54. return pci_dma_ops;
  55. }
  56. EXPORT_SYMBOL(get_pci_dma_ops);
  57. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  58. {
  59. struct pci_controller *phb;
  60. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  61. if (!phb)
  62. return NULL;
  63. spin_lock(&hose_spinlock);
  64. phb->global_number = global_phb_number++;
  65. list_add_tail(&phb->list_node, &hose_list);
  66. spin_unlock(&hose_spinlock);
  67. phb->dn = dev;
  68. phb->is_dynamic = mem_init_done;
  69. return phb;
  70. }
  71. void pcibios_free_controller(struct pci_controller *phb)
  72. {
  73. spin_lock(&hose_spinlock);
  74. list_del(&phb->list_node);
  75. spin_unlock(&hose_spinlock);
  76. if (phb->is_dynamic)
  77. kfree(phb);
  78. }
  79. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  80. {
  81. return resource_size(&hose->io_resource);
  82. }
  83. int pcibios_vaddr_is_ioport(void __iomem *address)
  84. {
  85. int ret = 0;
  86. struct pci_controller *hose;
  87. resource_size_t size;
  88. spin_lock(&hose_spinlock);
  89. list_for_each_entry(hose, &hose_list, list_node) {
  90. size = pcibios_io_size(hose);
  91. if (address >= hose->io_base_virt &&
  92. address < (hose->io_base_virt + size)) {
  93. ret = 1;
  94. break;
  95. }
  96. }
  97. spin_unlock(&hose_spinlock);
  98. return ret;
  99. }
  100. unsigned long pci_address_to_pio(phys_addr_t address)
  101. {
  102. struct pci_controller *hose;
  103. resource_size_t size;
  104. unsigned long ret = ~0;
  105. spin_lock(&hose_spinlock);
  106. list_for_each_entry(hose, &hose_list, list_node) {
  107. size = pcibios_io_size(hose);
  108. if (address >= hose->io_base_phys &&
  109. address < (hose->io_base_phys + size)) {
  110. unsigned long base =
  111. (unsigned long)hose->io_base_virt - _IO_BASE;
  112. ret = base + (address - hose->io_base_phys);
  113. break;
  114. }
  115. }
  116. spin_unlock(&hose_spinlock);
  117. return ret;
  118. }
  119. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  120. /*
  121. * Return the domain number for this bus.
  122. */
  123. int pci_domain_nr(struct pci_bus *bus)
  124. {
  125. struct pci_controller *hose = pci_bus_to_host(bus);
  126. return hose->global_number;
  127. }
  128. EXPORT_SYMBOL(pci_domain_nr);
  129. /* This routine is meant to be used early during boot, when the
  130. * PCI bus numbers have not yet been assigned, and you need to
  131. * issue PCI config cycles to an OF device.
  132. * It could also be used to "fix" RTAS config cycles if you want
  133. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  134. * config cycles.
  135. */
  136. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  137. {
  138. while (node) {
  139. struct pci_controller *hose, *tmp;
  140. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  141. if (hose->dn == node)
  142. return hose;
  143. node = node->parent;
  144. }
  145. return NULL;
  146. }
  147. static ssize_t pci_show_devspec(struct device *dev,
  148. struct device_attribute *attr, char *buf)
  149. {
  150. struct pci_dev *pdev;
  151. struct device_node *np;
  152. pdev = to_pci_dev(dev);
  153. np = pci_device_to_OF_node(pdev);
  154. if (np == NULL || np->full_name == NULL)
  155. return 0;
  156. return sprintf(buf, "%s", np->full_name);
  157. }
  158. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  159. /* Add sysfs properties */
  160. int pcibios_add_platform_entries(struct pci_dev *pdev)
  161. {
  162. return device_create_file(&pdev->dev, &dev_attr_devspec);
  163. }
  164. char __devinit *pcibios_setup(char *str)
  165. {
  166. return str;
  167. }
  168. /*
  169. * Reads the interrupt pin to determine if interrupt is use by card.
  170. * If the interrupt is used, then gets the interrupt line from the
  171. * openfirmware and sets it in the pci_dev and pci_config line.
  172. */
  173. int pci_read_irq_line(struct pci_dev *pci_dev)
  174. {
  175. struct of_irq oirq;
  176. unsigned int virq;
  177. /* The current device-tree that iSeries generates from the HV
  178. * PCI informations doesn't contain proper interrupt routing,
  179. * and all the fallback would do is print out crap, so we
  180. * don't attempt to resolve the interrupts here at all, some
  181. * iSeries specific fixup does it.
  182. *
  183. * In the long run, we will hopefully fix the generated device-tree
  184. * instead.
  185. */
  186. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  187. #ifdef DEBUG
  188. memset(&oirq, 0xff, sizeof(oirq));
  189. #endif
  190. /* Try to get a mapping from the device-tree */
  191. if (of_irq_map_pci(pci_dev, &oirq)) {
  192. u8 line, pin;
  193. /* If that fails, lets fallback to what is in the config
  194. * space and map that through the default controller. We
  195. * also set the type to level low since that's what PCI
  196. * interrupts are. If your platform does differently, then
  197. * either provide a proper interrupt tree or don't use this
  198. * function.
  199. */
  200. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  201. return -1;
  202. if (pin == 0)
  203. return -1;
  204. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  205. line == 0xff || line == 0) {
  206. return -1;
  207. }
  208. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  209. line, pin);
  210. virq = irq_create_mapping(NULL, line);
  211. if (virq != NO_IRQ)
  212. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  213. } else {
  214. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  215. oirq.size, oirq.specifier[0], oirq.specifier[1],
  216. oirq.controller ? oirq.controller->full_name :
  217. "<default>");
  218. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  219. oirq.size);
  220. }
  221. if (virq == NO_IRQ) {
  222. pr_debug(" Failed to map !\n");
  223. return -1;
  224. }
  225. pr_debug(" Mapped to linux irq %d\n", virq);
  226. pci_dev->irq = virq;
  227. return 0;
  228. }
  229. EXPORT_SYMBOL(pci_read_irq_line);
  230. /*
  231. * Platform support for /proc/bus/pci/X/Y mmap()s,
  232. * modelled on the sparc64 implementation by Dave Miller.
  233. * -- paulus.
  234. */
  235. /*
  236. * Adjust vm_pgoff of VMA such that it is the physical page offset
  237. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  238. *
  239. * Basically, the user finds the base address for his device which he wishes
  240. * to mmap. They read the 32-bit value from the config space base register,
  241. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  242. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  243. *
  244. * Returns negative error code on failure, zero on success.
  245. */
  246. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  247. resource_size_t *offset,
  248. enum pci_mmap_state mmap_state)
  249. {
  250. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  251. unsigned long io_offset = 0;
  252. int i, res_bit;
  253. if (hose == 0)
  254. return NULL; /* should never happen */
  255. /* If memory, add on the PCI bridge address offset */
  256. if (mmap_state == pci_mmap_mem) {
  257. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  258. *offset += hose->pci_mem_offset;
  259. #endif
  260. res_bit = IORESOURCE_MEM;
  261. } else {
  262. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  263. *offset += io_offset;
  264. res_bit = IORESOURCE_IO;
  265. }
  266. /*
  267. * Check that the offset requested corresponds to one of the
  268. * resources of the device.
  269. */
  270. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  271. struct resource *rp = &dev->resource[i];
  272. int flags = rp->flags;
  273. /* treat ROM as memory (should be already) */
  274. if (i == PCI_ROM_RESOURCE)
  275. flags |= IORESOURCE_MEM;
  276. /* Active and same type? */
  277. if ((flags & res_bit) == 0)
  278. continue;
  279. /* In the range of this resource? */
  280. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  281. continue;
  282. /* found it! construct the final physical address */
  283. if (mmap_state == pci_mmap_io)
  284. *offset += hose->io_base_phys - io_offset;
  285. return rp;
  286. }
  287. return NULL;
  288. }
  289. /*
  290. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  291. * device mapping.
  292. */
  293. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  294. pgprot_t protection,
  295. enum pci_mmap_state mmap_state,
  296. int write_combine)
  297. {
  298. pgprot_t prot = protection;
  299. /* Write combine is always 0 on non-memory space mappings. On
  300. * memory space, if the user didn't pass 1, we check for a
  301. * "prefetchable" resource. This is a bit hackish, but we use
  302. * this to workaround the inability of /sysfs to provide a write
  303. * combine bit
  304. */
  305. if (mmap_state != pci_mmap_mem)
  306. write_combine = 0;
  307. else if (write_combine == 0) {
  308. if (rp->flags & IORESOURCE_PREFETCH)
  309. write_combine = 1;
  310. }
  311. return pgprot_noncached(prot);
  312. }
  313. /*
  314. * This one is used by /dev/mem and fbdev who have no clue about the
  315. * PCI device, it tries to find the PCI device first and calls the
  316. * above routine
  317. */
  318. pgprot_t pci_phys_mem_access_prot(struct file *file,
  319. unsigned long pfn,
  320. unsigned long size,
  321. pgprot_t prot)
  322. {
  323. struct pci_dev *pdev = NULL;
  324. struct resource *found = NULL;
  325. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  326. int i;
  327. if (page_is_ram(pfn))
  328. return prot;
  329. prot = pgprot_noncached(prot);
  330. for_each_pci_dev(pdev) {
  331. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  332. struct resource *rp = &pdev->resource[i];
  333. int flags = rp->flags;
  334. /* Active and same type? */
  335. if ((flags & IORESOURCE_MEM) == 0)
  336. continue;
  337. /* In the range of this resource? */
  338. if (offset < (rp->start & PAGE_MASK) ||
  339. offset > rp->end)
  340. continue;
  341. found = rp;
  342. break;
  343. }
  344. if (found)
  345. break;
  346. }
  347. if (found) {
  348. if (found->flags & IORESOURCE_PREFETCH)
  349. prot = pgprot_noncached_wc(prot);
  350. pci_dev_put(pdev);
  351. }
  352. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  353. (unsigned long long)offset, pgprot_val(prot));
  354. return prot;
  355. }
  356. /*
  357. * Perform the actual remap of the pages for a PCI device mapping, as
  358. * appropriate for this architecture. The region in the process to map
  359. * is described by vm_start and vm_end members of VMA, the base physical
  360. * address is found in vm_pgoff.
  361. * The pci device structure is provided so that architectures may make mapping
  362. * decisions on a per-device or per-bus basis.
  363. *
  364. * Returns a negative error code on failure, zero on success.
  365. */
  366. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  367. enum pci_mmap_state mmap_state, int write_combine)
  368. {
  369. resource_size_t offset =
  370. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  371. struct resource *rp;
  372. int ret;
  373. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  374. if (rp == NULL)
  375. return -EINVAL;
  376. vma->vm_pgoff = offset >> PAGE_SHIFT;
  377. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  378. vma->vm_page_prot,
  379. mmap_state, write_combine);
  380. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  381. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  382. return ret;
  383. }
  384. /* This provides legacy IO read access on a bus */
  385. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  386. {
  387. unsigned long offset;
  388. struct pci_controller *hose = pci_bus_to_host(bus);
  389. struct resource *rp = &hose->io_resource;
  390. void __iomem *addr;
  391. /* Check if port can be supported by that bus. We only check
  392. * the ranges of the PHB though, not the bus itself as the rules
  393. * for forwarding legacy cycles down bridges are not our problem
  394. * here. So if the host bridge supports it, we do it.
  395. */
  396. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  397. offset += port;
  398. if (!(rp->flags & IORESOURCE_IO))
  399. return -ENXIO;
  400. if (offset < rp->start || (offset + size) > rp->end)
  401. return -ENXIO;
  402. addr = hose->io_base_virt + port;
  403. switch (size) {
  404. case 1:
  405. *((u8 *)val) = in_8(addr);
  406. return 1;
  407. case 2:
  408. if (port & 1)
  409. return -EINVAL;
  410. *((u16 *)val) = in_le16(addr);
  411. return 2;
  412. case 4:
  413. if (port & 3)
  414. return -EINVAL;
  415. *((u32 *)val) = in_le32(addr);
  416. return 4;
  417. }
  418. return -EINVAL;
  419. }
  420. /* This provides legacy IO write access on a bus */
  421. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  422. {
  423. unsigned long offset;
  424. struct pci_controller *hose = pci_bus_to_host(bus);
  425. struct resource *rp = &hose->io_resource;
  426. void __iomem *addr;
  427. /* Check if port can be supported by that bus. We only check
  428. * the ranges of the PHB though, not the bus itself as the rules
  429. * for forwarding legacy cycles down bridges are not our problem
  430. * here. So if the host bridge supports it, we do it.
  431. */
  432. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  433. offset += port;
  434. if (!(rp->flags & IORESOURCE_IO))
  435. return -ENXIO;
  436. if (offset < rp->start || (offset + size) > rp->end)
  437. return -ENXIO;
  438. addr = hose->io_base_virt + port;
  439. /* WARNING: The generic code is idiotic. It gets passed a pointer
  440. * to what can be a 1, 2 or 4 byte quantity and always reads that
  441. * as a u32, which means that we have to correct the location of
  442. * the data read within those 32 bits for size 1 and 2
  443. */
  444. switch (size) {
  445. case 1:
  446. out_8(addr, val >> 24);
  447. return 1;
  448. case 2:
  449. if (port & 1)
  450. return -EINVAL;
  451. out_le16(addr, val >> 16);
  452. return 2;
  453. case 4:
  454. if (port & 3)
  455. return -EINVAL;
  456. out_le32(addr, val);
  457. return 4;
  458. }
  459. return -EINVAL;
  460. }
  461. /* This provides legacy IO or memory mmap access on a bus */
  462. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  463. struct vm_area_struct *vma,
  464. enum pci_mmap_state mmap_state)
  465. {
  466. struct pci_controller *hose = pci_bus_to_host(bus);
  467. resource_size_t offset =
  468. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  469. resource_size_t size = vma->vm_end - vma->vm_start;
  470. struct resource *rp;
  471. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  472. pci_domain_nr(bus), bus->number,
  473. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  474. (unsigned long long)offset,
  475. (unsigned long long)(offset + size - 1));
  476. if (mmap_state == pci_mmap_mem) {
  477. /* Hack alert !
  478. *
  479. * Because X is lame and can fail starting if it gets an error
  480. * trying to mmap legacy_mem (instead of just moving on without
  481. * legacy memory access) we fake it here by giving it anonymous
  482. * memory, effectively behaving just like /dev/zero
  483. */
  484. if ((offset + size) > hose->isa_mem_size) {
  485. #ifdef CONFIG_MMU
  486. printk(KERN_DEBUG
  487. "Process %s (pid:%d) mapped non-existing PCI"
  488. "legacy memory for 0%04x:%02x\n",
  489. current->comm, current->pid, pci_domain_nr(bus),
  490. bus->number);
  491. #endif
  492. if (vma->vm_flags & VM_SHARED)
  493. return shmem_zero_setup(vma);
  494. return 0;
  495. }
  496. offset += hose->isa_mem_phys;
  497. } else {
  498. unsigned long io_offset = (unsigned long)hose->io_base_virt - \
  499. _IO_BASE;
  500. unsigned long roffset = offset + io_offset;
  501. rp = &hose->io_resource;
  502. if (!(rp->flags & IORESOURCE_IO))
  503. return -ENXIO;
  504. if (roffset < rp->start || (roffset + size) > rp->end)
  505. return -ENXIO;
  506. offset += hose->io_base_phys;
  507. }
  508. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  509. vma->vm_pgoff = offset >> PAGE_SHIFT;
  510. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  511. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  512. vma->vm_end - vma->vm_start,
  513. vma->vm_page_prot);
  514. }
  515. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  516. const struct resource *rsrc,
  517. resource_size_t *start, resource_size_t *end)
  518. {
  519. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  520. resource_size_t offset = 0;
  521. if (hose == NULL)
  522. return;
  523. if (rsrc->flags & IORESOURCE_IO)
  524. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  525. /* We pass a fully fixed up address to userland for MMIO instead of
  526. * a BAR value because X is lame and expects to be able to use that
  527. * to pass to /dev/mem !
  528. *
  529. * That means that we'll have potentially 64 bits values where some
  530. * userland apps only expect 32 (like X itself since it thinks only
  531. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  532. * 32 bits CHRPs :-(
  533. *
  534. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  535. * has been fixed (and the fix spread enough), we can re-enable the
  536. * 2 lines below and pass down a BAR value to userland. In that case
  537. * we'll also have to re-enable the matching code in
  538. * __pci_mmap_make_offset().
  539. *
  540. * BenH.
  541. */
  542. #if 0
  543. else if (rsrc->flags & IORESOURCE_MEM)
  544. offset = hose->pci_mem_offset;
  545. #endif
  546. *start = rsrc->start - offset;
  547. *end = rsrc->end - offset;
  548. }
  549. /**
  550. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  551. * @hose: newly allocated pci_controller to be setup
  552. * @dev: device node of the host bridge
  553. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  554. *
  555. * This function will parse the "ranges" property of a PCI host bridge device
  556. * node and setup the resource mapping of a pci controller based on its
  557. * content.
  558. *
  559. * Life would be boring if it wasn't for a few issues that we have to deal
  560. * with here:
  561. *
  562. * - We can only cope with one IO space range and up to 3 Memory space
  563. * ranges. However, some machines (thanks Apple !) tend to split their
  564. * space into lots of small contiguous ranges. So we have to coalesce.
  565. *
  566. * - We can only cope with all memory ranges having the same offset
  567. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  568. * are setup for a large 1:1 mapping along with a small "window" which
  569. * maps PCI address 0 to some arbitrary high address of the CPU space in
  570. * order to give access to the ISA memory hole.
  571. * The way out of here that I've chosen for now is to always set the
  572. * offset based on the first resource found, then override it if we
  573. * have a different offset and the previous was set by an ISA hole.
  574. *
  575. * - Some busses have IO space not starting at 0, which causes trouble with
  576. * the way we do our IO resource renumbering. The code somewhat deals with
  577. * it for 64 bits but I would expect problems on 32 bits.
  578. *
  579. * - Some 32 bits platforms such as 4xx can have physical space larger than
  580. * 32 bits so we need to use 64 bits values for the parsing
  581. */
  582. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  583. struct device_node *dev,
  584. int primary)
  585. {
  586. const u32 *ranges;
  587. int rlen;
  588. int pna = of_n_addr_cells(dev);
  589. int np = pna + 5;
  590. int memno = 0, isa_hole = -1;
  591. u32 pci_space;
  592. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  593. unsigned long long isa_mb = 0;
  594. struct resource *res;
  595. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  596. dev->full_name, primary ? "(primary)" : "");
  597. /* Get ranges property */
  598. ranges = of_get_property(dev, "ranges", &rlen);
  599. if (ranges == NULL)
  600. return;
  601. /* Parse it */
  602. pr_debug("Parsing ranges property...\n");
  603. while ((rlen -= np * 4) >= 0) {
  604. /* Read next ranges element */
  605. pci_space = ranges[0];
  606. pci_addr = of_read_number(ranges + 1, 2);
  607. cpu_addr = of_translate_address(dev, ranges + 3);
  608. size = of_read_number(ranges + pna + 3, 2);
  609. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
  610. "cpu_addr:0x%016llx size:0x%016llx\n",
  611. pci_space, pci_addr, cpu_addr, size);
  612. ranges += np;
  613. /* If we failed translation or got a zero-sized region
  614. * (some FW try to feed us with non sensical zero sized regions
  615. * such as power3 which look like some kind of attempt
  616. * at exposing the VGA memory hole)
  617. */
  618. if (cpu_addr == OF_BAD_ADDR || size == 0)
  619. continue;
  620. /* Now consume following elements while they are contiguous */
  621. for (; rlen >= np * sizeof(u32);
  622. ranges += np, rlen -= np * 4) {
  623. if (ranges[0] != pci_space)
  624. break;
  625. pci_next = of_read_number(ranges + 1, 2);
  626. cpu_next = of_translate_address(dev, ranges + 3);
  627. if (pci_next != pci_addr + size ||
  628. cpu_next != cpu_addr + size)
  629. break;
  630. size += of_read_number(ranges + pna + 3, 2);
  631. }
  632. /* Act based on address space type */
  633. res = NULL;
  634. switch ((pci_space >> 24) & 0x3) {
  635. case 1: /* PCI IO space */
  636. printk(KERN_INFO
  637. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  638. cpu_addr, cpu_addr + size - 1, pci_addr);
  639. /* We support only one IO range */
  640. if (hose->pci_io_size) {
  641. printk(KERN_INFO
  642. " \\--> Skipped (too many) !\n");
  643. continue;
  644. }
  645. /* On 32 bits, limit I/O space to 16MB */
  646. if (size > 0x01000000)
  647. size = 0x01000000;
  648. /* 32 bits needs to map IOs here */
  649. hose->io_base_virt = ioremap(cpu_addr, size);
  650. /* Expect trouble if pci_addr is not 0 */
  651. if (primary)
  652. isa_io_base =
  653. (unsigned long)hose->io_base_virt;
  654. /* pci_io_size and io_base_phys always represent IO
  655. * space starting at 0 so we factor in pci_addr
  656. */
  657. hose->pci_io_size = pci_addr + size;
  658. hose->io_base_phys = cpu_addr - pci_addr;
  659. /* Build resource */
  660. res = &hose->io_resource;
  661. res->flags = IORESOURCE_IO;
  662. res->start = pci_addr;
  663. break;
  664. case 2: /* PCI Memory space */
  665. case 3: /* PCI 64 bits Memory space */
  666. printk(KERN_INFO
  667. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  668. cpu_addr, cpu_addr + size - 1, pci_addr,
  669. (pci_space & 0x40000000) ? "Prefetch" : "");
  670. /* We support only 3 memory ranges */
  671. if (memno >= 3) {
  672. printk(KERN_INFO
  673. " \\--> Skipped (too many) !\n");
  674. continue;
  675. }
  676. /* Handles ISA memory hole space here */
  677. if (pci_addr == 0) {
  678. isa_mb = cpu_addr;
  679. isa_hole = memno;
  680. if (primary || isa_mem_base == 0)
  681. isa_mem_base = cpu_addr;
  682. hose->isa_mem_phys = cpu_addr;
  683. hose->isa_mem_size = size;
  684. }
  685. /* We get the PCI/Mem offset from the first range or
  686. * the, current one if the offset came from an ISA
  687. * hole. If they don't match, bugger.
  688. */
  689. if (memno == 0 ||
  690. (isa_hole >= 0 && pci_addr != 0 &&
  691. hose->pci_mem_offset == isa_mb))
  692. hose->pci_mem_offset = cpu_addr - pci_addr;
  693. else if (pci_addr != 0 &&
  694. hose->pci_mem_offset != cpu_addr - pci_addr) {
  695. printk(KERN_INFO
  696. " \\--> Skipped (offset mismatch) !\n");
  697. continue;
  698. }
  699. /* Build resource */
  700. res = &hose->mem_resources[memno++];
  701. res->flags = IORESOURCE_MEM;
  702. if (pci_space & 0x40000000)
  703. res->flags |= IORESOURCE_PREFETCH;
  704. res->start = cpu_addr;
  705. break;
  706. }
  707. if (res != NULL) {
  708. res->name = dev->full_name;
  709. res->end = res->start + size - 1;
  710. res->parent = NULL;
  711. res->sibling = NULL;
  712. res->child = NULL;
  713. }
  714. }
  715. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  716. * the ISA hole offset, then we need to remove the ISA hole from
  717. * the resource list for that brige
  718. */
  719. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  720. unsigned int next = isa_hole + 1;
  721. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  722. if (next < memno)
  723. memmove(&hose->mem_resources[isa_hole],
  724. &hose->mem_resources[next],
  725. sizeof(struct resource) * (memno - next));
  726. hose->mem_resources[--memno].flags = 0;
  727. }
  728. }
  729. /* Decide whether to display the domain number in /proc */
  730. int pci_proc_domain(struct pci_bus *bus)
  731. {
  732. struct pci_controller *hose = pci_bus_to_host(bus);
  733. if (!(pci_flags & PCI_ENABLE_PROC_DOMAINS))
  734. return 0;
  735. if (pci_flags & PCI_COMPAT_DOMAIN_0)
  736. return hose->global_number != 0;
  737. return 1;
  738. }
  739. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  740. struct resource *res)
  741. {
  742. resource_size_t offset = 0, mask = (resource_size_t)-1;
  743. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  744. if (!hose)
  745. return;
  746. if (res->flags & IORESOURCE_IO) {
  747. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  748. mask = 0xffffffffu;
  749. } else if (res->flags & IORESOURCE_MEM)
  750. offset = hose->pci_mem_offset;
  751. region->start = (res->start - offset) & mask;
  752. region->end = (res->end - offset) & mask;
  753. }
  754. EXPORT_SYMBOL(pcibios_resource_to_bus);
  755. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  756. struct pci_bus_region *region)
  757. {
  758. resource_size_t offset = 0, mask = (resource_size_t)-1;
  759. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  760. if (!hose)
  761. return;
  762. if (res->flags & IORESOURCE_IO) {
  763. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  764. mask = 0xffffffffu;
  765. } else if (res->flags & IORESOURCE_MEM)
  766. offset = hose->pci_mem_offset;
  767. res->start = (region->start + offset) & mask;
  768. res->end = (region->end + offset) & mask;
  769. }
  770. EXPORT_SYMBOL(pcibios_bus_to_resource);
  771. /* Fixup a bus resource into a linux resource */
  772. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  773. {
  774. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  775. resource_size_t offset = 0, mask = (resource_size_t)-1;
  776. if (res->flags & IORESOURCE_IO) {
  777. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  778. mask = 0xffffffffu;
  779. } else if (res->flags & IORESOURCE_MEM)
  780. offset = hose->pci_mem_offset;
  781. res->start = (res->start + offset) & mask;
  782. res->end = (res->end + offset) & mask;
  783. }
  784. /* This header fixup will do the resource fixup for all devices as they are
  785. * probed, but not for bridge ranges
  786. */
  787. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  788. {
  789. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  790. int i;
  791. if (!hose) {
  792. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  793. pci_name(dev));
  794. return;
  795. }
  796. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  797. struct resource *res = dev->resource + i;
  798. if (!res->flags)
  799. continue;
  800. /* On platforms that have PCI_PROBE_ONLY set, we don't
  801. * consider 0 as an unassigned BAR value. It's technically
  802. * a valid value, but linux doesn't like it... so when we can
  803. * re-assign things, we do so, but if we can't, we keep it
  804. * around and hope for the best...
  805. */
  806. if (res->start == 0 && !(pci_flags & PCI_PROBE_ONLY)) {
  807. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
  808. "is unassigned\n",
  809. pci_name(dev), i,
  810. (unsigned long long)res->start,
  811. (unsigned long long)res->end,
  812. (unsigned int)res->flags);
  813. res->end -= res->start;
  814. res->start = 0;
  815. res->flags |= IORESOURCE_UNSET;
  816. continue;
  817. }
  818. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  819. pci_name(dev), i,
  820. (unsigned long long)res->start,\
  821. (unsigned long long)res->end,
  822. (unsigned int)res->flags);
  823. fixup_resource(res, dev);
  824. pr_debug("PCI:%s %016llx-%016llx\n",
  825. pci_name(dev),
  826. (unsigned long long)res->start,
  827. (unsigned long long)res->end);
  828. }
  829. }
  830. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  831. /* This function tries to figure out if a bridge resource has been initialized
  832. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  833. * things go more smoothly when it gets it right. It should covers cases such
  834. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  835. */
  836. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  837. struct resource *res)
  838. {
  839. struct pci_controller *hose = pci_bus_to_host(bus);
  840. struct pci_dev *dev = bus->self;
  841. resource_size_t offset;
  842. u16 command;
  843. int i;
  844. /* We don't do anything if PCI_PROBE_ONLY is set */
  845. if (pci_flags & PCI_PROBE_ONLY)
  846. return 0;
  847. /* Job is a bit different between memory and IO */
  848. if (res->flags & IORESOURCE_MEM) {
  849. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  850. * probably been initialized by somebody
  851. */
  852. if (res->start != hose->pci_mem_offset)
  853. return 0;
  854. /* The BAR is 0, let's check if memory decoding is enabled on
  855. * the bridge. If not, we consider it unassigned
  856. */
  857. pci_read_config_word(dev, PCI_COMMAND, &command);
  858. if ((command & PCI_COMMAND_MEMORY) == 0)
  859. return 1;
  860. /* Memory decoding is enabled and the BAR is 0. If any of
  861. * the bridge resources covers that starting address (0 then
  862. * it's good enough for us for memory
  863. */
  864. for (i = 0; i < 3; i++) {
  865. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  866. hose->mem_resources[i].start == hose->pci_mem_offset)
  867. return 0;
  868. }
  869. /* Well, it starts at 0 and we know it will collide so we may as
  870. * well consider it as unassigned. That covers the Apple case.
  871. */
  872. return 1;
  873. } else {
  874. /* If the BAR is non-0, then we consider it assigned */
  875. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  876. if (((res->start - offset) & 0xfffffffful) != 0)
  877. return 0;
  878. /* Here, we are a bit different than memory as typically IO
  879. * space starting at low addresses -is- valid. What we do
  880. * instead if that we consider as unassigned anything that
  881. * doesn't have IO enabled in the PCI command register,
  882. * and that's it.
  883. */
  884. pci_read_config_word(dev, PCI_COMMAND, &command);
  885. if (command & PCI_COMMAND_IO)
  886. return 0;
  887. /* It's starting at 0 and IO is disabled in the bridge, consider
  888. * it unassigned
  889. */
  890. return 1;
  891. }
  892. }
  893. /* Fixup resources of a PCI<->PCI bridge */
  894. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  895. {
  896. struct resource *res;
  897. int i;
  898. struct pci_dev *dev = bus->self;
  899. pci_bus_for_each_resource(bus, res, i) {
  900. res = bus->resource[i];
  901. if (!res)
  902. continue;
  903. if (!res->flags)
  904. continue;
  905. if (i >= 3 && bus->self->transparent)
  906. continue;
  907. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  908. pci_name(dev), i,
  909. (unsigned long long)res->start,\
  910. (unsigned long long)res->end,
  911. (unsigned int)res->flags);
  912. /* Perform fixup */
  913. fixup_resource(res, dev);
  914. /* Try to detect uninitialized P2P bridge resources,
  915. * and clear them out so they get re-assigned later
  916. */
  917. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  918. res->flags = 0;
  919. pr_debug("PCI:%s (unassigned)\n",
  920. pci_name(dev));
  921. } else {
  922. pr_debug("PCI:%s %016llx-%016llx\n",
  923. pci_name(dev),
  924. (unsigned long long)res->start,
  925. (unsigned long long)res->end);
  926. }
  927. }
  928. }
  929. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  930. {
  931. /* Fix up the bus resources for P2P bridges */
  932. if (bus->self != NULL)
  933. pcibios_fixup_bridge(bus);
  934. }
  935. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  936. {
  937. struct pci_dev *dev;
  938. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  939. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  940. list_for_each_entry(dev, &bus->devices, bus_list) {
  941. /* Setup OF node pointer in archdata */
  942. dev->dev.of_node = pci_device_to_OF_node(dev);
  943. /* Fixup NUMA node as it may not be setup yet by the generic
  944. * code and is needed by the DMA init
  945. */
  946. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  947. /* Hook up default DMA ops */
  948. set_dma_ops(&dev->dev, pci_dma_ops);
  949. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  950. /* Read default IRQs and fixup if necessary */
  951. pci_read_irq_line(dev);
  952. }
  953. }
  954. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  955. {
  956. /* When called from the generic PCI probe, read PCI<->PCI bridge
  957. * bases. This is -not- called when generating the PCI tree from
  958. * the OF device-tree.
  959. */
  960. if (bus->self != NULL)
  961. pci_read_bridge_bases(bus);
  962. /* Now fixup the bus bus */
  963. pcibios_setup_bus_self(bus);
  964. /* Now fixup devices on that bus */
  965. pcibios_setup_bus_devices(bus);
  966. }
  967. EXPORT_SYMBOL(pcibios_fixup_bus);
  968. static int skip_isa_ioresource_align(struct pci_dev *dev)
  969. {
  970. if ((pci_flags & PCI_CAN_SKIP_ISA_ALIGN) &&
  971. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  972. return 1;
  973. return 0;
  974. }
  975. /*
  976. * We need to avoid collisions with `mirrored' VGA ports
  977. * and other strange ISA hardware, so we always want the
  978. * addresses to be allocated in the 0x000-0x0ff region
  979. * modulo 0x400.
  980. *
  981. * Why? Because some silly external IO cards only decode
  982. * the low 10 bits of the IO address. The 0x00-0xff region
  983. * is reserved for motherboard devices that decode all 16
  984. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  985. * but we want to try to avoid allocating at 0x2900-0x2bff
  986. * which might have be mirrored at 0x0100-0x03ff..
  987. */
  988. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  989. resource_size_t size, resource_size_t align)
  990. {
  991. struct pci_dev *dev = data;
  992. resource_size_t start = res->start;
  993. if (res->flags & IORESOURCE_IO) {
  994. if (skip_isa_ioresource_align(dev))
  995. return start;
  996. if (start & 0x300)
  997. start = (start + 0x3ff) & ~0x3ff;
  998. }
  999. return start;
  1000. }
  1001. EXPORT_SYMBOL(pcibios_align_resource);
  1002. /*
  1003. * Reparent resource children of pr that conflict with res
  1004. * under res, and make res replace those children.
  1005. */
  1006. static int __init reparent_resources(struct resource *parent,
  1007. struct resource *res)
  1008. {
  1009. struct resource *p, **pp;
  1010. struct resource **firstpp = NULL;
  1011. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1012. if (p->end < res->start)
  1013. continue;
  1014. if (res->end < p->start)
  1015. break;
  1016. if (p->start < res->start || p->end > res->end)
  1017. return -1; /* not completely contained */
  1018. if (firstpp == NULL)
  1019. firstpp = pp;
  1020. }
  1021. if (firstpp == NULL)
  1022. return -1; /* didn't find any conflicting entries? */
  1023. res->parent = parent;
  1024. res->child = *firstpp;
  1025. res->sibling = *pp;
  1026. *firstpp = res;
  1027. *pp = NULL;
  1028. for (p = res->child; p != NULL; p = p->sibling) {
  1029. p->parent = res;
  1030. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  1031. p->name,
  1032. (unsigned long long)p->start,
  1033. (unsigned long long)p->end, res->name);
  1034. }
  1035. return 0;
  1036. }
  1037. /*
  1038. * Handle resources of PCI devices. If the world were perfect, we could
  1039. * just allocate all the resource regions and do nothing more. It isn't.
  1040. * On the other hand, we cannot just re-allocate all devices, as it would
  1041. * require us to know lots of host bridge internals. So we attempt to
  1042. * keep as much of the original configuration as possible, but tweak it
  1043. * when it's found to be wrong.
  1044. *
  1045. * Known BIOS problems we have to work around:
  1046. * - I/O or memory regions not configured
  1047. * - regions configured, but not enabled in the command register
  1048. * - bogus I/O addresses above 64K used
  1049. * - expansion ROMs left enabled (this may sound harmless, but given
  1050. * the fact the PCI specs explicitly allow address decoders to be
  1051. * shared between expansion ROMs and other resource regions, it's
  1052. * at least dangerous)
  1053. *
  1054. * Our solution:
  1055. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1056. * This gives us fixed barriers on where we can allocate.
  1057. * (2) Allocate resources for all enabled devices. If there is
  1058. * a collision, just mark the resource as unallocated. Also
  1059. * disable expansion ROMs during this step.
  1060. * (3) Try to allocate resources for disabled devices. If the
  1061. * resources were assigned correctly, everything goes well,
  1062. * if they weren't, they won't disturb allocation of other
  1063. * resources.
  1064. * (4) Assign new addresses to resources which were either
  1065. * not configured at all or misconfigured. If explicitly
  1066. * requested by the user, configure expansion ROM address
  1067. * as well.
  1068. */
  1069. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1070. {
  1071. struct pci_bus *b;
  1072. int i;
  1073. struct resource *res, *pr;
  1074. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1075. pci_domain_nr(bus), bus->number);
  1076. pci_bus_for_each_resource(bus, res, i) {
  1077. res = bus->resource[i];
  1078. if (!res || !res->flags
  1079. || res->start > res->end || res->parent)
  1080. continue;
  1081. if (bus->parent == NULL)
  1082. pr = (res->flags & IORESOURCE_IO) ?
  1083. &ioport_resource : &iomem_resource;
  1084. else {
  1085. /* Don't bother with non-root busses when
  1086. * re-assigning all resources. We clear the
  1087. * resource flags as if they were colliding
  1088. * and as such ensure proper re-allocation
  1089. * later.
  1090. */
  1091. if (pci_flags & PCI_REASSIGN_ALL_RSRC)
  1092. goto clear_resource;
  1093. pr = pci_find_parent_resource(bus->self, res);
  1094. if (pr == res) {
  1095. /* this happens when the generic PCI
  1096. * code (wrongly) decides that this
  1097. * bridge is transparent -- paulus
  1098. */
  1099. continue;
  1100. }
  1101. }
  1102. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1103. "[0x%x], parent %p (%s)\n",
  1104. bus->self ? pci_name(bus->self) : "PHB",
  1105. bus->number, i,
  1106. (unsigned long long)res->start,
  1107. (unsigned long long)res->end,
  1108. (unsigned int)res->flags,
  1109. pr, (pr && pr->name) ? pr->name : "nil");
  1110. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1111. if (request_resource(pr, res) == 0)
  1112. continue;
  1113. /*
  1114. * Must be a conflict with an existing entry.
  1115. * Move that entry (or entries) under the
  1116. * bridge resource and try again.
  1117. */
  1118. if (reparent_resources(pr, res) == 0)
  1119. continue;
  1120. }
  1121. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1122. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1123. clear_resource:
  1124. res->start = res->end = 0;
  1125. res->flags = 0;
  1126. }
  1127. list_for_each_entry(b, &bus->children, node)
  1128. pcibios_allocate_bus_resources(b);
  1129. }
  1130. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1131. {
  1132. struct resource *pr, *r = &dev->resource[idx];
  1133. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1134. pci_name(dev), idx,
  1135. (unsigned long long)r->start,
  1136. (unsigned long long)r->end,
  1137. (unsigned int)r->flags);
  1138. pr = pci_find_parent_resource(dev, r);
  1139. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1140. request_resource(pr, r) < 0) {
  1141. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1142. " of device %s, will remap\n", idx, pci_name(dev));
  1143. if (pr)
  1144. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1145. pr,
  1146. (unsigned long long)pr->start,
  1147. (unsigned long long)pr->end,
  1148. (unsigned int)pr->flags);
  1149. /* We'll assign a new address later */
  1150. r->flags |= IORESOURCE_UNSET;
  1151. r->end -= r->start;
  1152. r->start = 0;
  1153. }
  1154. }
  1155. static void __init pcibios_allocate_resources(int pass)
  1156. {
  1157. struct pci_dev *dev = NULL;
  1158. int idx, disabled;
  1159. u16 command;
  1160. struct resource *r;
  1161. for_each_pci_dev(dev) {
  1162. pci_read_config_word(dev, PCI_COMMAND, &command);
  1163. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1164. r = &dev->resource[idx];
  1165. if (r->parent) /* Already allocated */
  1166. continue;
  1167. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1168. continue; /* Not assigned at all */
  1169. /* We only allocate ROMs on pass 1 just in case they
  1170. * have been screwed up by firmware
  1171. */
  1172. if (idx == PCI_ROM_RESOURCE)
  1173. disabled = 1;
  1174. if (r->flags & IORESOURCE_IO)
  1175. disabled = !(command & PCI_COMMAND_IO);
  1176. else
  1177. disabled = !(command & PCI_COMMAND_MEMORY);
  1178. if (pass == disabled)
  1179. alloc_resource(dev, idx);
  1180. }
  1181. if (pass)
  1182. continue;
  1183. r = &dev->resource[PCI_ROM_RESOURCE];
  1184. if (r->flags) {
  1185. /* Turn the ROM off, leave the resource region,
  1186. * but keep it unregistered.
  1187. */
  1188. u32 reg;
  1189. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1190. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1191. pr_debug("PCI: Switching off ROM of %s\n",
  1192. pci_name(dev));
  1193. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1194. pci_write_config_dword(dev, dev->rom_base_reg,
  1195. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1196. }
  1197. }
  1198. }
  1199. }
  1200. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1201. {
  1202. struct pci_controller *hose = pci_bus_to_host(bus);
  1203. resource_size_t offset;
  1204. struct resource *res, *pres;
  1205. int i;
  1206. pr_debug("Reserving legacy ranges for domain %04x\n",
  1207. pci_domain_nr(bus));
  1208. /* Check for IO */
  1209. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1210. goto no_io;
  1211. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1212. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1213. BUG_ON(res == NULL);
  1214. res->name = "Legacy IO";
  1215. res->flags = IORESOURCE_IO;
  1216. res->start = offset;
  1217. res->end = (offset + 0xfff) & 0xfffffffful;
  1218. pr_debug("Candidate legacy IO: %pR\n", res);
  1219. if (request_resource(&hose->io_resource, res)) {
  1220. printk(KERN_DEBUG
  1221. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1222. pci_domain_nr(bus), bus->number, res);
  1223. kfree(res);
  1224. }
  1225. no_io:
  1226. /* Check for memory */
  1227. offset = hose->pci_mem_offset;
  1228. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1229. for (i = 0; i < 3; i++) {
  1230. pres = &hose->mem_resources[i];
  1231. if (!(pres->flags & IORESOURCE_MEM))
  1232. continue;
  1233. pr_debug("hose mem res: %pR\n", pres);
  1234. if ((pres->start - offset) <= 0xa0000 &&
  1235. (pres->end - offset) >= 0xbffff)
  1236. break;
  1237. }
  1238. if (i >= 3)
  1239. return;
  1240. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1241. BUG_ON(res == NULL);
  1242. res->name = "Legacy VGA memory";
  1243. res->flags = IORESOURCE_MEM;
  1244. res->start = 0xa0000 + offset;
  1245. res->end = 0xbffff + offset;
  1246. pr_debug("Candidate VGA memory: %pR\n", res);
  1247. if (request_resource(pres, res)) {
  1248. printk(KERN_DEBUG
  1249. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1250. pci_domain_nr(bus), bus->number, res);
  1251. kfree(res);
  1252. }
  1253. }
  1254. void __init pcibios_resource_survey(void)
  1255. {
  1256. struct pci_bus *b;
  1257. /* Allocate and assign resources. If we re-assign everything, then
  1258. * we skip the allocate phase
  1259. */
  1260. list_for_each_entry(b, &pci_root_buses, node)
  1261. pcibios_allocate_bus_resources(b);
  1262. if (!(pci_flags & PCI_REASSIGN_ALL_RSRC)) {
  1263. pcibios_allocate_resources(0);
  1264. pcibios_allocate_resources(1);
  1265. }
  1266. /* Before we start assigning unassigned resource, we try to reserve
  1267. * the low IO area and the VGA memory area if they intersect the
  1268. * bus available resources to avoid allocating things on top of them
  1269. */
  1270. if (!(pci_flags & PCI_PROBE_ONLY)) {
  1271. list_for_each_entry(b, &pci_root_buses, node)
  1272. pcibios_reserve_legacy_regions(b);
  1273. }
  1274. /* Now, if the platform didn't decide to blindly trust the firmware,
  1275. * we proceed to assigning things that were left unassigned
  1276. */
  1277. if (!(pci_flags & PCI_PROBE_ONLY)) {
  1278. pr_debug("PCI: Assigning unassigned resources...\n");
  1279. pci_assign_unassigned_resources();
  1280. }
  1281. }
  1282. #ifdef CONFIG_HOTPLUG
  1283. /* This is used by the PCI hotplug driver to allocate resource
  1284. * of newly plugged busses. We can try to consolidate with the
  1285. * rest of the code later, for now, keep it as-is as our main
  1286. * resource allocation function doesn't deal with sub-trees yet.
  1287. */
  1288. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1289. {
  1290. struct pci_dev *dev;
  1291. struct pci_bus *child_bus;
  1292. list_for_each_entry(dev, &bus->devices, bus_list) {
  1293. int i;
  1294. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1295. struct resource *r = &dev->resource[i];
  1296. if (r->parent || !r->start || !r->flags)
  1297. continue;
  1298. pr_debug("PCI: Claiming %s: "
  1299. "Resource %d: %016llx..%016llx [%x]\n",
  1300. pci_name(dev), i,
  1301. (unsigned long long)r->start,
  1302. (unsigned long long)r->end,
  1303. (unsigned int)r->flags);
  1304. pci_claim_resource(dev, i);
  1305. }
  1306. }
  1307. list_for_each_entry(child_bus, &bus->children, node)
  1308. pcibios_claim_one_bus(child_bus);
  1309. }
  1310. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1311. /* pcibios_finish_adding_to_bus
  1312. *
  1313. * This is to be called by the hotplug code after devices have been
  1314. * added to a bus, this include calling it for a PHB that is just
  1315. * being added
  1316. */
  1317. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1318. {
  1319. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1320. pci_domain_nr(bus), bus->number);
  1321. /* Allocate bus and devices resources */
  1322. pcibios_allocate_bus_resources(bus);
  1323. pcibios_claim_one_bus(bus);
  1324. /* Add new devices to global lists. Register in proc, sysfs. */
  1325. pci_bus_add_devices(bus);
  1326. /* Fixup EEH */
  1327. /* eeh_add_device_tree_late(bus); */
  1328. }
  1329. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1330. #endif /* CONFIG_HOTPLUG */
  1331. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1332. {
  1333. return pci_enable_resources(dev, mask);
  1334. }
  1335. void __devinit pcibios_setup_phb_resources(struct pci_controller *hose)
  1336. {
  1337. struct pci_bus *bus = hose->bus;
  1338. struct resource *res;
  1339. int i;
  1340. /* Hookup PHB IO resource */
  1341. bus->resource[0] = res = &hose->io_resource;
  1342. if (!res->flags) {
  1343. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1344. " bridge %s (domain %d)\n",
  1345. hose->dn->full_name, hose->global_number);
  1346. /* Workaround for lack of IO resource only on 32-bit */
  1347. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1348. res->end = res->start + IO_SPACE_LIMIT;
  1349. res->flags = IORESOURCE_IO;
  1350. }
  1351. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1352. (unsigned long long)res->start,
  1353. (unsigned long long)res->end,
  1354. (unsigned long)res->flags);
  1355. /* Hookup PHB Memory resources */
  1356. for (i = 0; i < 3; ++i) {
  1357. res = &hose->mem_resources[i];
  1358. if (!res->flags) {
  1359. if (i > 0)
  1360. continue;
  1361. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1362. "host bridge %s (domain %d)\n",
  1363. hose->dn->full_name, hose->global_number);
  1364. /* Workaround for lack of MEM resource only on 32-bit */
  1365. res->start = hose->pci_mem_offset;
  1366. res->end = (resource_size_t)-1LL;
  1367. res->flags = IORESOURCE_MEM;
  1368. }
  1369. bus->resource[i+1] = res;
  1370. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1371. i, (unsigned long long)res->start,
  1372. (unsigned long long)res->end,
  1373. (unsigned long)res->flags);
  1374. }
  1375. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1376. (unsigned long long)hose->pci_mem_offset);
  1377. pr_debug("PCI: PHB IO offset = %08lx\n",
  1378. (unsigned long)hose->io_base_virt - _IO_BASE);
  1379. }
  1380. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1381. {
  1382. struct pci_controller *hose = bus->sysdata;
  1383. return of_node_get(hose->dn);
  1384. }
  1385. static void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1386. {
  1387. struct pci_bus *bus;
  1388. struct device_node *node = hose->dn;
  1389. unsigned long io_offset;
  1390. struct resource *res = &hose->io_resource;
  1391. pr_debug("PCI: Scanning PHB %s\n",
  1392. node ? node->full_name : "<NO NAME>");
  1393. /* Create an empty bus for the toplevel */
  1394. bus = pci_create_bus(hose->parent, hose->first_busno, hose->ops, hose);
  1395. if (bus == NULL) {
  1396. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  1397. hose->global_number);
  1398. return;
  1399. }
  1400. bus->secondary = hose->first_busno;
  1401. hose->bus = bus;
  1402. /* Fixup IO space offset */
  1403. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1404. res->start = (res->start + io_offset) & 0xffffffffu;
  1405. res->end = (res->end + io_offset) & 0xffffffffu;
  1406. /* Wire up PHB bus resources */
  1407. pcibios_setup_phb_resources(hose);
  1408. /* Scan children */
  1409. hose->last_busno = bus->subordinate = pci_scan_child_bus(bus);
  1410. }
  1411. static int __init pcibios_init(void)
  1412. {
  1413. struct pci_controller *hose, *tmp;
  1414. int next_busno = 0;
  1415. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1416. /* Scan all of the recorded PCI controllers. */
  1417. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1418. hose->last_busno = 0xff;
  1419. pcibios_scan_phb(hose);
  1420. printk(KERN_INFO "calling pci_bus_add_devices()\n");
  1421. pci_bus_add_devices(hose->bus);
  1422. if (next_busno <= hose->last_busno)
  1423. next_busno = hose->last_busno + 1;
  1424. }
  1425. pci_bus_count = next_busno;
  1426. /* Call common code to handle resource allocation */
  1427. pcibios_resource_survey();
  1428. return 0;
  1429. }
  1430. subsys_initcall(pcibios_init);
  1431. static struct pci_controller *pci_bus_to_hose(int bus)
  1432. {
  1433. struct pci_controller *hose, *tmp;
  1434. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1435. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1436. return hose;
  1437. return NULL;
  1438. }
  1439. /* Provide information on locations of various I/O regions in physical
  1440. * memory. Do this on a per-card basis so that we choose the right
  1441. * root bridge.
  1442. * Note that the returned IO or memory base is a physical address
  1443. */
  1444. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1445. {
  1446. struct pci_controller *hose;
  1447. long result = -EOPNOTSUPP;
  1448. hose = pci_bus_to_hose(bus);
  1449. if (!hose)
  1450. return -ENODEV;
  1451. switch (which) {
  1452. case IOBASE_BRIDGE_NUMBER:
  1453. return (long)hose->first_busno;
  1454. case IOBASE_MEMORY:
  1455. return (long)hose->pci_mem_offset;
  1456. case IOBASE_IO:
  1457. return (long)hose->io_base_phys;
  1458. case IOBASE_ISA_IO:
  1459. return (long)isa_io_base;
  1460. case IOBASE_ISA_MEM:
  1461. return (long)isa_mem_base;
  1462. }
  1463. return result;
  1464. }
  1465. /*
  1466. * Null PCI config access functions, for the case when we can't
  1467. * find a hose.
  1468. */
  1469. #define NULL_PCI_OP(rw, size, type) \
  1470. static int \
  1471. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1472. { \
  1473. return PCIBIOS_DEVICE_NOT_FOUND; \
  1474. }
  1475. static int
  1476. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1477. int len, u32 *val)
  1478. {
  1479. return PCIBIOS_DEVICE_NOT_FOUND;
  1480. }
  1481. static int
  1482. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1483. int len, u32 val)
  1484. {
  1485. return PCIBIOS_DEVICE_NOT_FOUND;
  1486. }
  1487. static struct pci_ops null_pci_ops = {
  1488. .read = null_read_config,
  1489. .write = null_write_config,
  1490. };
  1491. /*
  1492. * These functions are used early on before PCI scanning is done
  1493. * and all of the pci_dev and pci_bus structures have been created.
  1494. */
  1495. static struct pci_bus *
  1496. fake_pci_bus(struct pci_controller *hose, int busnr)
  1497. {
  1498. static struct pci_bus bus;
  1499. if (!hose)
  1500. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1501. bus.number = busnr;
  1502. bus.sysdata = hose;
  1503. bus.ops = hose ? hose->ops : &null_pci_ops;
  1504. return &bus;
  1505. }
  1506. #define EARLY_PCI_OP(rw, size, type) \
  1507. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1508. int devfn, int offset, type value) \
  1509. { \
  1510. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1511. devfn, offset, value); \
  1512. }
  1513. EARLY_PCI_OP(read, byte, u8 *)
  1514. EARLY_PCI_OP(read, word, u16 *)
  1515. EARLY_PCI_OP(read, dword, u32 *)
  1516. EARLY_PCI_OP(write, byte, u8)
  1517. EARLY_PCI_OP(write, word, u16)
  1518. EARLY_PCI_OP(write, dword, u32)
  1519. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1520. int cap)
  1521. {
  1522. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1523. }