setup.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114
  1. /*
  2. * linux/arch/m32r/platforms/oaks32r/setup.c
  3. *
  4. * Setup routines for OAKS32R Board
  5. *
  6. * Copyright (c) 2002-2005 Hiroyuki Kondo, Hirokazu Takata,
  7. * Hitoshi Yamamoto, Mamoru Sakugawa
  8. */
  9. #include <linux/irq.h>
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <asm/system.h>
  13. #include <asm/m32r.h>
  14. #include <asm/io.h>
  15. #define irq2port(x) (M32R_ICU_CR1_PORTL + ((x - 1) * sizeof(unsigned long)))
  16. icu_data_t icu_data[NR_IRQS];
  17. static void disable_oaks32r_irq(unsigned int irq)
  18. {
  19. unsigned long port, data;
  20. port = irq2port(irq);
  21. data = icu_data[irq].icucr|M32R_ICUCR_ILEVEL7;
  22. outl(data, port);
  23. }
  24. static void enable_oaks32r_irq(unsigned int irq)
  25. {
  26. unsigned long port, data;
  27. port = irq2port(irq);
  28. data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6;
  29. outl(data, port);
  30. }
  31. static void mask_oaks32r(struct irq_data *data)
  32. {
  33. disable_oaks32r_irq(data->irq);
  34. }
  35. static void unmask_oaks32r(struct irq_data *data)
  36. {
  37. enable_oaks32r_irq(data->irq);
  38. }
  39. static void shutdown_oaks32r(struct irq_data *data)
  40. {
  41. unsigned long port;
  42. port = irq2port(data->irq);
  43. outl(M32R_ICUCR_ILEVEL7, port);
  44. }
  45. static struct irq_chip oaks32r_irq_type =
  46. {
  47. .name = "OAKS32R-IRQ",
  48. .irq_shutdown = shutdown_oaks32r,
  49. .irq_mask = mask_oaks32r,
  50. .irq_unmask = unmask_oaks32r,
  51. };
  52. void __init init_IRQ(void)
  53. {
  54. static int once = 0;
  55. if (once)
  56. return;
  57. else
  58. once++;
  59. #ifdef CONFIG_NE2000
  60. /* INT3 : LAN controller (RTL8019AS) */
  61. irq_set_chip_and_handler(M32R_IRQ_INT3, &oaks32r_irq_type,
  62. handle_level_irq);
  63. icu_data[M32R_IRQ_INT3].icucr = M32R_ICUCR_IEN|M32R_ICUCR_ISMOD10;
  64. disable_oaks32r_irq(M32R_IRQ_INT3);
  65. #endif /* CONFIG_M32R_NE2000 */
  66. /* MFT2 : system timer */
  67. irq_set_chip_and_handler(M32R_IRQ_MFT2, &oaks32r_irq_type,
  68. handle_level_irq);
  69. icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN;
  70. disable_oaks32r_irq(M32R_IRQ_MFT2);
  71. #ifdef CONFIG_SERIAL_M32R_SIO
  72. /* SIO0_R : uart receive data */
  73. irq_set_chip_and_handler(M32R_IRQ_SIO0_R, &oaks32r_irq_type,
  74. handle_level_irq);
  75. icu_data[M32R_IRQ_SIO0_R].icucr = 0;
  76. disable_oaks32r_irq(M32R_IRQ_SIO0_R);
  77. /* SIO0_S : uart send data */
  78. irq_set_chip_and_handler(M32R_IRQ_SIO0_S, &oaks32r_irq_type,
  79. handle_level_irq);
  80. icu_data[M32R_IRQ_SIO0_S].icucr = 0;
  81. disable_oaks32r_irq(M32R_IRQ_SIO0_S);
  82. /* SIO1_R : uart receive data */
  83. irq_set_chip_and_handler(M32R_IRQ_SIO1_R, &oaks32r_irq_type,
  84. handle_level_irq);
  85. icu_data[M32R_IRQ_SIO1_R].icucr = 0;
  86. disable_oaks32r_irq(M32R_IRQ_SIO1_R);
  87. /* SIO1_S : uart send data */
  88. irq_set_chip_and_handler(M32R_IRQ_SIO1_S, &oaks32r_irq_type,
  89. handle_level_irq);
  90. icu_data[M32R_IRQ_SIO1_S].icucr = 0;
  91. disable_oaks32r_irq(M32R_IRQ_SIO1_S);
  92. #endif /* CONFIG_SERIAL_M32R_SIO */
  93. }