usb.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. // include/asm-arm/mach-omap/usb.h
  2. #ifndef __ASM_ARCH_OMAP_USB_H
  3. #define __ASM_ARCH_OMAP_USB_H
  4. #include <linux/usb/musb.h>
  5. #include <plat/board.h>
  6. #define OMAP3_HS_USB_PORTS 3
  7. enum usbhs_omap_port_mode {
  8. OMAP_USBHS_PORT_MODE_UNUSED,
  9. OMAP_EHCI_PORT_MODE_PHY,
  10. OMAP_EHCI_PORT_MODE_TLL,
  11. OMAP_EHCI_PORT_MODE_HSIC,
  12. OMAP_OHCI_PORT_MODE_PHY_6PIN_DATSE0,
  13. OMAP_OHCI_PORT_MODE_PHY_6PIN_DPDM,
  14. OMAP_OHCI_PORT_MODE_PHY_3PIN_DATSE0,
  15. OMAP_OHCI_PORT_MODE_PHY_4PIN_DPDM,
  16. OMAP_OHCI_PORT_MODE_TLL_6PIN_DATSE0,
  17. OMAP_OHCI_PORT_MODE_TLL_6PIN_DPDM,
  18. OMAP_OHCI_PORT_MODE_TLL_3PIN_DATSE0,
  19. OMAP_OHCI_PORT_MODE_TLL_4PIN_DPDM,
  20. OMAP_OHCI_PORT_MODE_TLL_2PIN_DATSE0,
  21. OMAP_OHCI_PORT_MODE_TLL_2PIN_DPDM
  22. };
  23. struct usbhs_omap_board_data {
  24. enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
  25. /* have to be valid if phy_reset is true and portx is in phy mode */
  26. int reset_gpio_port[OMAP3_HS_USB_PORTS];
  27. /* Set this to true for ES2.x silicon */
  28. unsigned es2_compatibility:1;
  29. unsigned phy_reset:1;
  30. /*
  31. * Regulators for USB PHYs.
  32. * Each PHY can have a separate regulator.
  33. */
  34. struct regulator *regulator[OMAP3_HS_USB_PORTS];
  35. };
  36. struct ehci_hcd_omap_platform_data {
  37. enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
  38. int reset_gpio_port[OMAP3_HS_USB_PORTS];
  39. struct regulator *regulator[OMAP3_HS_USB_PORTS];
  40. unsigned phy_reset:1;
  41. };
  42. struct ohci_hcd_omap_platform_data {
  43. enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
  44. unsigned es2_compatibility:1;
  45. };
  46. struct usbhs_omap_platform_data {
  47. enum usbhs_omap_port_mode port_mode[OMAP3_HS_USB_PORTS];
  48. struct ehci_hcd_omap_platform_data *ehci_data;
  49. struct ohci_hcd_omap_platform_data *ohci_data;
  50. };
  51. /*-------------------------------------------------------------------------*/
  52. #define OMAP1_OTG_BASE 0xfffb0400
  53. #define OMAP1_UDC_BASE 0xfffb4000
  54. #define OMAP1_OHCI_BASE 0xfffba000
  55. #define OMAP2_OHCI_BASE 0x4805e000
  56. #define OMAP2_UDC_BASE 0x4805e200
  57. #define OMAP2_OTG_BASE 0x4805e300
  58. #ifdef CONFIG_ARCH_OMAP1
  59. #define OTG_BASE OMAP1_OTG_BASE
  60. #define UDC_BASE OMAP1_UDC_BASE
  61. #define OMAP_OHCI_BASE OMAP1_OHCI_BASE
  62. #else
  63. #define OTG_BASE OMAP2_OTG_BASE
  64. #define UDC_BASE OMAP2_UDC_BASE
  65. #define OMAP_OHCI_BASE OMAP2_OHCI_BASE
  66. struct omap_musb_board_data {
  67. u8 interface_type;
  68. u8 mode;
  69. u16 power;
  70. unsigned extvbus:1;
  71. void (*set_phy_power)(u8 on);
  72. void (*clear_irq)(void);
  73. void (*set_mode)(u8 mode);
  74. void (*reset)(void);
  75. };
  76. enum musb_interface {MUSB_INTERFACE_ULPI, MUSB_INTERFACE_UTMI};
  77. extern void usb_musb_init(struct omap_musb_board_data *board_data);
  78. extern void usbhs_init(const struct usbhs_omap_board_data *pdata);
  79. extern int omap_usbhs_enable(struct device *dev);
  80. extern void omap_usbhs_disable(struct device *dev);
  81. extern int omap4430_phy_power(struct device *dev, int ID, int on);
  82. extern int omap4430_phy_set_clk(struct device *dev, int on);
  83. extern int omap4430_phy_init(struct device *dev);
  84. extern int omap4430_phy_exit(struct device *dev);
  85. extern int omap4430_phy_suspend(struct device *dev, int suspend);
  86. #endif
  87. extern void am35x_musb_reset(void);
  88. extern void am35x_musb_phy_power(u8 on);
  89. extern void am35x_musb_clear_irq(void);
  90. extern void am35x_set_mode(u8 musb_mode);
  91. /*
  92. * FIXME correct answer depends on hmc_mode,
  93. * as does (on omap1) any nonzero value for config->otg port number
  94. */
  95. #ifdef CONFIG_USB_GADGET_OMAP
  96. #define is_usb0_device(config) 1
  97. #else
  98. #define is_usb0_device(config) 0
  99. #endif
  100. void omap_otg_init(struct omap_usb_config *config);
  101. #if defined(CONFIG_USB) || defined(CONFIG_USB_MODULE)
  102. void omap1_usb_init(struct omap_usb_config *pdata);
  103. #else
  104. static inline void omap1_usb_init(struct omap_usb_config *pdata)
  105. {
  106. }
  107. #endif
  108. #if defined(CONFIG_ARCH_OMAP_OTG) || defined(CONFIG_ARCH_OMAP_OTG_MODULE)
  109. void omap2_usbfs_init(struct omap_usb_config *pdata);
  110. #else
  111. static inline void omap2_usbfs_init(struct omap_usb_config *pdata)
  112. {
  113. }
  114. #endif
  115. /*-------------------------------------------------------------------------*/
  116. /*
  117. * OTG and transceiver registers, for OMAPs starting with ARM926
  118. */
  119. #define OTG_REV (OTG_BASE + 0x00)
  120. #define OTG_SYSCON_1 (OTG_BASE + 0x04)
  121. # define USB2_TRX_MODE(w) (((w)>>24)&0x07)
  122. # define USB1_TRX_MODE(w) (((w)>>20)&0x07)
  123. # define USB0_TRX_MODE(w) (((w)>>16)&0x07)
  124. # define OTG_IDLE_EN (1 << 15)
  125. # define HST_IDLE_EN (1 << 14)
  126. # define DEV_IDLE_EN (1 << 13)
  127. # define OTG_RESET_DONE (1 << 2)
  128. # define OTG_SOFT_RESET (1 << 1)
  129. #define OTG_SYSCON_2 (OTG_BASE + 0x08)
  130. # define OTG_EN (1 << 31)
  131. # define USBX_SYNCHRO (1 << 30)
  132. # define OTG_MST16 (1 << 29)
  133. # define SRP_GPDATA (1 << 28)
  134. # define SRP_GPDVBUS (1 << 27)
  135. # define SRP_GPUVBUS(w) (((w)>>24)&0x07)
  136. # define A_WAIT_VRISE(w) (((w)>>20)&0x07)
  137. # define B_ASE_BRST(w) (((w)>>16)&0x07)
  138. # define SRP_DPW (1 << 14)
  139. # define SRP_DATA (1 << 13)
  140. # define SRP_VBUS (1 << 12)
  141. # define OTG_PADEN (1 << 10)
  142. # define HMC_PADEN (1 << 9)
  143. # define UHOST_EN (1 << 8)
  144. # define HMC_TLLSPEED (1 << 7)
  145. # define HMC_TLLATTACH (1 << 6)
  146. # define OTG_HMC(w) (((w)>>0)&0x3f)
  147. #define OTG_CTRL (OTG_BASE + 0x0c)
  148. # define OTG_USB2_EN (1 << 29)
  149. # define OTG_USB2_DP (1 << 28)
  150. # define OTG_USB2_DM (1 << 27)
  151. # define OTG_USB1_EN (1 << 26)
  152. # define OTG_USB1_DP (1 << 25)
  153. # define OTG_USB1_DM (1 << 24)
  154. # define OTG_USB0_EN (1 << 23)
  155. # define OTG_USB0_DP (1 << 22)
  156. # define OTG_USB0_DM (1 << 21)
  157. # define OTG_ASESSVLD (1 << 20)
  158. # define OTG_BSESSEND (1 << 19)
  159. # define OTG_BSESSVLD (1 << 18)
  160. # define OTG_VBUSVLD (1 << 17)
  161. # define OTG_ID (1 << 16)
  162. # define OTG_DRIVER_SEL (1 << 15)
  163. # define OTG_A_SETB_HNPEN (1 << 12)
  164. # define OTG_A_BUSREQ (1 << 11)
  165. # define OTG_B_HNPEN (1 << 9)
  166. # define OTG_B_BUSREQ (1 << 8)
  167. # define OTG_BUSDROP (1 << 7)
  168. # define OTG_PULLDOWN (1 << 5)
  169. # define OTG_PULLUP (1 << 4)
  170. # define OTG_DRV_VBUS (1 << 3)
  171. # define OTG_PD_VBUS (1 << 2)
  172. # define OTG_PU_VBUS (1 << 1)
  173. # define OTG_PU_ID (1 << 0)
  174. #define OTG_IRQ_EN (OTG_BASE + 0x10) /* 16-bit */
  175. # define DRIVER_SWITCH (1 << 15)
  176. # define A_VBUS_ERR (1 << 13)
  177. # define A_REQ_TMROUT (1 << 12)
  178. # define A_SRP_DETECT (1 << 11)
  179. # define B_HNP_FAIL (1 << 10)
  180. # define B_SRP_TMROUT (1 << 9)
  181. # define B_SRP_DONE (1 << 8)
  182. # define B_SRP_STARTED (1 << 7)
  183. # define OPRT_CHG (1 << 0)
  184. #define OTG_IRQ_SRC (OTG_BASE + 0x14) /* 16-bit */
  185. // same bits as in IRQ_EN
  186. #define OTG_OUTCTRL (OTG_BASE + 0x18) /* 16-bit */
  187. # define OTGVPD (1 << 14)
  188. # define OTGVPU (1 << 13)
  189. # define OTGPUID (1 << 12)
  190. # define USB2VDR (1 << 10)
  191. # define USB2PDEN (1 << 9)
  192. # define USB2PUEN (1 << 8)
  193. # define USB1VDR (1 << 6)
  194. # define USB1PDEN (1 << 5)
  195. # define USB1PUEN (1 << 4)
  196. # define USB0VDR (1 << 2)
  197. # define USB0PDEN (1 << 1)
  198. # define USB0PUEN (1 << 0)
  199. #define OTG_TEST (OTG_BASE + 0x20) /* 16-bit */
  200. #define OTG_VENDOR_CODE (OTG_BASE + 0xfc) /* 16-bit */
  201. /*-------------------------------------------------------------------------*/
  202. /* OMAP1 */
  203. #define USB_TRANSCEIVER_CTRL (0xfffe1000 + 0x0064)
  204. # define CONF_USB2_UNI_R (1 << 8)
  205. # define CONF_USB1_UNI_R (1 << 7)
  206. # define CONF_USB_PORT0_R(x) (((x)>>4)&0x7)
  207. # define CONF_USB0_ISOLATE_R (1 << 3)
  208. # define CONF_USB_PWRDN_DM_R (1 << 2)
  209. # define CONF_USB_PWRDN_DP_R (1 << 1)
  210. /* OMAP2 */
  211. # define USB_UNIDIR 0x0
  212. # define USB_UNIDIR_TLL 0x1
  213. # define USB_BIDIR 0x2
  214. # define USB_BIDIR_TLL 0x3
  215. # define USBTXWRMODEI(port, x) ((x) << (22 - (port * 2)))
  216. # define USBT2TLL5PI (1 << 17)
  217. # define USB0PUENACTLOI (1 << 16)
  218. # define USBSTANDBYCTRL (1 << 15)
  219. /* AM35x */
  220. /* USB 2.0 PHY Control */
  221. #define CONF2_PHY_GPIOMODE (1 << 23)
  222. #define CONF2_OTGMODE (3 << 14)
  223. #define CONF2_NO_OVERRIDE (0 << 14)
  224. #define CONF2_FORCE_HOST (1 << 14)
  225. #define CONF2_FORCE_DEVICE (2 << 14)
  226. #define CONF2_FORCE_HOST_VBUS_LOW (3 << 14)
  227. #define CONF2_SESENDEN (1 << 13)
  228. #define CONF2_VBDTCTEN (1 << 12)
  229. #define CONF2_REFFREQ_24MHZ (2 << 8)
  230. #define CONF2_REFFREQ_26MHZ (7 << 8)
  231. #define CONF2_REFFREQ_13MHZ (6 << 8)
  232. #define CONF2_REFFREQ (0xf << 8)
  233. #define CONF2_PHYCLKGD (1 << 7)
  234. #define CONF2_VBUSSENSE (1 << 6)
  235. #define CONF2_PHY_PLLON (1 << 5)
  236. #define CONF2_RESET (1 << 4)
  237. #define CONF2_PHYPWRDN (1 << 3)
  238. #define CONF2_OTGPWRDN (1 << 2)
  239. #define CONF2_DATPOL (1 << 1)
  240. #if defined(CONFIG_ARCH_OMAP1) && defined(CONFIG_USB)
  241. u32 omap1_usb0_init(unsigned nwires, unsigned is_device);
  242. u32 omap1_usb1_init(unsigned nwires);
  243. u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup);
  244. #else
  245. static inline u32 omap1_usb0_init(unsigned nwires, unsigned is_device)
  246. {
  247. return 0;
  248. }
  249. static inline u32 omap1_usb1_init(unsigned nwires)
  250. {
  251. return 0;
  252. }
  253. static inline u32 omap1_usb2_init(unsigned nwires, unsigned alt_pingroup)
  254. {
  255. return 0;
  256. }
  257. #endif
  258. #endif /* __ASM_ARCH_OMAP_USB_H */