clock.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * OMAP clock: data structure definitions, function prototypes, shared macros
  3. *
  4. * Copyright (C) 2004-2005, 2008-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. #include <linux/list.h>
  15. struct module;
  16. struct clk;
  17. struct clockdomain;
  18. /**
  19. * struct clkops - some clock function pointers
  20. * @enable: fn ptr that enables the current clock in hardware
  21. * @disable: fn ptr that enables the current clock in hardware
  22. * @find_idlest: function returning the IDLEST register for the clock's IP blk
  23. * @find_companion: function returning the "companion" clk reg for the clock
  24. * @allow_idle: fn ptr that enables autoidle for the current clock in hardware
  25. * @deny_idle: fn ptr that disables autoidle for the current clock in hardware
  26. *
  27. * A "companion" clk is an accompanying clock to the one being queried
  28. * that must be enabled for the IP module connected to the clock to
  29. * become accessible by the hardware. Neither @find_idlest nor
  30. * @find_companion should be needed; that information is IP
  31. * block-specific; the hwmod code has been created to handle this, but
  32. * until hwmod data is ready and drivers have been converted to use PM
  33. * runtime calls in place of clk_enable()/clk_disable(), @find_idlest and
  34. * @find_companion must, unfortunately, remain.
  35. */
  36. struct clkops {
  37. int (*enable)(struct clk *);
  38. void (*disable)(struct clk *);
  39. void (*find_idlest)(struct clk *, void __iomem **,
  40. u8 *, u8 *);
  41. void (*find_companion)(struct clk *, void __iomem **,
  42. u8 *);
  43. void (*allow_idle)(struct clk *);
  44. void (*deny_idle)(struct clk *);
  45. };
  46. #ifdef CONFIG_ARCH_OMAP2PLUS
  47. /* struct clksel_rate.flags possibilities */
  48. #define RATE_IN_242X (1 << 0)
  49. #define RATE_IN_243X (1 << 1)
  50. #define RATE_IN_3430ES1 (1 << 2) /* 3430ES1 rates only */
  51. #define RATE_IN_3430ES2PLUS (1 << 3) /* 3430 ES >= 2 rates only */
  52. #define RATE_IN_36XX (1 << 4)
  53. #define RATE_IN_4430 (1 << 5)
  54. #define RATE_IN_TI816X (1 << 6)
  55. #define RATE_IN_4460 (1 << 7)
  56. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  57. #define RATE_IN_34XX (RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
  58. #define RATE_IN_3XXX (RATE_IN_34XX | RATE_IN_36XX)
  59. #define RATE_IN_44XX (RATE_IN_4430 | RATE_IN_4460)
  60. /* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
  61. #define RATE_IN_3430ES2PLUS_36XX (RATE_IN_3430ES2PLUS | RATE_IN_36XX)
  62. /**
  63. * struct clksel_rate - register bitfield values corresponding to clk divisors
  64. * @val: register bitfield value (shifted to bit 0)
  65. * @div: clock divisor corresponding to @val
  66. * @flags: (see "struct clksel_rate.flags possibilities" above)
  67. *
  68. * @val should match the value of a read from struct clk.clksel_reg
  69. * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
  70. *
  71. * @div is the divisor that should be applied to the parent clock's rate
  72. * to produce the current clock's rate.
  73. *
  74. * XXX @flags probably should be replaced with an struct omap_chip.
  75. */
  76. struct clksel_rate {
  77. u32 val;
  78. u8 div;
  79. u8 flags;
  80. };
  81. /**
  82. * struct clksel - available parent clocks, and a pointer to their divisors
  83. * @parent: struct clk * to a possible parent clock
  84. * @rates: available divisors for this parent clock
  85. *
  86. * A struct clksel is always associated with one or more struct clks
  87. * and one or more struct clksel_rates.
  88. */
  89. struct clksel {
  90. struct clk *parent;
  91. const struct clksel_rate *rates;
  92. };
  93. /**
  94. * struct dpll_data - DPLL registers and integration data
  95. * @mult_div1_reg: register containing the DPLL M and N bitfields
  96. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  97. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  98. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  99. * @clk_ref: struct clk pointer to the clock's reference clock input
  100. * @control_reg: register containing the DPLL mode bitfield
  101. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  102. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  103. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  104. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  105. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  106. * @min_divider: minimum valid non-bypass divider value (actual)
  107. * @max_divider: maximum valid non-bypass divider value (actual)
  108. * @modes: possible values of @enable_mask
  109. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  110. * @idlest_reg: register containing the DPLL idle status bitfield
  111. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  112. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  113. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  114. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  115. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  116. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  117. * @flags: DPLL type/features (see below)
  118. *
  119. * Possible values for @flags:
  120. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  121. *
  122. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  123. *
  124. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  125. * correct to only have one @clk_bypass pointer.
  126. *
  127. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  128. * @last_rounded_n) should be separated from the runtime-fixed fields
  129. * and placed into a different structure, so that the runtime-fixed data
  130. * can be placed into read-only space.
  131. */
  132. struct dpll_data {
  133. void __iomem *mult_div1_reg;
  134. u32 mult_mask;
  135. u32 div1_mask;
  136. struct clk *clk_bypass;
  137. struct clk *clk_ref;
  138. void __iomem *control_reg;
  139. u32 enable_mask;
  140. unsigned long last_rounded_rate;
  141. u16 last_rounded_m;
  142. u16 max_multiplier;
  143. u8 last_rounded_n;
  144. u8 min_divider;
  145. u16 max_divider;
  146. u8 modes;
  147. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  148. void __iomem *autoidle_reg;
  149. void __iomem *idlest_reg;
  150. u32 autoidle_mask;
  151. u32 freqsel_mask;
  152. u32 idlest_mask;
  153. u32 dco_mask;
  154. u32 sddiv_mask;
  155. u8 auto_recal_bit;
  156. u8 recal_en_bit;
  157. u8 recal_st_bit;
  158. u8 flags;
  159. # endif
  160. };
  161. #endif
  162. /*
  163. * struct clk.flags possibilities
  164. *
  165. * XXX document the rest of the clock flags here
  166. *
  167. * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
  168. * bits share the same register. This flag allows the
  169. * omap4_dpllmx*() code to determine which GATE_CTRL bit field
  170. * should be used. This is a temporary solution - a better approach
  171. * would be to associate clock type-specific data with the clock,
  172. * similar to the struct dpll_data approach.
  173. */
  174. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  175. #define CLOCK_IDLE_CONTROL (1 << 1)
  176. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  177. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  178. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  179. #define CLOCK_CLKOUTX2 (1 << 5)
  180. /**
  181. * struct clk - OMAP struct clk
  182. * @node: list_head connecting this clock into the full clock list
  183. * @ops: struct clkops * for this clock
  184. * @name: the name of the clock in the hardware (used in hwmod data and debug)
  185. * @parent: pointer to this clock's parent struct clk
  186. * @children: list_head connecting to the child clks' @sibling list_heads
  187. * @sibling: list_head connecting this clk to its parent clk's @children
  188. * @rate: current clock rate
  189. * @enable_reg: register to write to enable the clock (see @enable_bit)
  190. * @recalc: fn ptr that returns the clock's current rate
  191. * @set_rate: fn ptr that can change the clock's current rate
  192. * @round_rate: fn ptr that can round the clock's current rate
  193. * @init: fn ptr to do clock-specific initialization
  194. * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
  195. * @usecount: number of users that have requested this clock to be enabled
  196. * @fixed_div: when > 0, this clock's rate is its parent's rate / @fixed_div
  197. * @flags: see "struct clk.flags possibilities" above
  198. * @clksel_reg: for clksel clks, register va containing src/divisor select
  199. * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
  200. * @clksel: for clksel clks, pointer to struct clksel for this clock
  201. * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
  202. * @clkdm_name: clockdomain name that this clock is contained in
  203. * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
  204. * @rate_offset: bitshift for rate selection bitfield (OMAP1 only)
  205. * @src_offset: bitshift for source selection bitfield (OMAP1 only)
  206. *
  207. * XXX @rate_offset, @src_offset should probably be removed and OMAP1
  208. * clock code converted to use clksel.
  209. *
  210. * XXX @usecount is poorly named. It should be "enable_count" or
  211. * something similar. "users" in the description refers to kernel
  212. * code (core code or drivers) that have called clk_enable() and not
  213. * yet called clk_disable(); the usecount of parent clocks is also
  214. * incremented by the clock code when clk_enable() is called on child
  215. * clocks and decremented by the clock code when clk_disable() is
  216. * called on child clocks.
  217. *
  218. * XXX @clkdm, @usecount, @children, @sibling should be marked for
  219. * internal use only.
  220. *
  221. * @children and @sibling are used to optimize parent-to-child clock
  222. * tree traversals. (child-to-parent traversals use @parent.)
  223. *
  224. * XXX The notion of the clock's current rate probably needs to be
  225. * separated from the clock's target rate.
  226. */
  227. struct clk {
  228. struct list_head node;
  229. const struct clkops *ops;
  230. const char *name;
  231. struct clk *parent;
  232. struct list_head children;
  233. struct list_head sibling; /* node for children */
  234. unsigned long rate;
  235. void __iomem *enable_reg;
  236. unsigned long (*recalc)(struct clk *);
  237. int (*set_rate)(struct clk *, unsigned long);
  238. long (*round_rate)(struct clk *, unsigned long);
  239. void (*init)(struct clk *);
  240. u8 enable_bit;
  241. s8 usecount;
  242. u8 fixed_div;
  243. u8 flags;
  244. #ifdef CONFIG_ARCH_OMAP2PLUS
  245. void __iomem *clksel_reg;
  246. u32 clksel_mask;
  247. const struct clksel *clksel;
  248. struct dpll_data *dpll_data;
  249. const char *clkdm_name;
  250. struct clockdomain *clkdm;
  251. #else
  252. u8 rate_offset;
  253. u8 src_offset;
  254. #endif
  255. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  256. struct dentry *dent; /* For visible tree hierarchy */
  257. #endif
  258. };
  259. struct cpufreq_frequency_table;
  260. struct clk_functions {
  261. int (*clk_enable)(struct clk *clk);
  262. void (*clk_disable)(struct clk *clk);
  263. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  264. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  265. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  266. void (*clk_allow_idle)(struct clk *clk);
  267. void (*clk_deny_idle)(struct clk *clk);
  268. void (*clk_disable_unused)(struct clk *clk);
  269. #ifdef CONFIG_CPU_FREQ
  270. void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
  271. void (*clk_exit_cpufreq_table)(struct cpufreq_frequency_table **);
  272. #endif
  273. };
  274. extern int mpurate;
  275. extern int clk_init(struct clk_functions *custom_clocks);
  276. extern void clk_preinit(struct clk *clk);
  277. extern int clk_register(struct clk *clk);
  278. extern void clk_reparent(struct clk *child, struct clk *parent);
  279. extern void clk_unregister(struct clk *clk);
  280. extern void propagate_rate(struct clk *clk);
  281. extern void recalculate_root_clocks(void);
  282. extern unsigned long followparent_recalc(struct clk *clk);
  283. extern void clk_enable_init_clocks(void);
  284. unsigned long omap_fixed_divisor_recalc(struct clk *clk);
  285. #ifdef CONFIG_CPU_FREQ
  286. extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
  287. extern void clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
  288. #endif
  289. extern struct clk *omap_clk_get_by_name(const char *name);
  290. extern int omap_clk_enable_autoidle_all(void);
  291. extern int omap_clk_disable_autoidle_all(void);
  292. extern const struct clkops clkops_null;
  293. extern struct clk dummy_ck;
  294. #endif