tzic.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/device.h>
  15. #include <linux/errno.h>
  16. #include <linux/io.h>
  17. #include <asm/mach/irq.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include "irq-common.h"
  21. /*
  22. *****************************************
  23. * TZIC Registers *
  24. *****************************************
  25. */
  26. #define TZIC_INTCNTL 0x0000 /* Control register */
  27. #define TZIC_INTTYPE 0x0004 /* Controller Type register */
  28. #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
  29. #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
  30. #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
  31. #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
  32. #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
  33. #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
  34. #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
  35. #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
  36. #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
  37. #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
  38. #define TZIC_PND0 0x0D00 /* Pending Register 0 */
  39. #define TZIC_HIPND0 0x0D80 /* High Priority Pending Register */
  40. #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
  41. #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
  42. #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
  43. void __iomem *tzic_base; /* Used as irq controller base in entry-macro.S */
  44. #define TZIC_NUM_IRQS 128
  45. #ifdef CONFIG_FIQ
  46. static int tzic_set_irq_fiq(unsigned int irq, unsigned int type)
  47. {
  48. unsigned int index, mask, value;
  49. index = irq >> 5;
  50. if (unlikely(index >= 4))
  51. return -EINVAL;
  52. mask = 1U << (irq & 0x1F);
  53. value = __raw_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
  54. if (type)
  55. value &= ~mask;
  56. __raw_writel(value, tzic_base + TZIC_INTSEC0(index));
  57. return 0;
  58. }
  59. #else
  60. #define tzic_set_irq_fiq NULL
  61. #endif
  62. static unsigned int *wakeup_intr[4];
  63. static __init void tzic_init_gc(unsigned int irq_start)
  64. {
  65. struct irq_chip_generic *gc;
  66. struct irq_chip_type *ct;
  67. int idx = irq_start >> 5;
  68. gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
  69. handle_level_irq);
  70. gc->private = tzic_set_irq_fiq;
  71. gc->wake_enabled = IRQ_MSK(32);
  72. wakeup_intr[idx] = &gc->wake_active;
  73. ct = gc->chip_types;
  74. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  75. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  76. ct->chip.irq_set_wake = irq_gc_set_wake;
  77. ct->regs.disable = TZIC_ENCLEAR0(idx);
  78. ct->regs.enable = TZIC_ENSET0(idx);
  79. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  80. }
  81. /*
  82. * This function initializes the TZIC hardware and disables all the
  83. * interrupts. It registers the interrupt enable and disable functions
  84. * to the kernel for each interrupt source.
  85. */
  86. void __init tzic_init_irq(void __iomem *irqbase)
  87. {
  88. int i;
  89. tzic_base = irqbase;
  90. /* put the TZIC into the reset value with
  91. * all interrupts disabled
  92. */
  93. i = __raw_readl(tzic_base + TZIC_INTCNTL);
  94. __raw_writel(0x80010001, tzic_base + TZIC_INTCNTL);
  95. __raw_writel(0x1f, tzic_base + TZIC_PRIOMASK);
  96. __raw_writel(0x02, tzic_base + TZIC_SYNCCTRL);
  97. for (i = 0; i < 4; i++)
  98. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
  99. /* disable all interrupts */
  100. for (i = 0; i < 4; i++)
  101. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
  102. /* all IRQ no FIQ Warning :: No selection */
  103. for (i = 0; i < TZIC_NUM_IRQS; i += 32)
  104. tzic_init_gc(i);
  105. #ifdef CONFIG_FIQ
  106. /* Initialize FIQ */
  107. init_FIQ();
  108. #endif
  109. pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
  110. }
  111. /**
  112. * tzic_enable_wake() - enable wakeup interrupt
  113. *
  114. * @param is_idle 1 if called in idle loop (ENSET0 register);
  115. * 0 to be used when called from low power entry
  116. * @return 0 if successful; non-zero otherwise
  117. */
  118. int tzic_enable_wake(int is_idle)
  119. {
  120. unsigned int i, v;
  121. __raw_writel(1, tzic_base + TZIC_DSMINT);
  122. if (unlikely(__raw_readl(tzic_base + TZIC_DSMINT) == 0))
  123. return -EAGAIN;
  124. for (i = 0; i < 4; i++) {
  125. v = is_idle ? __raw_readl(tzic_base + TZIC_ENSET0(i)) :
  126. *wakeup_intr[i];
  127. __raw_writel(v, tzic_base + TZIC_WAKEUP0(i));
  128. }
  129. return 0;
  130. }