tlb-v7.S 2.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283
  1. /*
  2. * linux/arch/arm/mm/tlb-v7.S
  3. *
  4. * Copyright (C) 1997-2002 Russell King
  5. * Modified for ARMv7 by Catalin Marinas
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * ARM architecture version 6 TLB handling functions.
  12. * These assume a split I/D TLB.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/assembler.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/page.h>
  19. #include <asm/tlbflush.h>
  20. #include "proc-macros.S"
  21. /*
  22. * v7wbi_flush_user_tlb_range(start, end, vma)
  23. *
  24. * Invalidate a range of TLB entries in the specified address space.
  25. *
  26. * - start - start address (may not be aligned)
  27. * - end - end address (exclusive, may not be aligned)
  28. * - vma - vma_struct describing address range
  29. *
  30. * It is assumed that:
  31. * - the "Invalidate single entry" instruction will invalidate
  32. * both the I and the D TLBs on Harvard-style TLBs
  33. */
  34. ENTRY(v7wbi_flush_user_tlb_range)
  35. vma_vm_mm r3, r2 @ get vma->vm_mm
  36. mmid r3, r3 @ get vm_mm->context.id
  37. dsb
  38. mov r0, r0, lsr #PAGE_SHIFT @ align address
  39. mov r1, r1, lsr #PAGE_SHIFT
  40. asid r3, r3 @ mask ASID
  41. orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
  42. mov r1, r1, lsl #PAGE_SHIFT
  43. 1:
  44. ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
  45. ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
  46. add r0, r0, #PAGE_SZ
  47. cmp r0, r1
  48. blo 1b
  49. dsb
  50. mov pc, lr
  51. ENDPROC(v7wbi_flush_user_tlb_range)
  52. /*
  53. * v7wbi_flush_kern_tlb_range(start,end)
  54. *
  55. * Invalidate a range of kernel TLB entries
  56. *
  57. * - start - start address (may not be aligned)
  58. * - end - end address (exclusive, may not be aligned)
  59. */
  60. ENTRY(v7wbi_flush_kern_tlb_range)
  61. dsb
  62. mov r0, r0, lsr #PAGE_SHIFT @ align address
  63. mov r1, r1, lsr #PAGE_SHIFT
  64. mov r0, r0, lsl #PAGE_SHIFT
  65. mov r1, r1, lsl #PAGE_SHIFT
  66. 1:
  67. ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
  68. ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
  69. add r0, r0, #PAGE_SZ
  70. cmp r0, r1
  71. blo 1b
  72. dsb
  73. isb
  74. mov pc, lr
  75. ENDPROC(v7wbi_flush_kern_tlb_range)
  76. __INIT
  77. /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
  78. define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp