proc-v6.S 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/linkage.h>
  15. #include <asm/assembler.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/hwcap.h>
  18. #include <asm/pgtable-hwdef.h>
  19. #include <asm/pgtable.h>
  20. #include "proc-macros.S"
  21. #define D_CACHE_LINE_SIZE 32
  22. #define TTB_C (1 << 0)
  23. #define TTB_S (1 << 1)
  24. #define TTB_IMP (1 << 2)
  25. #define TTB_RGN_NC (0 << 3)
  26. #define TTB_RGN_WBWA (1 << 3)
  27. #define TTB_RGN_WT (2 << 3)
  28. #define TTB_RGN_WB (3 << 3)
  29. #define TTB_FLAGS_UP TTB_RGN_WBWA
  30. #define PMD_FLAGS_UP PMD_SECT_WB
  31. #define TTB_FLAGS_SMP TTB_RGN_WBWA|TTB_S
  32. #define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
  33. ENTRY(cpu_v6_proc_init)
  34. mov pc, lr
  35. ENTRY(cpu_v6_proc_fin)
  36. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  37. bic r0, r0, #0x1000 @ ...i............
  38. bic r0, r0, #0x0006 @ .............ca.
  39. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  40. mov pc, lr
  41. /*
  42. * cpu_v6_reset(loc)
  43. *
  44. * Perform a soft reset of the system. Put the CPU into the
  45. * same state as it would be if it had been reset, and branch
  46. * to what would be the reset vector.
  47. *
  48. * - loc - location to jump to for soft reset
  49. */
  50. .align 5
  51. ENTRY(cpu_v6_reset)
  52. mrc p15, 0, r1, c1, c0, 0 @ ctrl register
  53. bic r1, r1, #0x1 @ ...............m
  54. mcr p15, 0, r1, c1, c0, 0 @ disable MMU
  55. mov r1, #0
  56. mcr p15, 0, r1, c7, c5, 4 @ ISB
  57. mov pc, r0
  58. /*
  59. * cpu_v6_do_idle()
  60. *
  61. * Idle the processor (eg, wait for interrupt).
  62. *
  63. * IRQs are already disabled.
  64. */
  65. ENTRY(cpu_v6_do_idle)
  66. mov r1, #0
  67. mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
  68. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  69. mov pc, lr
  70. ENTRY(cpu_v6_dcache_clean_area)
  71. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  72. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  73. add r0, r0, #D_CACHE_LINE_SIZE
  74. subs r1, r1, #D_CACHE_LINE_SIZE
  75. bhi 1b
  76. #endif
  77. mov pc, lr
  78. /*
  79. * cpu_arm926_switch_mm(pgd_phys, tsk)
  80. *
  81. * Set the translation table base pointer to be pgd_phys
  82. *
  83. * - pgd_phys - physical address of new TTB
  84. *
  85. * It is assumed that:
  86. * - we are not using split page tables
  87. */
  88. ENTRY(cpu_v6_switch_mm)
  89. #ifdef CONFIG_MMU
  90. mov r2, #0
  91. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  92. ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
  93. ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
  94. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  95. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  96. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  97. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  98. #endif
  99. mov pc, lr
  100. /*
  101. * cpu_v6_set_pte_ext(ptep, pte, ext)
  102. *
  103. * Set a level 2 translation table entry.
  104. *
  105. * - ptep - pointer to level 2 translation table entry
  106. * (hardware version is stored at -1024 bytes)
  107. * - pte - PTE value to store
  108. * - ext - value for extended PTE bits
  109. */
  110. armv6_mt_table cpu_v6
  111. ENTRY(cpu_v6_set_pte_ext)
  112. #ifdef CONFIG_MMU
  113. armv6_set_pte_ext cpu_v6
  114. #endif
  115. mov pc, lr
  116. /* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */
  117. .globl cpu_v6_suspend_size
  118. .equ cpu_v6_suspend_size, 4 * 8
  119. #ifdef CONFIG_PM_SLEEP
  120. ENTRY(cpu_v6_do_suspend)
  121. stmfd sp!, {r4 - r11, lr}
  122. mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
  123. mrc p15, 0, r5, c13, c0, 1 @ Context ID
  124. mrc p15, 0, r6, c3, c0, 0 @ Domain ID
  125. mrc p15, 0, r7, c2, c0, 0 @ Translation table base 0
  126. mrc p15, 0, r8, c2, c0, 1 @ Translation table base 1
  127. mrc p15, 0, r9, c1, c0, 1 @ auxiliary control register
  128. mrc p15, 0, r10, c1, c0, 2 @ co-processor access control
  129. mrc p15, 0, r11, c1, c0, 0 @ control register
  130. stmia r0, {r4 - r11}
  131. ldmfd sp!, {r4- r11, pc}
  132. ENDPROC(cpu_v6_do_suspend)
  133. ENTRY(cpu_v6_do_resume)
  134. mov ip, #0
  135. mcr p15, 0, ip, c7, c14, 0 @ clean+invalidate D cache
  136. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  137. mcr p15, 0, ip, c7, c15, 0 @ clean+invalidate cache
  138. mcr p15, 0, ip, c7, c10, 4 @ drain write buffer
  139. ldmia r0, {r4 - r11}
  140. mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
  141. mcr p15, 0, r5, c13, c0, 1 @ Context ID
  142. mcr p15, 0, r6, c3, c0, 0 @ Domain ID
  143. mcr p15, 0, r7, c2, c0, 0 @ Translation table base 0
  144. mcr p15, 0, r8, c2, c0, 1 @ Translation table base 1
  145. mcr p15, 0, r9, c1, c0, 1 @ auxiliary control register
  146. mcr p15, 0, r10, c1, c0, 2 @ co-processor access control
  147. mcr p15, 0, ip, c2, c0, 2 @ TTB control register
  148. mcr p15, 0, ip, c7, c5, 4 @ ISB
  149. mov r0, r11 @ control register
  150. mov r2, r7, lsr #14 @ get TTB0 base
  151. mov r2, r2, lsl #14
  152. ldr r3, cpu_resume_l1_flags
  153. b cpu_resume_mmu
  154. ENDPROC(cpu_v6_do_resume)
  155. cpu_resume_l1_flags:
  156. ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
  157. ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
  158. #endif
  159. string cpu_v6_name, "ARMv6-compatible processor"
  160. .align
  161. __CPUINIT
  162. /*
  163. * __v6_setup
  164. *
  165. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  166. * on. Return in r0 the new CP15 C1 control register setting.
  167. *
  168. * We automatically detect if we have a Harvard cache, and use the
  169. * Harvard cache control instructions insead of the unified cache
  170. * control instructions.
  171. *
  172. * This should be able to cover all ARMv6 cores.
  173. *
  174. * It is assumed that:
  175. * - cache type register is implemented
  176. */
  177. __v6_setup:
  178. #ifdef CONFIG_SMP
  179. ALT_SMP(mrc p15, 0, r0, c1, c0, 1) @ Enable SMP/nAMP mode
  180. ALT_UP(nop)
  181. orr r0, r0, #0x20
  182. ALT_SMP(mcr p15, 0, r0, c1, c0, 1)
  183. ALT_UP(nop)
  184. #endif
  185. mov r0, #0
  186. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  187. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  188. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  189. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  190. #ifdef CONFIG_MMU
  191. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  192. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  193. ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
  194. ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
  195. ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
  196. ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
  197. mcr p15, 0, r8, c2, c0, 1 @ load TTB1
  198. #endif /* CONFIG_MMU */
  199. adr r5, v6_crval
  200. ldmia r5, {r5, r6}
  201. #ifdef CONFIG_CPU_ENDIAN_BE8
  202. orr r6, r6, #1 << 25 @ big-endian page tables
  203. #endif
  204. mrc p15, 0, r0, c1, c0, 0 @ read control register
  205. bic r0, r0, r5 @ clear bits them
  206. orr r0, r0, r6 @ set them
  207. mov pc, lr @ return to head.S:__ret
  208. /*
  209. * V X F I D LR
  210. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  211. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  212. * 0 110 0011 1.00 .111 1101 < we want
  213. */
  214. .type v6_crval, #object
  215. v6_crval:
  216. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  217. __INITDATA
  218. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  219. define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1
  220. .section ".rodata"
  221. string cpu_arch_name, "armv6"
  222. string cpu_elf_name, "v6"
  223. .align
  224. .section ".proc.info.init", #alloc, #execinstr
  225. /*
  226. * Match any ARMv6 processor core.
  227. */
  228. .type __v6_proc_info, #object
  229. __v6_proc_info:
  230. .long 0x0007b000
  231. .long 0x0007f000
  232. ALT_SMP(.long \
  233. PMD_TYPE_SECT | \
  234. PMD_SECT_AP_WRITE | \
  235. PMD_SECT_AP_READ | \
  236. PMD_FLAGS_SMP)
  237. ALT_UP(.long \
  238. PMD_TYPE_SECT | \
  239. PMD_SECT_AP_WRITE | \
  240. PMD_SECT_AP_READ | \
  241. PMD_FLAGS_UP)
  242. .long PMD_TYPE_SECT | \
  243. PMD_SECT_XN | \
  244. PMD_SECT_AP_WRITE | \
  245. PMD_SECT_AP_READ
  246. b __v6_setup
  247. .long cpu_arch_name
  248. .long cpu_elf_name
  249. /* See also feat_v6_fixup() for HWCAP_TLS */
  250. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
  251. .long cpu_v6_name
  252. .long v6_processor_functions
  253. .long v6wbi_tlb_fns
  254. .long v6_user_fns
  255. .long v6_cache_fns
  256. .size __v6_proc_info, . - __v6_proc_info