proc-arm946.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /*
  2. * linux/arch/arm/mm/arm946.S: utility functions for ARM946E-S
  3. *
  4. * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
  5. *
  6. * (Many of cache codes are from proc-arm926.S)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/ptrace.h>
  20. #include "proc-macros.S"
  21. /*
  22. * ARM946E-S is synthesizable to have 0KB to 1MB sized D-Cache,
  23. * comprising 256 lines of 32 bytes (8 words).
  24. */
  25. #define CACHE_DSIZE (CONFIG_CPU_DCACHE_SIZE) /* typically 8KB. */
  26. #define CACHE_DLINESIZE 32 /* fixed */
  27. #define CACHE_DSEGMENTS 4 /* fixed */
  28. #define CACHE_DENTRIES (CACHE_DSIZE / CACHE_DSEGMENTS / CACHE_DLINESIZE)
  29. #define CACHE_DLIMIT (CACHE_DSIZE * 4) /* benchmark needed */
  30. .text
  31. /*
  32. * cpu_arm946_proc_init()
  33. * cpu_arm946_switch_mm()
  34. *
  35. * These are not required.
  36. */
  37. ENTRY(cpu_arm946_proc_init)
  38. ENTRY(cpu_arm946_switch_mm)
  39. mov pc, lr
  40. /*
  41. * cpu_arm946_proc_fin()
  42. */
  43. ENTRY(cpu_arm946_proc_fin)
  44. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  45. bic r0, r0, #0x00001000 @ i-cache
  46. bic r0, r0, #0x00000004 @ d-cache
  47. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  48. mov pc, lr
  49. /*
  50. * cpu_arm946_reset(loc)
  51. * Params : r0 = address to jump to
  52. * Notes : This sets up everything for a reset
  53. */
  54. ENTRY(cpu_arm946_reset)
  55. mov ip, #0
  56. mcr p15, 0, ip, c7, c5, 0 @ flush I cache
  57. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  58. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  59. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  60. bic ip, ip, #0x00000005 @ .............c.p
  61. bic ip, ip, #0x00001000 @ i-cache
  62. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  63. mov pc, r0
  64. /*
  65. * cpu_arm946_do_idle()
  66. */
  67. .align 5
  68. ENTRY(cpu_arm946_do_idle)
  69. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  70. mov pc, lr
  71. /*
  72. * flush_icache_all()
  73. *
  74. * Unconditionally clean and invalidate the entire icache.
  75. */
  76. ENTRY(arm946_flush_icache_all)
  77. mov r0, #0
  78. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  79. mov pc, lr
  80. ENDPROC(arm946_flush_icache_all)
  81. /*
  82. * flush_user_cache_all()
  83. */
  84. ENTRY(arm946_flush_user_cache_all)
  85. /* FALLTHROUGH */
  86. /*
  87. * flush_kern_cache_all()
  88. *
  89. * Clean and invalidate the entire cache.
  90. */
  91. ENTRY(arm946_flush_kern_cache_all)
  92. mov r2, #VM_EXEC
  93. mov ip, #0
  94. __flush_whole_cache:
  95. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  96. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  97. #else
  98. mov r1, #(CACHE_DSEGMENTS - 1) << 29 @ 4 segments
  99. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 4 @ n entries
  100. 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
  101. subs r3, r3, #1 << 4
  102. bcs 2b @ entries n to 0
  103. subs r1, r1, #1 << 29
  104. bcs 1b @ segments 3 to 0
  105. #endif
  106. tst r2, #VM_EXEC
  107. mcrne p15, 0, ip, c7, c5, 0 @ flush I cache
  108. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  109. mov pc, lr
  110. /*
  111. * flush_user_cache_range(start, end, flags)
  112. *
  113. * Clean and invalidate a range of cache entries in the
  114. * specified address range.
  115. *
  116. * - start - start address (inclusive)
  117. * - end - end address (exclusive)
  118. * - flags - vm_flags describing address space
  119. * (same as arm926)
  120. */
  121. ENTRY(arm946_flush_user_cache_range)
  122. mov ip, #0
  123. sub r3, r1, r0 @ calculate total size
  124. cmp r3, #CACHE_DLIMIT
  125. bhs __flush_whole_cache
  126. 1: tst r2, #VM_EXEC
  127. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  128. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  129. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  130. add r0, r0, #CACHE_DLINESIZE
  131. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  132. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  133. add r0, r0, #CACHE_DLINESIZE
  134. #else
  135. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  136. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  137. add r0, r0, #CACHE_DLINESIZE
  138. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  139. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  140. add r0, r0, #CACHE_DLINESIZE
  141. #endif
  142. cmp r0, r1
  143. blo 1b
  144. tst r2, #VM_EXEC
  145. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  146. mov pc, lr
  147. /*
  148. * coherent_kern_range(start, end)
  149. *
  150. * Ensure coherency between the Icache and the Dcache in the
  151. * region described by start, end. If you have non-snooping
  152. * Harvard caches, you need to implement this function.
  153. *
  154. * - start - virtual start address
  155. * - end - virtual end address
  156. */
  157. ENTRY(arm946_coherent_kern_range)
  158. /* FALLTHROUGH */
  159. /*
  160. * coherent_user_range(start, end)
  161. *
  162. * Ensure coherency between the Icache and the Dcache in the
  163. * region described by start, end. If you have non-snooping
  164. * Harvard caches, you need to implement this function.
  165. *
  166. * - start - virtual start address
  167. * - end - virtual end address
  168. * (same as arm926)
  169. */
  170. ENTRY(arm946_coherent_user_range)
  171. bic r0, r0, #CACHE_DLINESIZE - 1
  172. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  173. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  174. add r0, r0, #CACHE_DLINESIZE
  175. cmp r0, r1
  176. blo 1b
  177. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  178. mov pc, lr
  179. /*
  180. * flush_kern_dcache_area(void *addr, size_t size)
  181. *
  182. * Ensure no D cache aliasing occurs, either with itself or
  183. * the I cache
  184. *
  185. * - addr - kernel address
  186. * - size - region size
  187. * (same as arm926)
  188. */
  189. ENTRY(arm946_flush_kern_dcache_area)
  190. add r1, r0, r1
  191. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  192. add r0, r0, #CACHE_DLINESIZE
  193. cmp r0, r1
  194. blo 1b
  195. mov r0, #0
  196. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  197. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  198. mov pc, lr
  199. /*
  200. * dma_inv_range(start, end)
  201. *
  202. * Invalidate (discard) the specified virtual address range.
  203. * May not write back any entries. If 'start' or 'end'
  204. * are not cache line aligned, those lines must be written
  205. * back.
  206. *
  207. * - start - virtual start address
  208. * - end - virtual end address
  209. * (same as arm926)
  210. */
  211. arm946_dma_inv_range:
  212. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  213. tst r0, #CACHE_DLINESIZE - 1
  214. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  215. tst r1, #CACHE_DLINESIZE - 1
  216. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  217. #endif
  218. bic r0, r0, #CACHE_DLINESIZE - 1
  219. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  220. add r0, r0, #CACHE_DLINESIZE
  221. cmp r0, r1
  222. blo 1b
  223. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  224. mov pc, lr
  225. /*
  226. * dma_clean_range(start, end)
  227. *
  228. * Clean the specified virtual address range.
  229. *
  230. * - start - virtual start address
  231. * - end - virtual end address
  232. *
  233. * (same as arm926)
  234. */
  235. arm946_dma_clean_range:
  236. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  237. bic r0, r0, #CACHE_DLINESIZE - 1
  238. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  239. add r0, r0, #CACHE_DLINESIZE
  240. cmp r0, r1
  241. blo 1b
  242. #endif
  243. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  244. mov pc, lr
  245. /*
  246. * dma_flush_range(start, end)
  247. *
  248. * Clean and invalidate the specified virtual address range.
  249. *
  250. * - start - virtual start address
  251. * - end - virtual end address
  252. *
  253. * (same as arm926)
  254. */
  255. ENTRY(arm946_dma_flush_range)
  256. bic r0, r0, #CACHE_DLINESIZE - 1
  257. 1:
  258. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  259. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  260. #else
  261. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  262. #endif
  263. add r0, r0, #CACHE_DLINESIZE
  264. cmp r0, r1
  265. blo 1b
  266. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  267. mov pc, lr
  268. /*
  269. * dma_map_area(start, size, dir)
  270. * - start - kernel virtual start address
  271. * - size - size of region
  272. * - dir - DMA direction
  273. */
  274. ENTRY(arm946_dma_map_area)
  275. add r1, r1, r0
  276. cmp r2, #DMA_TO_DEVICE
  277. beq arm946_dma_clean_range
  278. bcs arm946_dma_inv_range
  279. b arm946_dma_flush_range
  280. ENDPROC(arm946_dma_map_area)
  281. /*
  282. * dma_unmap_area(start, size, dir)
  283. * - start - kernel virtual start address
  284. * - size - size of region
  285. * - dir - DMA direction
  286. */
  287. ENTRY(arm946_dma_unmap_area)
  288. mov pc, lr
  289. ENDPROC(arm946_dma_unmap_area)
  290. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  291. define_cache_functions arm946
  292. ENTRY(cpu_arm946_dcache_clean_area)
  293. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  294. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  295. add r0, r0, #CACHE_DLINESIZE
  296. subs r1, r1, #CACHE_DLINESIZE
  297. bhi 1b
  298. #endif
  299. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  300. mov pc, lr
  301. __CPUINIT
  302. .type __arm946_setup, #function
  303. __arm946_setup:
  304. mov r0, #0
  305. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  306. mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
  307. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  308. mcr p15, 0, r0, c6, c3, 0 @ disable memory region 3~7
  309. mcr p15, 0, r0, c6, c4, 0
  310. mcr p15, 0, r0, c6, c5, 0
  311. mcr p15, 0, r0, c6, c6, 0
  312. mcr p15, 0, r0, c6, c7, 0
  313. mov r0, #0x0000003F @ base = 0, size = 4GB
  314. mcr p15, 0, r0, c6, c0, 0 @ set region 0, default
  315. ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
  316. ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
  317. mov r2, #10 @ 11 is the minimum (4KB)
  318. 1: add r2, r2, #1 @ area size *= 2
  319. mov r1, r1, lsr #1
  320. bne 1b @ count not zero r-shift
  321. orr r0, r0, r2, lsl #1 @ the region register value
  322. orr r0, r0, #1 @ set enable bit
  323. mcr p15, 0, r0, c6, c1, 0 @ set region 1, RAM
  324. ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
  325. ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
  326. mov r2, #10 @ 11 is the minimum (4KB)
  327. 1: add r2, r2, #1 @ area size *= 2
  328. mov r1, r1, lsr #1
  329. bne 1b @ count not zero r-shift
  330. orr r0, r0, r2, lsl #1 @ the region register value
  331. orr r0, r0, #1 @ set enable bit
  332. mcr p15, 0, r0, c6, c2, 0 @ set region 2, ROM/FLASH
  333. mov r0, #0x06
  334. mcr p15, 0, r0, c2, c0, 0 @ region 1,2 d-cacheable
  335. mcr p15, 0, r0, c2, c0, 1 @ region 1,2 i-cacheable
  336. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  337. mov r0, #0x00 @ disable whole write buffer
  338. #else
  339. mov r0, #0x02 @ region 1 write bufferred
  340. #endif
  341. mcr p15, 0, r0, c3, c0, 0
  342. /*
  343. * Access Permission Settings for future permission control by PU.
  344. *
  345. * priv. user
  346. * region 0 (whole) rw -- : b0001
  347. * region 1 (RAM) rw rw : b0011
  348. * region 2 (FLASH) rw r- : b0010
  349. * region 3~7 (none) -- -- : b0000
  350. */
  351. mov r0, #0x00000031
  352. orr r0, r0, #0x00000200
  353. mcr p15, 0, r0, c5, c0, 2 @ set data access permission
  354. mcr p15, 0, r0, c5, c0, 3 @ set inst. access permission
  355. mrc p15, 0, r0, c1, c0 @ get control register
  356. orr r0, r0, #0x00001000 @ I-cache
  357. orr r0, r0, #0x00000005 @ MPU/D-cache
  358. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  359. orr r0, r0, #0x00004000 @ .1.. .... .... ....
  360. #endif
  361. mov pc, lr
  362. .size __arm946_setup, . - __arm946_setup
  363. __INITDATA
  364. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  365. define_processor_functions arm946, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
  366. .section ".rodata"
  367. string cpu_arch_name, "armv5te"
  368. string cpu_elf_name, "v5t"
  369. string cpu_arm946_name, "ARM946E-S"
  370. .align
  371. .section ".proc.info.init", #alloc, #execinstr
  372. .type __arm946_proc_info,#object
  373. __arm946_proc_info:
  374. .long 0x41009460
  375. .long 0xff00fff0
  376. .long 0
  377. b __arm946_setup
  378. .long cpu_arch_name
  379. .long cpu_elf_name
  380. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  381. .long cpu_arm946_name
  382. .long arm946_processor_functions
  383. .long 0
  384. .long 0
  385. .long arm940_cache_fns
  386. .size __arm946_proc_info, . - __arm946_proc_info