proc-arm940.S 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * linux/arch/arm/mm/arm940.S: utility functions for ARM940T
  3. *
  4. * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/init.h>
  13. #include <asm/assembler.h>
  14. #include <asm/hwcap.h>
  15. #include <asm/pgtable-hwdef.h>
  16. #include <asm/pgtable.h>
  17. #include <asm/ptrace.h>
  18. #include "proc-macros.S"
  19. /* ARM940T has a 4KB DCache comprising 256 lines of 4 words */
  20. #define CACHE_DLINESIZE 16
  21. #define CACHE_DSEGMENTS 4
  22. #define CACHE_DENTRIES 64
  23. .text
  24. /*
  25. * cpu_arm940_proc_init()
  26. * cpu_arm940_switch_mm()
  27. *
  28. * These are not required.
  29. */
  30. ENTRY(cpu_arm940_proc_init)
  31. ENTRY(cpu_arm940_switch_mm)
  32. mov pc, lr
  33. /*
  34. * cpu_arm940_proc_fin()
  35. */
  36. ENTRY(cpu_arm940_proc_fin)
  37. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  38. bic r0, r0, #0x00001000 @ i-cache
  39. bic r0, r0, #0x00000004 @ d-cache
  40. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  41. mov pc, lr
  42. /*
  43. * cpu_arm940_reset(loc)
  44. * Params : r0 = address to jump to
  45. * Notes : This sets up everything for a reset
  46. */
  47. ENTRY(cpu_arm940_reset)
  48. mov ip, #0
  49. mcr p15, 0, ip, c7, c5, 0 @ flush I cache
  50. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  51. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  52. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  53. bic ip, ip, #0x00000005 @ .............c.p
  54. bic ip, ip, #0x00001000 @ i-cache
  55. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  56. mov pc, r0
  57. /*
  58. * cpu_arm940_do_idle()
  59. */
  60. .align 5
  61. ENTRY(cpu_arm940_do_idle)
  62. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  63. mov pc, lr
  64. /*
  65. * flush_icache_all()
  66. *
  67. * Unconditionally clean and invalidate the entire icache.
  68. */
  69. ENTRY(arm940_flush_icache_all)
  70. mov r0, #0
  71. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  72. mov pc, lr
  73. ENDPROC(arm940_flush_icache_all)
  74. /*
  75. * flush_user_cache_all()
  76. */
  77. ENTRY(arm940_flush_user_cache_all)
  78. /* FALLTHROUGH */
  79. /*
  80. * flush_kern_cache_all()
  81. *
  82. * Clean and invalidate the entire cache.
  83. */
  84. ENTRY(arm940_flush_kern_cache_all)
  85. mov r2, #VM_EXEC
  86. /* FALLTHROUGH */
  87. /*
  88. * flush_user_cache_range(start, end, flags)
  89. *
  90. * There is no efficient way to flush a range of cache entries
  91. * in the specified address range. Thus, flushes all.
  92. *
  93. * - start - start address (inclusive)
  94. * - end - end address (exclusive)
  95. * - flags - vm_flags describing address space
  96. */
  97. ENTRY(arm940_flush_user_cache_range)
  98. mov ip, #0
  99. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  100. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  101. #else
  102. mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
  103. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  104. 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
  105. subs r3, r3, #1 << 26
  106. bcs 2b @ entries 63 to 0
  107. subs r1, r1, #1 << 4
  108. bcs 1b @ segments 3 to 0
  109. #endif
  110. tst r2, #VM_EXEC
  111. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  112. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  113. mov pc, lr
  114. /*
  115. * coherent_kern_range(start, end)
  116. *
  117. * Ensure coherency between the Icache and the Dcache in the
  118. * region described by start, end. If you have non-snooping
  119. * Harvard caches, you need to implement this function.
  120. *
  121. * - start - virtual start address
  122. * - end - virtual end address
  123. */
  124. ENTRY(arm940_coherent_kern_range)
  125. /* FALLTHROUGH */
  126. /*
  127. * coherent_user_range(start, end)
  128. *
  129. * Ensure coherency between the Icache and the Dcache in the
  130. * region described by start, end. If you have non-snooping
  131. * Harvard caches, you need to implement this function.
  132. *
  133. * - start - virtual start address
  134. * - end - virtual end address
  135. */
  136. ENTRY(arm940_coherent_user_range)
  137. /* FALLTHROUGH */
  138. /*
  139. * flush_kern_dcache_area(void *addr, size_t size)
  140. *
  141. * Ensure no D cache aliasing occurs, either with itself or
  142. * the I cache
  143. *
  144. * - addr - kernel address
  145. * - size - region size
  146. */
  147. ENTRY(arm940_flush_kern_dcache_area)
  148. mov ip, #0
  149. mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
  150. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  151. 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
  152. subs r3, r3, #1 << 26
  153. bcs 2b @ entries 63 to 0
  154. subs r1, r1, #1 << 4
  155. bcs 1b @ segments 7 to 0
  156. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  157. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  158. mov pc, lr
  159. /*
  160. * dma_inv_range(start, end)
  161. *
  162. * There is no efficient way to invalidate a specifid virtual
  163. * address range. Thus, invalidates all.
  164. *
  165. * - start - virtual start address
  166. * - end - virtual end address
  167. */
  168. arm940_dma_inv_range:
  169. mov ip, #0
  170. mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
  171. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  172. 2: mcr p15, 0, r3, c7, c6, 2 @ flush D entry
  173. subs r3, r3, #1 << 26
  174. bcs 2b @ entries 63 to 0
  175. subs r1, r1, #1 << 4
  176. bcs 1b @ segments 7 to 0
  177. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  178. mov pc, lr
  179. /*
  180. * dma_clean_range(start, end)
  181. *
  182. * There is no efficient way to clean a specifid virtual
  183. * address range. Thus, cleans all.
  184. *
  185. * - start - virtual start address
  186. * - end - virtual end address
  187. */
  188. arm940_dma_clean_range:
  189. ENTRY(cpu_arm940_dcache_clean_area)
  190. mov ip, #0
  191. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  192. mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
  193. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  194. 2: mcr p15, 0, r3, c7, c10, 2 @ clean D entry
  195. subs r3, r3, #1 << 26
  196. bcs 2b @ entries 63 to 0
  197. subs r1, r1, #1 << 4
  198. bcs 1b @ segments 7 to 0
  199. #endif
  200. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  201. mov pc, lr
  202. /*
  203. * dma_flush_range(start, end)
  204. *
  205. * There is no efficient way to clean and invalidate a specifid
  206. * virtual address range.
  207. *
  208. * - start - virtual start address
  209. * - end - virtual end address
  210. */
  211. ENTRY(arm940_dma_flush_range)
  212. mov ip, #0
  213. mov r1, #(CACHE_DSEGMENTS - 1) << 4 @ 4 segments
  214. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  215. 2:
  216. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  217. mcr p15, 0, r3, c7, c14, 2 @ clean/flush D entry
  218. #else
  219. mcr p15, 0, r3, c7, c6, 2 @ invalidate D entry
  220. #endif
  221. subs r3, r3, #1 << 26
  222. bcs 2b @ entries 63 to 0
  223. subs r1, r1, #1 << 4
  224. bcs 1b @ segments 7 to 0
  225. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  226. mov pc, lr
  227. /*
  228. * dma_map_area(start, size, dir)
  229. * - start - kernel virtual start address
  230. * - size - size of region
  231. * - dir - DMA direction
  232. */
  233. ENTRY(arm940_dma_map_area)
  234. add r1, r1, r0
  235. cmp r2, #DMA_TO_DEVICE
  236. beq arm940_dma_clean_range
  237. bcs arm940_dma_inv_range
  238. b arm940_dma_flush_range
  239. ENDPROC(arm940_dma_map_area)
  240. /*
  241. * dma_unmap_area(start, size, dir)
  242. * - start - kernel virtual start address
  243. * - size - size of region
  244. * - dir - DMA direction
  245. */
  246. ENTRY(arm940_dma_unmap_area)
  247. mov pc, lr
  248. ENDPROC(arm940_dma_unmap_area)
  249. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  250. define_cache_functions arm940
  251. __CPUINIT
  252. .type __arm940_setup, #function
  253. __arm940_setup:
  254. mov r0, #0
  255. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  256. mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
  257. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  258. mcr p15, 0, r0, c6, c3, 0 @ disable data area 3~7
  259. mcr p15, 0, r0, c6, c4, 0
  260. mcr p15, 0, r0, c6, c5, 0
  261. mcr p15, 0, r0, c6, c6, 0
  262. mcr p15, 0, r0, c6, c7, 0
  263. mcr p15, 0, r0, c6, c3, 1 @ disable instruction area 3~7
  264. mcr p15, 0, r0, c6, c4, 1
  265. mcr p15, 0, r0, c6, c5, 1
  266. mcr p15, 0, r0, c6, c6, 1
  267. mcr p15, 0, r0, c6, c7, 1
  268. mov r0, #0x0000003F @ base = 0, size = 4GB
  269. mcr p15, 0, r0, c6, c0, 0 @ set area 0, default
  270. mcr p15, 0, r0, c6, c0, 1
  271. ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
  272. ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
  273. mov r2, #10 @ 11 is the minimum (4KB)
  274. 1: add r2, r2, #1 @ area size *= 2
  275. mov r1, r1, lsr #1
  276. bne 1b @ count not zero r-shift
  277. orr r0, r0, r2, lsl #1 @ the area register value
  278. orr r0, r0, #1 @ set enable bit
  279. mcr p15, 0, r0, c6, c1, 0 @ set area 1, RAM
  280. mcr p15, 0, r0, c6, c1, 1
  281. ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
  282. ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
  283. mov r2, #10 @ 11 is the minimum (4KB)
  284. 1: add r2, r2, #1 @ area size *= 2
  285. mov r1, r1, lsr #1
  286. bne 1b @ count not zero r-shift
  287. orr r0, r0, r2, lsl #1 @ the area register value
  288. orr r0, r0, #1 @ set enable bit
  289. mcr p15, 0, r0, c6, c2, 0 @ set area 2, ROM/FLASH
  290. mcr p15, 0, r0, c6, c2, 1
  291. mov r0, #0x06
  292. mcr p15, 0, r0, c2, c0, 0 @ Region 1&2 cacheable
  293. mcr p15, 0, r0, c2, c0, 1
  294. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  295. mov r0, #0x00 @ disable whole write buffer
  296. #else
  297. mov r0, #0x02 @ Region 1 write bufferred
  298. #endif
  299. mcr p15, 0, r0, c3, c0, 0
  300. mov r0, #0x10000
  301. sub r0, r0, #1 @ r0 = 0xffff
  302. mcr p15, 0, r0, c5, c0, 0 @ all read/write access
  303. mcr p15, 0, r0, c5, c0, 1
  304. mrc p15, 0, r0, c1, c0 @ get control register
  305. orr r0, r0, #0x00001000 @ I-cache
  306. orr r0, r0, #0x00000005 @ MPU/D-cache
  307. mov pc, lr
  308. .size __arm940_setup, . - __arm940_setup
  309. __INITDATA
  310. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  311. define_processor_functions arm940, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
  312. .section ".rodata"
  313. string cpu_arch_name, "armv4t"
  314. string cpu_elf_name, "v4"
  315. string cpu_arm940_name, "ARM940T"
  316. .align
  317. .section ".proc.info.init", #alloc, #execinstr
  318. .type __arm940_proc_info,#object
  319. __arm940_proc_info:
  320. .long 0x41009400
  321. .long 0xff00fff0
  322. .long 0
  323. b __arm940_setup
  324. .long cpu_arch_name
  325. .long cpu_elf_name
  326. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  327. .long cpu_arm940_name
  328. .long arm940_processor_functions
  329. .long 0
  330. .long 0
  331. .long arm940_cache_fns
  332. .size __arm940_proc_info, . - __arm940_proc_info