proc-arm925.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * linux/arch/arm/mm/arm925.S: MMU functions for ARM925
  3. *
  4. * Copyright (C) 1999,2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * Copyright (C) 2002 RidgeRun, Inc.
  7. * Copyright (C) 2002-2003 MontaVista Software, Inc.
  8. *
  9. * Update for Linux-2.6 and cache flush improvements
  10. * Copyright (C) 2004 Nokia Corporation by Tony Lindgren <tony@atomide.com>
  11. *
  12. * hacked for non-paged-MM by Hyok S. Choi, 2004.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. *
  28. *
  29. * These are the low level assembler for performing cache and TLB
  30. * functions on the arm925.
  31. *
  32. * CONFIG_CPU_ARM925_CPU_IDLE -> nohlt
  33. *
  34. * Some additional notes based on deciphering the TI TRM on OMAP-5910:
  35. *
  36. * NOTE1: The TI925T Configuration Register bit "D-cache clean and flush
  37. * entry mode" must be 0 to flush the entries in both segments
  38. * at once. This is the default value. See TRM 2-20 and 2-24 for
  39. * more information.
  40. *
  41. * NOTE2: Default is the "D-cache clean and flush entry mode". It looks
  42. * like the "Transparent mode" must be on for partial cache flushes
  43. * to work in this mode. This mode only works with 16-bit external
  44. * memory. See TRM 2-24 for more information.
  45. *
  46. * NOTE3: Write-back cache flushing seems to be flakey with devices using
  47. * direct memory access, such as USB OHCI. The workaround is to use
  48. * write-through cache with CONFIG_CPU_DCACHE_WRITETHROUGH (this is
  49. * the default for OMAP-1510).
  50. */
  51. #include <linux/linkage.h>
  52. #include <linux/init.h>
  53. #include <asm/assembler.h>
  54. #include <asm/hwcap.h>
  55. #include <asm/pgtable-hwdef.h>
  56. #include <asm/pgtable.h>
  57. #include <asm/page.h>
  58. #include <asm/ptrace.h>
  59. #include "proc-macros.S"
  60. /*
  61. * The size of one data cache line.
  62. */
  63. #define CACHE_DLINESIZE 16
  64. /*
  65. * The number of data cache segments.
  66. */
  67. #define CACHE_DSEGMENTS 2
  68. /*
  69. * The number of lines in a cache segment.
  70. */
  71. #define CACHE_DENTRIES 256
  72. /*
  73. * This is the size at which it becomes more efficient to
  74. * clean the whole cache, rather than using the individual
  75. * cache line maintenance instructions.
  76. */
  77. #define CACHE_DLIMIT 8192
  78. .text
  79. /*
  80. * cpu_arm925_proc_init()
  81. */
  82. ENTRY(cpu_arm925_proc_init)
  83. mov pc, lr
  84. /*
  85. * cpu_arm925_proc_fin()
  86. */
  87. ENTRY(cpu_arm925_proc_fin)
  88. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  89. bic r0, r0, #0x1000 @ ...i............
  90. bic r0, r0, #0x000e @ ............wca.
  91. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  92. mov pc, lr
  93. /*
  94. * cpu_arm925_reset(loc)
  95. *
  96. * Perform a soft reset of the system. Put the CPU into the
  97. * same state as it would be if it had been reset, and branch
  98. * to what would be the reset vector.
  99. *
  100. * loc: location to jump to for soft reset
  101. */
  102. .align 5
  103. ENTRY(cpu_arm925_reset)
  104. /* Send software reset to MPU and DSP */
  105. mov ip, #0xff000000
  106. orr ip, ip, #0x00fe0000
  107. orr ip, ip, #0x0000ce00
  108. mov r4, #1
  109. strh r4, [ip, #0x10]
  110. mov ip, #0
  111. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  112. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  113. #ifdef CONFIG_MMU
  114. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  115. #endif
  116. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  117. bic ip, ip, #0x000f @ ............wcam
  118. bic ip, ip, #0x1100 @ ...i...s........
  119. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  120. mov pc, r0
  121. /*
  122. * cpu_arm925_do_idle()
  123. *
  124. * Called with IRQs disabled
  125. */
  126. .align 10
  127. ENTRY(cpu_arm925_do_idle)
  128. mov r0, #0
  129. mrc p15, 0, r1, c1, c0, 0 @ Read control register
  130. mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
  131. bic r2, r1, #1 << 12
  132. mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
  133. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  134. mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
  135. mov pc, lr
  136. /*
  137. * flush_icache_all()
  138. *
  139. * Unconditionally clean and invalidate the entire icache.
  140. */
  141. ENTRY(arm925_flush_icache_all)
  142. mov r0, #0
  143. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  144. mov pc, lr
  145. ENDPROC(arm925_flush_icache_all)
  146. /*
  147. * flush_user_cache_all()
  148. *
  149. * Clean and invalidate all cache entries in a particular
  150. * address space.
  151. */
  152. ENTRY(arm925_flush_user_cache_all)
  153. /* FALLTHROUGH */
  154. /*
  155. * flush_kern_cache_all()
  156. *
  157. * Clean and invalidate the entire cache.
  158. */
  159. ENTRY(arm925_flush_kern_cache_all)
  160. mov r2, #VM_EXEC
  161. mov ip, #0
  162. __flush_whole_cache:
  163. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  164. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  165. #else
  166. /* Flush entries in both segments at once, see NOTE1 above */
  167. mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
  168. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  169. subs r3, r3, #1 << 4
  170. bcs 2b @ entries 255 to 0
  171. #endif
  172. tst r2, #VM_EXEC
  173. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  174. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  175. mov pc, lr
  176. /*
  177. * flush_user_cache_range(start, end, flags)
  178. *
  179. * Clean and invalidate a range of cache entries in the
  180. * specified address range.
  181. *
  182. * - start - start address (inclusive)
  183. * - end - end address (exclusive)
  184. * - flags - vm_flags describing address space
  185. */
  186. ENTRY(arm925_flush_user_cache_range)
  187. mov ip, #0
  188. sub r3, r1, r0 @ calculate total size
  189. cmp r3, #CACHE_DLIMIT
  190. bgt __flush_whole_cache
  191. 1: tst r2, #VM_EXEC
  192. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  193. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  194. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  195. add r0, r0, #CACHE_DLINESIZE
  196. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  197. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  198. add r0, r0, #CACHE_DLINESIZE
  199. #else
  200. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  201. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  202. add r0, r0, #CACHE_DLINESIZE
  203. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  204. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  205. add r0, r0, #CACHE_DLINESIZE
  206. #endif
  207. cmp r0, r1
  208. blo 1b
  209. tst r2, #VM_EXEC
  210. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  211. mov pc, lr
  212. /*
  213. * coherent_kern_range(start, end)
  214. *
  215. * Ensure coherency between the Icache and the Dcache in the
  216. * region described by start, end. If you have non-snooping
  217. * Harvard caches, you need to implement this function.
  218. *
  219. * - start - virtual start address
  220. * - end - virtual end address
  221. */
  222. ENTRY(arm925_coherent_kern_range)
  223. /* FALLTHROUGH */
  224. /*
  225. * coherent_user_range(start, end)
  226. *
  227. * Ensure coherency between the Icache and the Dcache in the
  228. * region described by start, end. If you have non-snooping
  229. * Harvard caches, you need to implement this function.
  230. *
  231. * - start - virtual start address
  232. * - end - virtual end address
  233. */
  234. ENTRY(arm925_coherent_user_range)
  235. bic r0, r0, #CACHE_DLINESIZE - 1
  236. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  237. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  238. add r0, r0, #CACHE_DLINESIZE
  239. cmp r0, r1
  240. blo 1b
  241. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  242. mov pc, lr
  243. /*
  244. * flush_kern_dcache_area(void *addr, size_t size)
  245. *
  246. * Ensure no D cache aliasing occurs, either with itself or
  247. * the I cache
  248. *
  249. * - addr - kernel address
  250. * - size - region size
  251. */
  252. ENTRY(arm925_flush_kern_dcache_area)
  253. add r1, r0, r1
  254. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  255. add r0, r0, #CACHE_DLINESIZE
  256. cmp r0, r1
  257. blo 1b
  258. mov r0, #0
  259. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  260. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  261. mov pc, lr
  262. /*
  263. * dma_inv_range(start, end)
  264. *
  265. * Invalidate (discard) the specified virtual address range.
  266. * May not write back any entries. If 'start' or 'end'
  267. * are not cache line aligned, those lines must be written
  268. * back.
  269. *
  270. * - start - virtual start address
  271. * - end - virtual end address
  272. *
  273. * (same as v4wb)
  274. */
  275. arm925_dma_inv_range:
  276. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  277. tst r0, #CACHE_DLINESIZE - 1
  278. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  279. tst r1, #CACHE_DLINESIZE - 1
  280. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  281. #endif
  282. bic r0, r0, #CACHE_DLINESIZE - 1
  283. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  284. add r0, r0, #CACHE_DLINESIZE
  285. cmp r0, r1
  286. blo 1b
  287. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  288. mov pc, lr
  289. /*
  290. * dma_clean_range(start, end)
  291. *
  292. * Clean the specified virtual address range.
  293. *
  294. * - start - virtual start address
  295. * - end - virtual end address
  296. *
  297. * (same as v4wb)
  298. */
  299. arm925_dma_clean_range:
  300. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  301. bic r0, r0, #CACHE_DLINESIZE - 1
  302. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  303. add r0, r0, #CACHE_DLINESIZE
  304. cmp r0, r1
  305. blo 1b
  306. #endif
  307. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  308. mov pc, lr
  309. /*
  310. * dma_flush_range(start, end)
  311. *
  312. * Clean and invalidate the specified virtual address range.
  313. *
  314. * - start - virtual start address
  315. * - end - virtual end address
  316. */
  317. ENTRY(arm925_dma_flush_range)
  318. bic r0, r0, #CACHE_DLINESIZE - 1
  319. 1:
  320. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  321. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  322. #else
  323. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  324. #endif
  325. add r0, r0, #CACHE_DLINESIZE
  326. cmp r0, r1
  327. blo 1b
  328. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  329. mov pc, lr
  330. /*
  331. * dma_map_area(start, size, dir)
  332. * - start - kernel virtual start address
  333. * - size - size of region
  334. * - dir - DMA direction
  335. */
  336. ENTRY(arm925_dma_map_area)
  337. add r1, r1, r0
  338. cmp r2, #DMA_TO_DEVICE
  339. beq arm925_dma_clean_range
  340. bcs arm925_dma_inv_range
  341. b arm925_dma_flush_range
  342. ENDPROC(arm925_dma_map_area)
  343. /*
  344. * dma_unmap_area(start, size, dir)
  345. * - start - kernel virtual start address
  346. * - size - size of region
  347. * - dir - DMA direction
  348. */
  349. ENTRY(arm925_dma_unmap_area)
  350. mov pc, lr
  351. ENDPROC(arm925_dma_unmap_area)
  352. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  353. define_cache_functions arm925
  354. ENTRY(cpu_arm925_dcache_clean_area)
  355. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  356. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  357. add r0, r0, #CACHE_DLINESIZE
  358. subs r1, r1, #CACHE_DLINESIZE
  359. bhi 1b
  360. #endif
  361. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  362. mov pc, lr
  363. /* =============================== PageTable ============================== */
  364. /*
  365. * cpu_arm925_switch_mm(pgd)
  366. *
  367. * Set the translation base pointer to be as described by pgd.
  368. *
  369. * pgd: new page tables
  370. */
  371. .align 5
  372. ENTRY(cpu_arm925_switch_mm)
  373. #ifdef CONFIG_MMU
  374. mov ip, #0
  375. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  376. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  377. #else
  378. /* Flush entries in bothe segments at once, see NOTE1 above */
  379. mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
  380. 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
  381. subs r3, r3, #1 << 4
  382. bcs 2b @ entries 255 to 0
  383. #endif
  384. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  385. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  386. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  387. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  388. #endif
  389. mov pc, lr
  390. /*
  391. * cpu_arm925_set_pte_ext(ptep, pte, ext)
  392. *
  393. * Set a PTE and flush it out
  394. */
  395. .align 5
  396. ENTRY(cpu_arm925_set_pte_ext)
  397. #ifdef CONFIG_MMU
  398. armv3_set_pte_ext
  399. mov r0, r0
  400. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  401. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  402. #endif
  403. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  404. #endif /* CONFIG_MMU */
  405. mov pc, lr
  406. __CPUINIT
  407. .type __arm925_setup, #function
  408. __arm925_setup:
  409. mov r0, #0
  410. #if defined(CONFIG_CPU_ICACHE_STREAMING_DISABLE)
  411. orr r0,r0,#1 << 7
  412. #endif
  413. /* Transparent on, D-cache clean & flush mode. See NOTE2 above */
  414. orr r0,r0,#1 << 1 @ transparent mode on
  415. mcr p15, 0, r0, c15, c1, 0 @ write TI config register
  416. mov r0, #0
  417. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  418. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  419. #ifdef CONFIG_MMU
  420. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  421. #endif
  422. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  423. mov r0, #4 @ disable write-back on caches explicitly
  424. mcr p15, 7, r0, c15, c0, 0
  425. #endif
  426. adr r5, arm925_crval
  427. ldmia r5, {r5, r6}
  428. mrc p15, 0, r0, c1, c0 @ get control register v4
  429. bic r0, r0, r5
  430. orr r0, r0, r6
  431. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  432. orr r0, r0, #0x4000 @ .1.. .... .... ....
  433. #endif
  434. mov pc, lr
  435. .size __arm925_setup, . - __arm925_setup
  436. /*
  437. * R
  438. * .RVI ZFRS BLDP WCAM
  439. * .011 0001 ..11 1101
  440. *
  441. */
  442. .type arm925_crval, #object
  443. arm925_crval:
  444. crval clear=0x00007f3f, mmuset=0x0000313d, ucset=0x00001130
  445. __INITDATA
  446. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  447. define_processor_functions arm925, dabort=v4t_early_abort, pabort=legacy_pabort
  448. .section ".rodata"
  449. string cpu_arch_name, "armv4t"
  450. string cpu_elf_name, "v4"
  451. string cpu_arm925_name, "ARM925T"
  452. .align
  453. .section ".proc.info.init", #alloc, #execinstr
  454. .macro arm925_proc_info name:req, cpu_val:req, cpu_mask:req, cpu_name:req, cache
  455. .type __\name\()_proc_info,#object
  456. __\name\()_proc_info:
  457. .long \cpu_val
  458. .long \cpu_mask
  459. .long PMD_TYPE_SECT | \
  460. PMD_BIT4 | \
  461. PMD_SECT_AP_WRITE | \
  462. PMD_SECT_AP_READ
  463. .long PMD_TYPE_SECT | \
  464. PMD_BIT4 | \
  465. PMD_SECT_AP_WRITE | \
  466. PMD_SECT_AP_READ
  467. b __arm925_setup
  468. .long cpu_arch_name
  469. .long cpu_elf_name
  470. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  471. .long cpu_arm925_name
  472. .long arm925_processor_functions
  473. .long v4wbi_tlb_fns
  474. .long v4wb_user_fns
  475. .long arm925_cache_fns
  476. .size __\name\()_proc_info, . - __\name\()_proc_info
  477. .endm
  478. arm925_proc_info arm925, 0x54029250, 0xfffffff0, cpu_arm925_name
  479. arm925_proc_info arm915, 0x54029150, 0xfffffff0, cpu_arm925_name