proc-arm740.S 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * linux/arch/arm/mm/arm740.S: utility functions for ARM740
  3. *
  4. * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/init.h>
  13. #include <asm/assembler.h>
  14. #include <asm/asm-offsets.h>
  15. #include <asm/hwcap.h>
  16. #include <asm/pgtable-hwdef.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/ptrace.h>
  19. #include "proc-macros.S"
  20. .text
  21. /*
  22. * cpu_arm740_proc_init()
  23. * cpu_arm740_do_idle()
  24. * cpu_arm740_dcache_clean_area()
  25. * cpu_arm740_switch_mm()
  26. *
  27. * These are not required.
  28. */
  29. ENTRY(cpu_arm740_proc_init)
  30. ENTRY(cpu_arm740_do_idle)
  31. ENTRY(cpu_arm740_dcache_clean_area)
  32. ENTRY(cpu_arm740_switch_mm)
  33. mov pc, lr
  34. /*
  35. * cpu_arm740_proc_fin()
  36. */
  37. ENTRY(cpu_arm740_proc_fin)
  38. mrc p15, 0, r0, c1, c0, 0
  39. bic r0, r0, #0x3f000000 @ bank/f/lock/s
  40. bic r0, r0, #0x0000000c @ w-buffer/cache
  41. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  42. mov pc, lr
  43. /*
  44. * cpu_arm740_reset(loc)
  45. * Params : r0 = address to jump to
  46. * Notes : This sets up everything for a reset
  47. */
  48. ENTRY(cpu_arm740_reset)
  49. mov ip, #0
  50. mcr p15, 0, ip, c7, c0, 0 @ invalidate cache
  51. mrc p15, 0, ip, c1, c0, 0 @ get ctrl register
  52. bic ip, ip, #0x0000000c @ ............wc..
  53. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  54. mov pc, r0
  55. __CPUINIT
  56. .type __arm740_setup, #function
  57. __arm740_setup:
  58. mov r0, #0
  59. mcr p15, 0, r0, c7, c0, 0 @ invalidate caches
  60. mcr p15, 0, r0, c6, c3 @ disable area 3~7
  61. mcr p15, 0, r0, c6, c4
  62. mcr p15, 0, r0, c6, c5
  63. mcr p15, 0, r0, c6, c6
  64. mcr p15, 0, r0, c6, c7
  65. mov r0, #0x0000003F @ base = 0, size = 4GB
  66. mcr p15, 0, r0, c6, c0 @ set area 0, default
  67. ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
  68. ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
  69. mov r2, #10 @ 11 is the minimum (4KB)
  70. 1: add r2, r2, #1 @ area size *= 2
  71. mov r1, r1, lsr #1
  72. bne 1b @ count not zero r-shift
  73. orr r0, r0, r2, lsl #1 @ the area register value
  74. orr r0, r0, #1 @ set enable bit
  75. mcr p15, 0, r0, c6, c1 @ set area 1, RAM
  76. ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
  77. ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
  78. mov r2, #10 @ 11 is the minimum (4KB)
  79. 1: add r2, r2, #1 @ area size *= 2
  80. mov r1, r1, lsr #1
  81. bne 1b @ count not zero r-shift
  82. orr r0, r0, r2, lsl #1 @ the area register value
  83. orr r0, r0, #1 @ set enable bit
  84. mcr p15, 0, r0, c6, c2 @ set area 2, ROM/FLASH
  85. mov r0, #0x06
  86. mcr p15, 0, r0, c2, c0 @ Region 1&2 cacheable
  87. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  88. mov r0, #0x00 @ disable whole write buffer
  89. #else
  90. mov r0, #0x02 @ Region 1 write bufferred
  91. #endif
  92. mcr p15, 0, r0, c3, c0
  93. mov r0, #0x10000
  94. sub r0, r0, #1 @ r0 = 0xffff
  95. mcr p15, 0, r0, c5, c0 @ all read/write access
  96. mrc p15, 0, r0, c1, c0 @ get control register
  97. bic r0, r0, #0x3F000000 @ set to standard caching mode
  98. @ need some benchmark
  99. orr r0, r0, #0x0000000d @ MPU/Cache/WB
  100. mov pc, lr
  101. .size __arm740_setup, . - __arm740_setup
  102. __INITDATA
  103. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  104. define_processor_functions arm740, dabort=v4t_late_abort, pabort=legacy_pabort, nommu=1
  105. .section ".rodata"
  106. string cpu_arch_name, "armv4"
  107. string cpu_elf_name, "v4"
  108. string cpu_arm740_name, "ARM740T"
  109. .align
  110. .section ".proc.info.init", #alloc, #execinstr
  111. .type __arm740_proc_info,#object
  112. __arm740_proc_info:
  113. .long 0x41807400
  114. .long 0xfffffff0
  115. .long 0
  116. b __arm740_setup
  117. .long cpu_arch_name
  118. .long cpu_elf_name
  119. .long HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT
  120. .long cpu_arm740_name
  121. .long arm740_processor_functions
  122. .long 0
  123. .long 0
  124. .long v3_cache_fns @ cache model
  125. .size __arm740_proc_info, . - __arm740_proc_info