proc-arm1026.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * linux/arch/arm/mm/proc-arm1026.S: MMU functions for ARM1026EJ-S
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. *
  14. * These are the low level assembler for performing cache and TLB
  15. * functions on the ARM1026EJ-S.
  16. */
  17. #include <linux/linkage.h>
  18. #include <linux/init.h>
  19. #include <asm/assembler.h>
  20. #include <asm/asm-offsets.h>
  21. #include <asm/hwcap.h>
  22. #include <asm/pgtable-hwdef.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/ptrace.h>
  25. #include "proc-macros.S"
  26. /*
  27. * This is the maximum size of an area which will be invalidated
  28. * using the single invalidate entry instructions. Anything larger
  29. * than this, and we go for the whole cache.
  30. *
  31. * This value should be chosen such that we choose the cheapest
  32. * alternative.
  33. */
  34. #define MAX_AREA_SIZE 32768
  35. /*
  36. * The size of one data cache line.
  37. */
  38. #define CACHE_DLINESIZE 32
  39. /*
  40. * The number of data cache segments.
  41. */
  42. #define CACHE_DSEGMENTS 16
  43. /*
  44. * The number of lines in a cache segment.
  45. */
  46. #define CACHE_DENTRIES 64
  47. /*
  48. * This is the size at which it becomes more efficient to
  49. * clean the whole cache, rather than using the individual
  50. * cache line maintenance instructions.
  51. */
  52. #define CACHE_DLIMIT 32768
  53. .text
  54. /*
  55. * cpu_arm1026_proc_init()
  56. */
  57. ENTRY(cpu_arm1026_proc_init)
  58. mov pc, lr
  59. /*
  60. * cpu_arm1026_proc_fin()
  61. */
  62. ENTRY(cpu_arm1026_proc_fin)
  63. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  64. bic r0, r0, #0x1000 @ ...i............
  65. bic r0, r0, #0x000e @ ............wca.
  66. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  67. mov pc, lr
  68. /*
  69. * cpu_arm1026_reset(loc)
  70. *
  71. * Perform a soft reset of the system. Put the CPU into the
  72. * same state as it would be if it had been reset, and branch
  73. * to what would be the reset vector.
  74. *
  75. * loc: location to jump to for soft reset
  76. */
  77. .align 5
  78. ENTRY(cpu_arm1026_reset)
  79. mov ip, #0
  80. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  81. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  82. #ifdef CONFIG_MMU
  83. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  84. #endif
  85. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  86. bic ip, ip, #0x000f @ ............wcam
  87. bic ip, ip, #0x1100 @ ...i...s........
  88. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  89. mov pc, r0
  90. /*
  91. * cpu_arm1026_do_idle()
  92. */
  93. .align 5
  94. ENTRY(cpu_arm1026_do_idle)
  95. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  96. mov pc, lr
  97. /* ================================= CACHE ================================ */
  98. .align 5
  99. /*
  100. * flush_icache_all()
  101. *
  102. * Unconditionally clean and invalidate the entire icache.
  103. */
  104. ENTRY(arm1026_flush_icache_all)
  105. #ifndef CONFIG_CPU_ICACHE_DISABLE
  106. mov r0, #0
  107. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  108. #endif
  109. mov pc, lr
  110. ENDPROC(arm1026_flush_icache_all)
  111. /*
  112. * flush_user_cache_all()
  113. *
  114. * Invalidate all cache entries in a particular address
  115. * space.
  116. */
  117. ENTRY(arm1026_flush_user_cache_all)
  118. /* FALLTHROUGH */
  119. /*
  120. * flush_kern_cache_all()
  121. *
  122. * Clean and invalidate the entire cache.
  123. */
  124. ENTRY(arm1026_flush_kern_cache_all)
  125. mov r2, #VM_EXEC
  126. mov ip, #0
  127. __flush_whole_cache:
  128. #ifndef CONFIG_CPU_DCACHE_DISABLE
  129. 1: mrc p15, 0, r15, c7, c14, 3 @ test, clean, invalidate
  130. bne 1b
  131. #endif
  132. tst r2, #VM_EXEC
  133. #ifndef CONFIG_CPU_ICACHE_DISABLE
  134. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  135. #endif
  136. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  137. mov pc, lr
  138. /*
  139. * flush_user_cache_range(start, end, flags)
  140. *
  141. * Invalidate a range of cache entries in the specified
  142. * address space.
  143. *
  144. * - start - start address (inclusive)
  145. * - end - end address (exclusive)
  146. * - flags - vm_flags for this space
  147. */
  148. ENTRY(arm1026_flush_user_cache_range)
  149. mov ip, #0
  150. sub r3, r1, r0 @ calculate total size
  151. cmp r3, #CACHE_DLIMIT
  152. bhs __flush_whole_cache
  153. #ifndef CONFIG_CPU_DCACHE_DISABLE
  154. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  155. add r0, r0, #CACHE_DLINESIZE
  156. cmp r0, r1
  157. blo 1b
  158. #endif
  159. tst r2, #VM_EXEC
  160. #ifndef CONFIG_CPU_ICACHE_DISABLE
  161. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  162. #endif
  163. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  164. mov pc, lr
  165. /*
  166. * coherent_kern_range(start, end)
  167. *
  168. * Ensure coherency between the Icache and the Dcache in the
  169. * region described by start. If you have non-snooping
  170. * Harvard caches, you need to implement this function.
  171. *
  172. * - start - virtual start address
  173. * - end - virtual end address
  174. */
  175. ENTRY(arm1026_coherent_kern_range)
  176. /* FALLTHROUGH */
  177. /*
  178. * coherent_user_range(start, end)
  179. *
  180. * Ensure coherency between the Icache and the Dcache in the
  181. * region described by start. If you have non-snooping
  182. * Harvard caches, you need to implement this function.
  183. *
  184. * - start - virtual start address
  185. * - end - virtual end address
  186. */
  187. ENTRY(arm1026_coherent_user_range)
  188. mov ip, #0
  189. bic r0, r0, #CACHE_DLINESIZE - 1
  190. 1:
  191. #ifndef CONFIG_CPU_DCACHE_DISABLE
  192. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  193. #endif
  194. #ifndef CONFIG_CPU_ICACHE_DISABLE
  195. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  196. #endif
  197. add r0, r0, #CACHE_DLINESIZE
  198. cmp r0, r1
  199. blo 1b
  200. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  201. mov pc, lr
  202. /*
  203. * flush_kern_dcache_area(void *addr, size_t size)
  204. *
  205. * Ensure no D cache aliasing occurs, either with itself or
  206. * the I cache
  207. *
  208. * - addr - kernel address
  209. * - size - region size
  210. */
  211. ENTRY(arm1026_flush_kern_dcache_area)
  212. mov ip, #0
  213. #ifndef CONFIG_CPU_DCACHE_DISABLE
  214. add r1, r0, r1
  215. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  216. add r0, r0, #CACHE_DLINESIZE
  217. cmp r0, r1
  218. blo 1b
  219. #endif
  220. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  221. mov pc, lr
  222. /*
  223. * dma_inv_range(start, end)
  224. *
  225. * Invalidate (discard) the specified virtual address range.
  226. * May not write back any entries. If 'start' or 'end'
  227. * are not cache line aligned, those lines must be written
  228. * back.
  229. *
  230. * - start - virtual start address
  231. * - end - virtual end address
  232. *
  233. * (same as v4wb)
  234. */
  235. arm1026_dma_inv_range:
  236. mov ip, #0
  237. #ifndef CONFIG_CPU_DCACHE_DISABLE
  238. tst r0, #CACHE_DLINESIZE - 1
  239. bic r0, r0, #CACHE_DLINESIZE - 1
  240. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  241. tst r1, #CACHE_DLINESIZE - 1
  242. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  243. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  244. add r0, r0, #CACHE_DLINESIZE
  245. cmp r0, r1
  246. blo 1b
  247. #endif
  248. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  249. mov pc, lr
  250. /*
  251. * dma_clean_range(start, end)
  252. *
  253. * Clean the specified virtual address range.
  254. *
  255. * - start - virtual start address
  256. * - end - virtual end address
  257. *
  258. * (same as v4wb)
  259. */
  260. arm1026_dma_clean_range:
  261. mov ip, #0
  262. #ifndef CONFIG_CPU_DCACHE_DISABLE
  263. bic r0, r0, #CACHE_DLINESIZE - 1
  264. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  265. add r0, r0, #CACHE_DLINESIZE
  266. cmp r0, r1
  267. blo 1b
  268. #endif
  269. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  270. mov pc, lr
  271. /*
  272. * dma_flush_range(start, end)
  273. *
  274. * Clean and invalidate the specified virtual address range.
  275. *
  276. * - start - virtual start address
  277. * - end - virtual end address
  278. */
  279. ENTRY(arm1026_dma_flush_range)
  280. mov ip, #0
  281. #ifndef CONFIG_CPU_DCACHE_DISABLE
  282. bic r0, r0, #CACHE_DLINESIZE - 1
  283. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  284. add r0, r0, #CACHE_DLINESIZE
  285. cmp r0, r1
  286. blo 1b
  287. #endif
  288. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  289. mov pc, lr
  290. /*
  291. * dma_map_area(start, size, dir)
  292. * - start - kernel virtual start address
  293. * - size - size of region
  294. * - dir - DMA direction
  295. */
  296. ENTRY(arm1026_dma_map_area)
  297. add r1, r1, r0
  298. cmp r2, #DMA_TO_DEVICE
  299. beq arm1026_dma_clean_range
  300. bcs arm1026_dma_inv_range
  301. b arm1026_dma_flush_range
  302. ENDPROC(arm1026_dma_map_area)
  303. /*
  304. * dma_unmap_area(start, size, dir)
  305. * - start - kernel virtual start address
  306. * - size - size of region
  307. * - dir - DMA direction
  308. */
  309. ENTRY(arm1026_dma_unmap_area)
  310. mov pc, lr
  311. ENDPROC(arm1026_dma_unmap_area)
  312. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  313. define_cache_functions arm1026
  314. .align 5
  315. ENTRY(cpu_arm1026_dcache_clean_area)
  316. #ifndef CONFIG_CPU_DCACHE_DISABLE
  317. mov ip, #0
  318. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  319. add r0, r0, #CACHE_DLINESIZE
  320. subs r1, r1, #CACHE_DLINESIZE
  321. bhi 1b
  322. #endif
  323. mov pc, lr
  324. /* =============================== PageTable ============================== */
  325. /*
  326. * cpu_arm1026_switch_mm(pgd)
  327. *
  328. * Set the translation base pointer to be as described by pgd.
  329. *
  330. * pgd: new page tables
  331. */
  332. .align 5
  333. ENTRY(cpu_arm1026_switch_mm)
  334. #ifdef CONFIG_MMU
  335. mov r1, #0
  336. #ifndef CONFIG_CPU_DCACHE_DISABLE
  337. 1: mrc p15, 0, r15, c7, c14, 3 @ test, clean, invalidate
  338. bne 1b
  339. #endif
  340. #ifndef CONFIG_CPU_ICACHE_DISABLE
  341. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  342. #endif
  343. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  344. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  345. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  346. #endif
  347. mov pc, lr
  348. /*
  349. * cpu_arm1026_set_pte_ext(ptep, pte, ext)
  350. *
  351. * Set a PTE and flush it out
  352. */
  353. .align 5
  354. ENTRY(cpu_arm1026_set_pte_ext)
  355. #ifdef CONFIG_MMU
  356. armv3_set_pte_ext
  357. mov r0, r0
  358. #ifndef CONFIG_CPU_DCACHE_DISABLE
  359. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  360. #endif
  361. #endif /* CONFIG_MMU */
  362. mov pc, lr
  363. __CPUINIT
  364. .type __arm1026_setup, #function
  365. __arm1026_setup:
  366. mov r0, #0
  367. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  368. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  369. #ifdef CONFIG_MMU
  370. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  371. mcr p15, 0, r4, c2, c0 @ load page table pointer
  372. #endif
  373. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  374. mov r0, #4 @ explicitly disable writeback
  375. mcr p15, 7, r0, c15, c0, 0
  376. #endif
  377. adr r5, arm1026_crval
  378. ldmia r5, {r5, r6}
  379. mrc p15, 0, r0, c1, c0 @ get control register v4
  380. bic r0, r0, r5
  381. orr r0, r0, r6
  382. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  383. orr r0, r0, #0x4000 @ .R.. .... .... ....
  384. #endif
  385. mov pc, lr
  386. .size __arm1026_setup, . - __arm1026_setup
  387. /*
  388. * R
  389. * .RVI ZFRS BLDP WCAM
  390. * .011 1001 ..11 0101
  391. *
  392. */
  393. .type arm1026_crval, #object
  394. arm1026_crval:
  395. crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001934
  396. __INITDATA
  397. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  398. define_processor_functions arm1026, dabort=v5t_early_abort, pabort=legacy_pabort
  399. .section .rodata
  400. string cpu_arch_name, "armv5tej"
  401. string cpu_elf_name, "v5"
  402. .align
  403. string cpu_arm1026_name, "ARM1026EJ-S"
  404. .align
  405. .section ".proc.info.init", #alloc, #execinstr
  406. .type __arm1026_proc_info,#object
  407. __arm1026_proc_info:
  408. .long 0x4106a260 @ ARM 1026EJ-S (v5TEJ)
  409. .long 0xff0ffff0
  410. .long PMD_TYPE_SECT | \
  411. PMD_BIT4 | \
  412. PMD_SECT_AP_WRITE | \
  413. PMD_SECT_AP_READ
  414. .long PMD_TYPE_SECT | \
  415. PMD_BIT4 | \
  416. PMD_SECT_AP_WRITE | \
  417. PMD_SECT_AP_READ
  418. b __arm1026_setup
  419. .long cpu_arch_name
  420. .long cpu_elf_name
  421. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  422. .long cpu_arm1026_name
  423. .long arm1026_processor_functions
  424. .long v4wbi_tlb_fns
  425. .long v4wb_user_fns
  426. .long arm1026_cache_fns
  427. .size __arm1026_proc_info, . - __arm1026_proc_info