proc-arm1022.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * linux/arch/arm/mm/proc-arm1022.S: MMU functions for ARM1022E
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. *
  14. * These are the low level assembler for performing cache and TLB
  15. * functions on the ARM1022E.
  16. */
  17. #include <linux/linkage.h>
  18. #include <linux/init.h>
  19. #include <asm/assembler.h>
  20. #include <asm/asm-offsets.h>
  21. #include <asm/hwcap.h>
  22. #include <asm/pgtable-hwdef.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/ptrace.h>
  25. #include "proc-macros.S"
  26. /*
  27. * This is the maximum size of an area which will be invalidated
  28. * using the single invalidate entry instructions. Anything larger
  29. * than this, and we go for the whole cache.
  30. *
  31. * This value should be chosen such that we choose the cheapest
  32. * alternative.
  33. */
  34. #define MAX_AREA_SIZE 32768
  35. /*
  36. * The size of one data cache line.
  37. */
  38. #define CACHE_DLINESIZE 32
  39. /*
  40. * The number of data cache segments.
  41. */
  42. #define CACHE_DSEGMENTS 16
  43. /*
  44. * The number of lines in a cache segment.
  45. */
  46. #define CACHE_DENTRIES 64
  47. /*
  48. * This is the size at which it becomes more efficient to
  49. * clean the whole cache, rather than using the individual
  50. * cache line maintenance instructions.
  51. */
  52. #define CACHE_DLIMIT 32768
  53. .text
  54. /*
  55. * cpu_arm1022_proc_init()
  56. */
  57. ENTRY(cpu_arm1022_proc_init)
  58. mov pc, lr
  59. /*
  60. * cpu_arm1022_proc_fin()
  61. */
  62. ENTRY(cpu_arm1022_proc_fin)
  63. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  64. bic r0, r0, #0x1000 @ ...i............
  65. bic r0, r0, #0x000e @ ............wca.
  66. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  67. mov pc, lr
  68. /*
  69. * cpu_arm1022_reset(loc)
  70. *
  71. * Perform a soft reset of the system. Put the CPU into the
  72. * same state as it would be if it had been reset, and branch
  73. * to what would be the reset vector.
  74. *
  75. * loc: location to jump to for soft reset
  76. */
  77. .align 5
  78. ENTRY(cpu_arm1022_reset)
  79. mov ip, #0
  80. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  81. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  82. #ifdef CONFIG_MMU
  83. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  84. #endif
  85. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  86. bic ip, ip, #0x000f @ ............wcam
  87. bic ip, ip, #0x1100 @ ...i...s........
  88. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  89. mov pc, r0
  90. /*
  91. * cpu_arm1022_do_idle()
  92. */
  93. .align 5
  94. ENTRY(cpu_arm1022_do_idle)
  95. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  96. mov pc, lr
  97. /* ================================= CACHE ================================ */
  98. .align 5
  99. /*
  100. * flush_icache_all()
  101. *
  102. * Unconditionally clean and invalidate the entire icache.
  103. */
  104. ENTRY(arm1022_flush_icache_all)
  105. #ifndef CONFIG_CPU_ICACHE_DISABLE
  106. mov r0, #0
  107. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  108. #endif
  109. mov pc, lr
  110. ENDPROC(arm1022_flush_icache_all)
  111. /*
  112. * flush_user_cache_all()
  113. *
  114. * Invalidate all cache entries in a particular address
  115. * space.
  116. */
  117. ENTRY(arm1022_flush_user_cache_all)
  118. /* FALLTHROUGH */
  119. /*
  120. * flush_kern_cache_all()
  121. *
  122. * Clean and invalidate the entire cache.
  123. */
  124. ENTRY(arm1022_flush_kern_cache_all)
  125. mov r2, #VM_EXEC
  126. mov ip, #0
  127. __flush_whole_cache:
  128. #ifndef CONFIG_CPU_DCACHE_DISABLE
  129. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  130. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  131. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  132. subs r3, r3, #1 << 26
  133. bcs 2b @ entries 63 to 0
  134. subs r1, r1, #1 << 5
  135. bcs 1b @ segments 15 to 0
  136. #endif
  137. tst r2, #VM_EXEC
  138. #ifndef CONFIG_CPU_ICACHE_DISABLE
  139. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  140. #endif
  141. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  142. mov pc, lr
  143. /*
  144. * flush_user_cache_range(start, end, flags)
  145. *
  146. * Invalidate a range of cache entries in the specified
  147. * address space.
  148. *
  149. * - start - start address (inclusive)
  150. * - end - end address (exclusive)
  151. * - flags - vm_flags for this space
  152. */
  153. ENTRY(arm1022_flush_user_cache_range)
  154. mov ip, #0
  155. sub r3, r1, r0 @ calculate total size
  156. cmp r3, #CACHE_DLIMIT
  157. bhs __flush_whole_cache
  158. #ifndef CONFIG_CPU_DCACHE_DISABLE
  159. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  160. add r0, r0, #CACHE_DLINESIZE
  161. cmp r0, r1
  162. blo 1b
  163. #endif
  164. tst r2, #VM_EXEC
  165. #ifndef CONFIG_CPU_ICACHE_DISABLE
  166. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  167. #endif
  168. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  169. mov pc, lr
  170. /*
  171. * coherent_kern_range(start, end)
  172. *
  173. * Ensure coherency between the Icache and the Dcache in the
  174. * region described by start. If you have non-snooping
  175. * Harvard caches, you need to implement this function.
  176. *
  177. * - start - virtual start address
  178. * - end - virtual end address
  179. */
  180. ENTRY(arm1022_coherent_kern_range)
  181. /* FALLTHROUGH */
  182. /*
  183. * coherent_user_range(start, end)
  184. *
  185. * Ensure coherency between the Icache and the Dcache in the
  186. * region described by start. If you have non-snooping
  187. * Harvard caches, you need to implement this function.
  188. *
  189. * - start - virtual start address
  190. * - end - virtual end address
  191. */
  192. ENTRY(arm1022_coherent_user_range)
  193. mov ip, #0
  194. bic r0, r0, #CACHE_DLINESIZE - 1
  195. 1:
  196. #ifndef CONFIG_CPU_DCACHE_DISABLE
  197. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  198. #endif
  199. #ifndef CONFIG_CPU_ICACHE_DISABLE
  200. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  201. #endif
  202. add r0, r0, #CACHE_DLINESIZE
  203. cmp r0, r1
  204. blo 1b
  205. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  206. mov pc, lr
  207. /*
  208. * flush_kern_dcache_area(void *addr, size_t size)
  209. *
  210. * Ensure no D cache aliasing occurs, either with itself or
  211. * the I cache
  212. *
  213. * - addr - kernel address
  214. * - size - region size
  215. */
  216. ENTRY(arm1022_flush_kern_dcache_area)
  217. mov ip, #0
  218. #ifndef CONFIG_CPU_DCACHE_DISABLE
  219. add r1, r0, r1
  220. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  221. add r0, r0, #CACHE_DLINESIZE
  222. cmp r0, r1
  223. blo 1b
  224. #endif
  225. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  226. mov pc, lr
  227. /*
  228. * dma_inv_range(start, end)
  229. *
  230. * Invalidate (discard) the specified virtual address range.
  231. * May not write back any entries. If 'start' or 'end'
  232. * are not cache line aligned, those lines must be written
  233. * back.
  234. *
  235. * - start - virtual start address
  236. * - end - virtual end address
  237. *
  238. * (same as v4wb)
  239. */
  240. arm1022_dma_inv_range:
  241. mov ip, #0
  242. #ifndef CONFIG_CPU_DCACHE_DISABLE
  243. tst r0, #CACHE_DLINESIZE - 1
  244. bic r0, r0, #CACHE_DLINESIZE - 1
  245. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  246. tst r1, #CACHE_DLINESIZE - 1
  247. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  248. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  249. add r0, r0, #CACHE_DLINESIZE
  250. cmp r0, r1
  251. blo 1b
  252. #endif
  253. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  254. mov pc, lr
  255. /*
  256. * dma_clean_range(start, end)
  257. *
  258. * Clean the specified virtual address range.
  259. *
  260. * - start - virtual start address
  261. * - end - virtual end address
  262. *
  263. * (same as v4wb)
  264. */
  265. arm1022_dma_clean_range:
  266. mov ip, #0
  267. #ifndef CONFIG_CPU_DCACHE_DISABLE
  268. bic r0, r0, #CACHE_DLINESIZE - 1
  269. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  270. add r0, r0, #CACHE_DLINESIZE
  271. cmp r0, r1
  272. blo 1b
  273. #endif
  274. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  275. mov pc, lr
  276. /*
  277. * dma_flush_range(start, end)
  278. *
  279. * Clean and invalidate the specified virtual address range.
  280. *
  281. * - start - virtual start address
  282. * - end - virtual end address
  283. */
  284. ENTRY(arm1022_dma_flush_range)
  285. mov ip, #0
  286. #ifndef CONFIG_CPU_DCACHE_DISABLE
  287. bic r0, r0, #CACHE_DLINESIZE - 1
  288. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  289. add r0, r0, #CACHE_DLINESIZE
  290. cmp r0, r1
  291. blo 1b
  292. #endif
  293. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  294. mov pc, lr
  295. /*
  296. * dma_map_area(start, size, dir)
  297. * - start - kernel virtual start address
  298. * - size - size of region
  299. * - dir - DMA direction
  300. */
  301. ENTRY(arm1022_dma_map_area)
  302. add r1, r1, r0
  303. cmp r2, #DMA_TO_DEVICE
  304. beq arm1022_dma_clean_range
  305. bcs arm1022_dma_inv_range
  306. b arm1022_dma_flush_range
  307. ENDPROC(arm1022_dma_map_area)
  308. /*
  309. * dma_unmap_area(start, size, dir)
  310. * - start - kernel virtual start address
  311. * - size - size of region
  312. * - dir - DMA direction
  313. */
  314. ENTRY(arm1022_dma_unmap_area)
  315. mov pc, lr
  316. ENDPROC(arm1022_dma_unmap_area)
  317. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  318. define_cache_functions arm1022
  319. .align 5
  320. ENTRY(cpu_arm1022_dcache_clean_area)
  321. #ifndef CONFIG_CPU_DCACHE_DISABLE
  322. mov ip, #0
  323. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  324. add r0, r0, #CACHE_DLINESIZE
  325. subs r1, r1, #CACHE_DLINESIZE
  326. bhi 1b
  327. #endif
  328. mov pc, lr
  329. /* =============================== PageTable ============================== */
  330. /*
  331. * cpu_arm1022_switch_mm(pgd)
  332. *
  333. * Set the translation base pointer to be as described by pgd.
  334. *
  335. * pgd: new page tables
  336. */
  337. .align 5
  338. ENTRY(cpu_arm1022_switch_mm)
  339. #ifdef CONFIG_MMU
  340. #ifndef CONFIG_CPU_DCACHE_DISABLE
  341. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  342. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  343. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  344. subs r3, r3, #1 << 26
  345. bcs 2b @ entries 63 to 0
  346. subs r1, r1, #1 << 5
  347. bcs 1b @ segments 15 to 0
  348. #endif
  349. mov r1, #0
  350. #ifndef CONFIG_CPU_ICACHE_DISABLE
  351. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  352. #endif
  353. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  354. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  355. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  356. #endif
  357. mov pc, lr
  358. /*
  359. * cpu_arm1022_set_pte_ext(ptep, pte, ext)
  360. *
  361. * Set a PTE and flush it out
  362. */
  363. .align 5
  364. ENTRY(cpu_arm1022_set_pte_ext)
  365. #ifdef CONFIG_MMU
  366. armv3_set_pte_ext
  367. mov r0, r0
  368. #ifndef CONFIG_CPU_DCACHE_DISABLE
  369. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  370. #endif
  371. #endif /* CONFIG_MMU */
  372. mov pc, lr
  373. __CPUINIT
  374. .type __arm1022_setup, #function
  375. __arm1022_setup:
  376. mov r0, #0
  377. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  378. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  379. #ifdef CONFIG_MMU
  380. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  381. #endif
  382. adr r5, arm1022_crval
  383. ldmia r5, {r5, r6}
  384. mrc p15, 0, r0, c1, c0 @ get control register v4
  385. bic r0, r0, r5
  386. orr r0, r0, r6
  387. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  388. orr r0, r0, #0x4000 @ .R..............
  389. #endif
  390. mov pc, lr
  391. .size __arm1022_setup, . - __arm1022_setup
  392. /*
  393. * R
  394. * .RVI ZFRS BLDP WCAM
  395. * .011 1001 ..11 0101
  396. *
  397. */
  398. .type arm1022_crval, #object
  399. arm1022_crval:
  400. crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001930
  401. __INITDATA
  402. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  403. define_processor_functions arm1022, dabort=v4t_early_abort, pabort=legacy_pabort
  404. .section ".rodata"
  405. string cpu_arch_name, "armv5te"
  406. string cpu_elf_name, "v5"
  407. string cpu_arm1022_name, "ARM1022"
  408. .align
  409. .section ".proc.info.init", #alloc, #execinstr
  410. .type __arm1022_proc_info,#object
  411. __arm1022_proc_info:
  412. .long 0x4105a220 @ ARM 1022E (v5TE)
  413. .long 0xff0ffff0
  414. .long PMD_TYPE_SECT | \
  415. PMD_BIT4 | \
  416. PMD_SECT_AP_WRITE | \
  417. PMD_SECT_AP_READ
  418. .long PMD_TYPE_SECT | \
  419. PMD_BIT4 | \
  420. PMD_SECT_AP_WRITE | \
  421. PMD_SECT_AP_READ
  422. b __arm1022_setup
  423. .long cpu_arch_name
  424. .long cpu_elf_name
  425. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_EDSP
  426. .long cpu_arm1022_name
  427. .long arm1022_processor_functions
  428. .long v4wbi_tlb_fns
  429. .long v4wb_user_fns
  430. .long arm1022_cache_fns
  431. .size __arm1022_proc_info, . - __arm1022_proc_info