proc-arm1020.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /*
  2. * linux/arch/arm/mm/proc-arm1020.S: MMU functions for ARM1020
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm1020.
  25. *
  26. * CONFIG_CPU_ARM1020_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/hwcap.h>
  33. #include <asm/pgtable-hwdef.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define MAX_AREA_SIZE 32768
  46. /*
  47. * The size of one data cache line.
  48. */
  49. #define CACHE_DLINESIZE 32
  50. /*
  51. * The number of data cache segments.
  52. */
  53. #define CACHE_DSEGMENTS 16
  54. /*
  55. * The number of lines in a cache segment.
  56. */
  57. #define CACHE_DENTRIES 64
  58. /*
  59. * This is the size at which it becomes more efficient to
  60. * clean the whole cache, rather than using the individual
  61. * cache line maintenance instructions.
  62. */
  63. #define CACHE_DLIMIT 32768
  64. .text
  65. /*
  66. * cpu_arm1020_proc_init()
  67. */
  68. ENTRY(cpu_arm1020_proc_init)
  69. mov pc, lr
  70. /*
  71. * cpu_arm1020_proc_fin()
  72. */
  73. ENTRY(cpu_arm1020_proc_fin)
  74. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  75. bic r0, r0, #0x1000 @ ...i............
  76. bic r0, r0, #0x000e @ ............wca.
  77. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  78. mov pc, lr
  79. /*
  80. * cpu_arm1020_reset(loc)
  81. *
  82. * Perform a soft reset of the system. Put the CPU into the
  83. * same state as it would be if it had been reset, and branch
  84. * to what would be the reset vector.
  85. *
  86. * loc: location to jump to for soft reset
  87. */
  88. .align 5
  89. ENTRY(cpu_arm1020_reset)
  90. mov ip, #0
  91. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  92. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  93. #ifdef CONFIG_MMU
  94. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  95. #endif
  96. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  97. bic ip, ip, #0x000f @ ............wcam
  98. bic ip, ip, #0x1100 @ ...i...s........
  99. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  100. mov pc, r0
  101. /*
  102. * cpu_arm1020_do_idle()
  103. */
  104. .align 5
  105. ENTRY(cpu_arm1020_do_idle)
  106. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  107. mov pc, lr
  108. /* ================================= CACHE ================================ */
  109. .align 5
  110. /*
  111. * flush_icache_all()
  112. *
  113. * Unconditionally clean and invalidate the entire icache.
  114. */
  115. ENTRY(arm1020_flush_icache_all)
  116. #ifndef CONFIG_CPU_ICACHE_DISABLE
  117. mov r0, #0
  118. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  119. #endif
  120. mov pc, lr
  121. ENDPROC(arm1020_flush_icache_all)
  122. /*
  123. * flush_user_cache_all()
  124. *
  125. * Invalidate all cache entries in a particular address
  126. * space.
  127. */
  128. ENTRY(arm1020_flush_user_cache_all)
  129. /* FALLTHROUGH */
  130. /*
  131. * flush_kern_cache_all()
  132. *
  133. * Clean and invalidate the entire cache.
  134. */
  135. ENTRY(arm1020_flush_kern_cache_all)
  136. mov r2, #VM_EXEC
  137. mov ip, #0
  138. __flush_whole_cache:
  139. #ifndef CONFIG_CPU_DCACHE_DISABLE
  140. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  141. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  142. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  143. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  144. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  145. subs r3, r3, #1 << 26
  146. bcs 2b @ entries 63 to 0
  147. subs r1, r1, #1 << 5
  148. bcs 1b @ segments 15 to 0
  149. #endif
  150. tst r2, #VM_EXEC
  151. #ifndef CONFIG_CPU_ICACHE_DISABLE
  152. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  153. #endif
  154. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  155. mov pc, lr
  156. /*
  157. * flush_user_cache_range(start, end, flags)
  158. *
  159. * Invalidate a range of cache entries in the specified
  160. * address space.
  161. *
  162. * - start - start address (inclusive)
  163. * - end - end address (exclusive)
  164. * - flags - vm_flags for this space
  165. */
  166. ENTRY(arm1020_flush_user_cache_range)
  167. mov ip, #0
  168. sub r3, r1, r0 @ calculate total size
  169. cmp r3, #CACHE_DLIMIT
  170. bhs __flush_whole_cache
  171. #ifndef CONFIG_CPU_DCACHE_DISABLE
  172. mcr p15, 0, ip, c7, c10, 4
  173. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  174. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  175. add r0, r0, #CACHE_DLINESIZE
  176. cmp r0, r1
  177. blo 1b
  178. #endif
  179. tst r2, #VM_EXEC
  180. #ifndef CONFIG_CPU_ICACHE_DISABLE
  181. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  182. #endif
  183. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  184. mov pc, lr
  185. /*
  186. * coherent_kern_range(start, end)
  187. *
  188. * Ensure coherency between the Icache and the Dcache in the
  189. * region described by start. If you have non-snooping
  190. * Harvard caches, you need to implement this function.
  191. *
  192. * - start - virtual start address
  193. * - end - virtual end address
  194. */
  195. ENTRY(arm1020_coherent_kern_range)
  196. /* FALLTRHOUGH */
  197. /*
  198. * coherent_user_range(start, end)
  199. *
  200. * Ensure coherency between the Icache and the Dcache in the
  201. * region described by start. If you have non-snooping
  202. * Harvard caches, you need to implement this function.
  203. *
  204. * - start - virtual start address
  205. * - end - virtual end address
  206. */
  207. ENTRY(arm1020_coherent_user_range)
  208. mov ip, #0
  209. bic r0, r0, #CACHE_DLINESIZE - 1
  210. mcr p15, 0, ip, c7, c10, 4
  211. 1:
  212. #ifndef CONFIG_CPU_DCACHE_DISABLE
  213. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  214. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  215. #endif
  216. #ifndef CONFIG_CPU_ICACHE_DISABLE
  217. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  218. #endif
  219. add r0, r0, #CACHE_DLINESIZE
  220. cmp r0, r1
  221. blo 1b
  222. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  223. mov pc, lr
  224. /*
  225. * flush_kern_dcache_area(void *addr, size_t size)
  226. *
  227. * Ensure no D cache aliasing occurs, either with itself or
  228. * the I cache
  229. *
  230. * - addr - kernel address
  231. * - size - region size
  232. */
  233. ENTRY(arm1020_flush_kern_dcache_area)
  234. mov ip, #0
  235. #ifndef CONFIG_CPU_DCACHE_DISABLE
  236. add r1, r0, r1
  237. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  238. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  239. add r0, r0, #CACHE_DLINESIZE
  240. cmp r0, r1
  241. blo 1b
  242. #endif
  243. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  244. mov pc, lr
  245. /*
  246. * dma_inv_range(start, end)
  247. *
  248. * Invalidate (discard) the specified virtual address range.
  249. * May not write back any entries. If 'start' or 'end'
  250. * are not cache line aligned, those lines must be written
  251. * back.
  252. *
  253. * - start - virtual start address
  254. * - end - virtual end address
  255. *
  256. * (same as v4wb)
  257. */
  258. arm1020_dma_inv_range:
  259. mov ip, #0
  260. #ifndef CONFIG_CPU_DCACHE_DISABLE
  261. tst r0, #CACHE_DLINESIZE - 1
  262. bic r0, r0, #CACHE_DLINESIZE - 1
  263. mcrne p15, 0, ip, c7, c10, 4
  264. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  265. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  266. tst r1, #CACHE_DLINESIZE - 1
  267. mcrne p15, 0, ip, c7, c10, 4
  268. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  269. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  270. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  271. add r0, r0, #CACHE_DLINESIZE
  272. cmp r0, r1
  273. blo 1b
  274. #endif
  275. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  276. mov pc, lr
  277. /*
  278. * dma_clean_range(start, end)
  279. *
  280. * Clean the specified virtual address range.
  281. *
  282. * - start - virtual start address
  283. * - end - virtual end address
  284. *
  285. * (same as v4wb)
  286. */
  287. arm1020_dma_clean_range:
  288. mov ip, #0
  289. #ifndef CONFIG_CPU_DCACHE_DISABLE
  290. bic r0, r0, #CACHE_DLINESIZE - 1
  291. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  292. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  293. add r0, r0, #CACHE_DLINESIZE
  294. cmp r0, r1
  295. blo 1b
  296. #endif
  297. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  298. mov pc, lr
  299. /*
  300. * dma_flush_range(start, end)
  301. *
  302. * Clean and invalidate the specified virtual address range.
  303. *
  304. * - start - virtual start address
  305. * - end - virtual end address
  306. */
  307. ENTRY(arm1020_dma_flush_range)
  308. mov ip, #0
  309. #ifndef CONFIG_CPU_DCACHE_DISABLE
  310. bic r0, r0, #CACHE_DLINESIZE - 1
  311. mcr p15, 0, ip, c7, c10, 4
  312. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  313. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  314. add r0, r0, #CACHE_DLINESIZE
  315. cmp r0, r1
  316. blo 1b
  317. #endif
  318. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  319. mov pc, lr
  320. /*
  321. * dma_map_area(start, size, dir)
  322. * - start - kernel virtual start address
  323. * - size - size of region
  324. * - dir - DMA direction
  325. */
  326. ENTRY(arm1020_dma_map_area)
  327. add r1, r1, r0
  328. cmp r2, #DMA_TO_DEVICE
  329. beq arm1020_dma_clean_range
  330. bcs arm1020_dma_inv_range
  331. b arm1020_dma_flush_range
  332. ENDPROC(arm1020_dma_map_area)
  333. /*
  334. * dma_unmap_area(start, size, dir)
  335. * - start - kernel virtual start address
  336. * - size - size of region
  337. * - dir - DMA direction
  338. */
  339. ENTRY(arm1020_dma_unmap_area)
  340. mov pc, lr
  341. ENDPROC(arm1020_dma_unmap_area)
  342. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  343. define_cache_functions arm1020
  344. .align 5
  345. ENTRY(cpu_arm1020_dcache_clean_area)
  346. #ifndef CONFIG_CPU_DCACHE_DISABLE
  347. mov ip, #0
  348. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  349. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  350. add r0, r0, #CACHE_DLINESIZE
  351. subs r1, r1, #CACHE_DLINESIZE
  352. bhi 1b
  353. #endif
  354. mov pc, lr
  355. /* =============================== PageTable ============================== */
  356. /*
  357. * cpu_arm1020_switch_mm(pgd)
  358. *
  359. * Set the translation base pointer to be as described by pgd.
  360. *
  361. * pgd: new page tables
  362. */
  363. .align 5
  364. ENTRY(cpu_arm1020_switch_mm)
  365. #ifdef CONFIG_MMU
  366. #ifndef CONFIG_CPU_DCACHE_DISABLE
  367. mcr p15, 0, r3, c7, c10, 4
  368. mov r1, #0xF @ 16 segments
  369. 1: mov r3, #0x3F @ 64 entries
  370. 2: mov ip, r3, LSL #26 @ shift up entry
  371. orr ip, ip, r1, LSL #5 @ shift in/up index
  372. mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry
  373. mov ip, #0
  374. mcr p15, 0, ip, c7, c10, 4
  375. subs r3, r3, #1
  376. cmp r3, #0
  377. bge 2b @ entries 3F to 0
  378. subs r1, r1, #1
  379. cmp r1, #0
  380. bge 1b @ segments 15 to 0
  381. #endif
  382. mov r1, #0
  383. #ifndef CONFIG_CPU_ICACHE_DISABLE
  384. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  385. #endif
  386. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  387. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  388. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  389. #endif /* CONFIG_MMU */
  390. mov pc, lr
  391. /*
  392. * cpu_arm1020_set_pte(ptep, pte)
  393. *
  394. * Set a PTE and flush it out
  395. */
  396. .align 5
  397. ENTRY(cpu_arm1020_set_pte_ext)
  398. #ifdef CONFIG_MMU
  399. armv3_set_pte_ext
  400. mov r0, r0
  401. #ifndef CONFIG_CPU_DCACHE_DISABLE
  402. mcr p15, 0, r0, c7, c10, 4
  403. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  404. #endif
  405. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  406. #endif /* CONFIG_MMU */
  407. mov pc, lr
  408. __CPUINIT
  409. .type __arm1020_setup, #function
  410. __arm1020_setup:
  411. mov r0, #0
  412. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  413. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  414. #ifdef CONFIG_MMU
  415. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  416. #endif
  417. adr r5, arm1020_crval
  418. ldmia r5, {r5, r6}
  419. mrc p15, 0, r0, c1, c0 @ get control register v4
  420. bic r0, r0, r5
  421. orr r0, r0, r6
  422. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  423. orr r0, r0, #0x4000 @ .R.. .... .... ....
  424. #endif
  425. mov pc, lr
  426. .size __arm1020_setup, . - __arm1020_setup
  427. /*
  428. * R
  429. * .RVI ZFRS BLDP WCAM
  430. * .011 1001 ..11 0101
  431. */
  432. .type arm1020_crval, #object
  433. arm1020_crval:
  434. crval clear=0x0000593f, mmuset=0x00003935, ucset=0x00001930
  435. __INITDATA
  436. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  437. define_processor_functions arm1020, dabort=v4t_early_abort, pabort=legacy_pabort
  438. .section ".rodata"
  439. string cpu_arch_name, "armv5t"
  440. string cpu_elf_name, "v5"
  441. .type cpu_arm1020_name, #object
  442. cpu_arm1020_name:
  443. .ascii "ARM1020"
  444. #ifndef CONFIG_CPU_ICACHE_DISABLE
  445. .ascii "i"
  446. #endif
  447. #ifndef CONFIG_CPU_DCACHE_DISABLE
  448. .ascii "d"
  449. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  450. .ascii "(wt)"
  451. #else
  452. .ascii "(wb)"
  453. #endif
  454. #endif
  455. #ifndef CONFIG_CPU_BPREDICT_DISABLE
  456. .ascii "B"
  457. #endif
  458. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  459. .ascii "RR"
  460. #endif
  461. .ascii "\0"
  462. .size cpu_arm1020_name, . - cpu_arm1020_name
  463. .align
  464. .section ".proc.info.init", #alloc, #execinstr
  465. .type __arm1020_proc_info,#object
  466. __arm1020_proc_info:
  467. .long 0x4104a200 @ ARM 1020T (Architecture v5T)
  468. .long 0xff0ffff0
  469. .long PMD_TYPE_SECT | \
  470. PMD_SECT_AP_WRITE | \
  471. PMD_SECT_AP_READ
  472. .long PMD_TYPE_SECT | \
  473. PMD_SECT_AP_WRITE | \
  474. PMD_SECT_AP_READ
  475. b __arm1020_setup
  476. .long cpu_arch_name
  477. .long cpu_elf_name
  478. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  479. .long cpu_arm1020_name
  480. .long arm1020_processor_functions
  481. .long v4wbi_tlb_fns
  482. .long v4wb_user_fns
  483. .long arm1020_cache_fns
  484. .size __arm1020_proc_info, . - __arm1020_proc_info