platsmp.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * Copyright (C) 2002 ARM Ltd.
  3. * Copyright (C) 2008 STMicroelctronics.
  4. * Copyright (C) 2009 ST-Ericsson.
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. *
  7. * This file is based on arm realview platform
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/delay.h>
  16. #include <linux/device.h>
  17. #include <linux/smp.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/hardware/gic.h>
  21. #include <asm/smp_scu.h>
  22. #include <mach/hardware.h>
  23. #include <mach/setup.h>
  24. /* This is called from headsmp.S to wakeup the secondary core */
  25. extern void u8500_secondary_startup(void);
  26. /*
  27. * control for which core is the next to come out of the secondary
  28. * boot "holding pen"
  29. */
  30. volatile int pen_release = -1;
  31. /*
  32. * Write pen_release in a way that is guaranteed to be visible to all
  33. * observers, irrespective of whether they're taking part in coherency
  34. * or not. This is necessary for the hotplug code to work reliably.
  35. */
  36. static void write_pen_release(int val)
  37. {
  38. pen_release = val;
  39. smp_wmb();
  40. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  41. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  42. }
  43. static void __iomem *scu_base_addr(void)
  44. {
  45. if (cpu_is_u5500())
  46. return __io_address(U5500_SCU_BASE);
  47. else if (cpu_is_u8500())
  48. return __io_address(U8500_SCU_BASE);
  49. else
  50. ux500_unknown_soc();
  51. return NULL;
  52. }
  53. static DEFINE_SPINLOCK(boot_lock);
  54. void __cpuinit platform_secondary_init(unsigned int cpu)
  55. {
  56. /*
  57. * if any interrupts are already enabled for the primary
  58. * core (e.g. timer irq), then they will not have been enabled
  59. * for us: do so
  60. */
  61. gic_secondary_init(0);
  62. /*
  63. * let the primary processor know we're out of the
  64. * pen, then head off into the C entry point
  65. */
  66. write_pen_release(-1);
  67. /*
  68. * Synchronise with the boot thread.
  69. */
  70. spin_lock(&boot_lock);
  71. spin_unlock(&boot_lock);
  72. }
  73. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  74. {
  75. unsigned long timeout;
  76. /*
  77. * set synchronisation state between this boot processor
  78. * and the secondary one
  79. */
  80. spin_lock(&boot_lock);
  81. /*
  82. * The secondary processor is waiting to be released from
  83. * the holding pen - release it, then wait for it to flag
  84. * that it has been released by resetting pen_release.
  85. */
  86. write_pen_release(cpu);
  87. gic_raise_softirq(cpumask_of(cpu), 1);
  88. timeout = jiffies + (1 * HZ);
  89. while (time_before(jiffies, timeout)) {
  90. if (pen_release == -1)
  91. break;
  92. }
  93. /*
  94. * now the secondary core is starting up let it run its
  95. * calibrations, then wait for it to finish
  96. */
  97. spin_unlock(&boot_lock);
  98. return pen_release != -1 ? -ENOSYS : 0;
  99. }
  100. static void __init wakeup_secondary(void)
  101. {
  102. void __iomem *backupram;
  103. if (cpu_is_u5500())
  104. backupram = __io_address(U5500_BACKUPRAM0_BASE);
  105. else if (cpu_is_u8500())
  106. backupram = __io_address(U8500_BACKUPRAM0_BASE);
  107. else
  108. ux500_unknown_soc();
  109. /*
  110. * write the address of secondary startup into the backup ram register
  111. * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
  112. * backup ram register at offset 0x1FF0, which is what boot rom code
  113. * is waiting for. This would wake up the secondary core from WFE
  114. */
  115. #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
  116. __raw_writel(virt_to_phys(u8500_secondary_startup),
  117. backupram + UX500_CPU1_JUMPADDR_OFFSET);
  118. #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
  119. __raw_writel(0xA1FEED01,
  120. backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
  121. /* make sure write buffer is drained */
  122. mb();
  123. }
  124. /*
  125. * Initialise the CPU possible map early - this describes the CPUs
  126. * which may be present or become present in the system.
  127. */
  128. void __init smp_init_cpus(void)
  129. {
  130. void __iomem *scu_base = scu_base_addr();
  131. unsigned int i, ncores;
  132. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  133. /* sanity check */
  134. if (ncores > NR_CPUS) {
  135. printk(KERN_WARNING
  136. "U8500: no. of cores (%d) greater than configured "
  137. "maximum of %d - clipping\n",
  138. ncores, NR_CPUS);
  139. ncores = NR_CPUS;
  140. }
  141. for (i = 0; i < ncores; i++)
  142. set_cpu_possible(i, true);
  143. set_smp_cross_call(gic_raise_softirq);
  144. }
  145. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  146. {
  147. scu_enable(scu_base_addr());
  148. wakeup_secondary();
  149. }