clock.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static struct clk clk_sclk_hdmi27m = {
  152. .name = "sclk_hdmi27m",
  153. .rate = 27000000,
  154. };
  155. static struct clk clk_sclk_hdmiphy = {
  156. .name = "sclk_hdmiphy",
  157. };
  158. static struct clk clk_sclk_usbphy0 = {
  159. .name = "sclk_usbphy0",
  160. };
  161. static struct clk clk_sclk_usbphy1 = {
  162. .name = "sclk_usbphy1",
  163. };
  164. static struct clk clk_pcmcdclk0 = {
  165. .name = "pcmcdclk",
  166. };
  167. static struct clk clk_pcmcdclk1 = {
  168. .name = "pcmcdclk",
  169. };
  170. static struct clk clk_pcmcdclk2 = {
  171. .name = "pcmcdclk",
  172. };
  173. static struct clk *clkset_vpllsrc_list[] = {
  174. [0] = &clk_fin_vpll,
  175. [1] = &clk_sclk_hdmi27m,
  176. };
  177. static struct clksrc_sources clkset_vpllsrc = {
  178. .sources = clkset_vpllsrc_list,
  179. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  180. };
  181. static struct clksrc_clk clk_vpllsrc = {
  182. .clk = {
  183. .name = "vpll_src",
  184. .enable = s5pv210_clk_mask0_ctrl,
  185. .ctrlbit = (1 << 7),
  186. },
  187. .sources = &clkset_vpllsrc,
  188. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  189. };
  190. static struct clk *clkset_sclk_vpll_list[] = {
  191. [0] = &clk_vpllsrc.clk,
  192. [1] = &clk_fout_vpll,
  193. };
  194. static struct clksrc_sources clkset_sclk_vpll = {
  195. .sources = clkset_sclk_vpll_list,
  196. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  197. };
  198. static struct clksrc_clk clk_sclk_vpll = {
  199. .clk = {
  200. .name = "sclk_vpll",
  201. },
  202. .sources = &clkset_sclk_vpll,
  203. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  204. };
  205. static struct clk *clkset_moutdmc0src_list[] = {
  206. [0] = &clk_sclk_a2m.clk,
  207. [1] = &clk_mout_mpll.clk,
  208. [2] = NULL,
  209. [3] = NULL,
  210. };
  211. static struct clksrc_sources clkset_moutdmc0src = {
  212. .sources = clkset_moutdmc0src_list,
  213. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  214. };
  215. static struct clksrc_clk clk_mout_dmc0 = {
  216. .clk = {
  217. .name = "mout_dmc0",
  218. },
  219. .sources = &clkset_moutdmc0src,
  220. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  221. };
  222. static struct clksrc_clk clk_sclk_dmc0 = {
  223. .clk = {
  224. .name = "sclk_dmc0",
  225. .parent = &clk_mout_dmc0.clk,
  226. },
  227. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  228. };
  229. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  230. {
  231. return clk_get_rate(clk->parent) / 2;
  232. }
  233. static struct clk_ops clk_hclk_imem_ops = {
  234. .get_rate = s5pv210_clk_imem_get_rate,
  235. };
  236. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  237. {
  238. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  239. }
  240. static struct clk_ops clk_fout_apll_ops = {
  241. .get_rate = s5pv210_clk_fout_apll_get_rate,
  242. };
  243. static struct clk init_clocks_off[] = {
  244. {
  245. .name = "pdma",
  246. .devname = "s3c-pl330.0",
  247. .parent = &clk_hclk_psys.clk,
  248. .enable = s5pv210_clk_ip0_ctrl,
  249. .ctrlbit = (1 << 3),
  250. }, {
  251. .name = "pdma",
  252. .devname = "s3c-pl330.1",
  253. .parent = &clk_hclk_psys.clk,
  254. .enable = s5pv210_clk_ip0_ctrl,
  255. .ctrlbit = (1 << 4),
  256. }, {
  257. .name = "rot",
  258. .parent = &clk_hclk_dsys.clk,
  259. .enable = s5pv210_clk_ip0_ctrl,
  260. .ctrlbit = (1<<29),
  261. }, {
  262. .name = "fimc",
  263. .devname = "s5pv210-fimc.0",
  264. .parent = &clk_hclk_dsys.clk,
  265. .enable = s5pv210_clk_ip0_ctrl,
  266. .ctrlbit = (1 << 24),
  267. }, {
  268. .name = "fimc",
  269. .devname = "s5pv210-fimc.1",
  270. .parent = &clk_hclk_dsys.clk,
  271. .enable = s5pv210_clk_ip0_ctrl,
  272. .ctrlbit = (1 << 25),
  273. }, {
  274. .name = "fimc",
  275. .devname = "s5pv210-fimc.2",
  276. .parent = &clk_hclk_dsys.clk,
  277. .enable = s5pv210_clk_ip0_ctrl,
  278. .ctrlbit = (1 << 26),
  279. }, {
  280. .name = "mfc",
  281. .devname = "s5p-mfc",
  282. .parent = &clk_pclk_psys.clk,
  283. .enable = s5pv210_clk_ip0_ctrl,
  284. .ctrlbit = (1 << 16),
  285. }, {
  286. .name = "otg",
  287. .parent = &clk_hclk_psys.clk,
  288. .enable = s5pv210_clk_ip1_ctrl,
  289. .ctrlbit = (1<<16),
  290. }, {
  291. .name = "usb-host",
  292. .parent = &clk_hclk_psys.clk,
  293. .enable = s5pv210_clk_ip1_ctrl,
  294. .ctrlbit = (1<<17),
  295. }, {
  296. .name = "lcd",
  297. .parent = &clk_hclk_dsys.clk,
  298. .enable = s5pv210_clk_ip1_ctrl,
  299. .ctrlbit = (1<<0),
  300. }, {
  301. .name = "cfcon",
  302. .parent = &clk_hclk_psys.clk,
  303. .enable = s5pv210_clk_ip1_ctrl,
  304. .ctrlbit = (1<<25),
  305. }, {
  306. .name = "hsmmc",
  307. .devname = "s3c-sdhci.0",
  308. .parent = &clk_hclk_psys.clk,
  309. .enable = s5pv210_clk_ip2_ctrl,
  310. .ctrlbit = (1<<16),
  311. }, {
  312. .name = "hsmmc",
  313. .devname = "s3c-sdhci.1",
  314. .parent = &clk_hclk_psys.clk,
  315. .enable = s5pv210_clk_ip2_ctrl,
  316. .ctrlbit = (1<<17),
  317. }, {
  318. .name = "hsmmc",
  319. .devname = "s3c-sdhci.2",
  320. .parent = &clk_hclk_psys.clk,
  321. .enable = s5pv210_clk_ip2_ctrl,
  322. .ctrlbit = (1<<18),
  323. }, {
  324. .name = "hsmmc",
  325. .devname = "s3c-sdhci.3",
  326. .parent = &clk_hclk_psys.clk,
  327. .enable = s5pv210_clk_ip2_ctrl,
  328. .ctrlbit = (1<<19),
  329. }, {
  330. .name = "systimer",
  331. .parent = &clk_pclk_psys.clk,
  332. .enable = s5pv210_clk_ip3_ctrl,
  333. .ctrlbit = (1<<16),
  334. }, {
  335. .name = "watchdog",
  336. .parent = &clk_pclk_psys.clk,
  337. .enable = s5pv210_clk_ip3_ctrl,
  338. .ctrlbit = (1<<22),
  339. }, {
  340. .name = "rtc",
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<15),
  344. }, {
  345. .name = "i2c",
  346. .devname = "s3c2440-i2c.0",
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1<<7),
  350. }, {
  351. .name = "i2c",
  352. .devname = "s3c2440-i2c.1",
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1 << 10),
  356. }, {
  357. .name = "i2c",
  358. .devname = "s3c2440-i2c.2",
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<9),
  362. }, {
  363. .name = "spi",
  364. .devname = "s3c64xx-spi.0",
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<12),
  368. }, {
  369. .name = "spi",
  370. .devname = "s3c64xx-spi.1",
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<13),
  374. }, {
  375. .name = "spi",
  376. .devname = "s3c64xx-spi.2",
  377. .parent = &clk_pclk_psys.clk,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1<<14),
  380. }, {
  381. .name = "timers",
  382. .parent = &clk_pclk_psys.clk,
  383. .enable = s5pv210_clk_ip3_ctrl,
  384. .ctrlbit = (1<<23),
  385. }, {
  386. .name = "adc",
  387. .parent = &clk_pclk_psys.clk,
  388. .enable = s5pv210_clk_ip3_ctrl,
  389. .ctrlbit = (1<<24),
  390. }, {
  391. .name = "keypad",
  392. .parent = &clk_pclk_psys.clk,
  393. .enable = s5pv210_clk_ip3_ctrl,
  394. .ctrlbit = (1<<21),
  395. }, {
  396. .name = "iis",
  397. .devname = "samsung-i2s.0",
  398. .parent = &clk_p,
  399. .enable = s5pv210_clk_ip3_ctrl,
  400. .ctrlbit = (1<<4),
  401. }, {
  402. .name = "iis",
  403. .devname = "samsung-i2s.1",
  404. .parent = &clk_p,
  405. .enable = s5pv210_clk_ip3_ctrl,
  406. .ctrlbit = (1 << 5),
  407. }, {
  408. .name = "iis",
  409. .devname = "samsung-i2s.2",
  410. .parent = &clk_p,
  411. .enable = s5pv210_clk_ip3_ctrl,
  412. .ctrlbit = (1 << 6),
  413. }, {
  414. .name = "spdif",
  415. .parent = &clk_p,
  416. .enable = s5pv210_clk_ip3_ctrl,
  417. .ctrlbit = (1 << 0),
  418. },
  419. };
  420. static struct clk init_clocks[] = {
  421. {
  422. .name = "hclk_imem",
  423. .parent = &clk_hclk_msys.clk,
  424. .ctrlbit = (1 << 5),
  425. .enable = s5pv210_clk_ip0_ctrl,
  426. .ops = &clk_hclk_imem_ops,
  427. }, {
  428. .name = "uart",
  429. .devname = "s5pv210-uart.0",
  430. .parent = &clk_pclk_psys.clk,
  431. .enable = s5pv210_clk_ip3_ctrl,
  432. .ctrlbit = (1 << 17),
  433. }, {
  434. .name = "uart",
  435. .devname = "s5pv210-uart.1",
  436. .parent = &clk_pclk_psys.clk,
  437. .enable = s5pv210_clk_ip3_ctrl,
  438. .ctrlbit = (1 << 18),
  439. }, {
  440. .name = "uart",
  441. .devname = "s5pv210-uart.2",
  442. .parent = &clk_pclk_psys.clk,
  443. .enable = s5pv210_clk_ip3_ctrl,
  444. .ctrlbit = (1 << 19),
  445. }, {
  446. .name = "uart",
  447. .devname = "s5pv210-uart.3",
  448. .parent = &clk_pclk_psys.clk,
  449. .enable = s5pv210_clk_ip3_ctrl,
  450. .ctrlbit = (1 << 20),
  451. }, {
  452. .name = "sromc",
  453. .parent = &clk_hclk_psys.clk,
  454. .enable = s5pv210_clk_ip1_ctrl,
  455. .ctrlbit = (1 << 26),
  456. },
  457. };
  458. static struct clk *clkset_uart_list[] = {
  459. [6] = &clk_mout_mpll.clk,
  460. [7] = &clk_mout_epll.clk,
  461. };
  462. static struct clksrc_sources clkset_uart = {
  463. .sources = clkset_uart_list,
  464. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  465. };
  466. static struct clk *clkset_group1_list[] = {
  467. [0] = &clk_sclk_a2m.clk,
  468. [1] = &clk_mout_mpll.clk,
  469. [2] = &clk_mout_epll.clk,
  470. [3] = &clk_sclk_vpll.clk,
  471. };
  472. static struct clksrc_sources clkset_group1 = {
  473. .sources = clkset_group1_list,
  474. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  475. };
  476. static struct clk *clkset_sclk_onenand_list[] = {
  477. [0] = &clk_hclk_psys.clk,
  478. [1] = &clk_hclk_dsys.clk,
  479. };
  480. static struct clksrc_sources clkset_sclk_onenand = {
  481. .sources = clkset_sclk_onenand_list,
  482. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  483. };
  484. static struct clk *clkset_sclk_dac_list[] = {
  485. [0] = &clk_sclk_vpll.clk,
  486. [1] = &clk_sclk_hdmiphy,
  487. };
  488. static struct clksrc_sources clkset_sclk_dac = {
  489. .sources = clkset_sclk_dac_list,
  490. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  491. };
  492. static struct clksrc_clk clk_sclk_dac = {
  493. .clk = {
  494. .name = "sclk_dac",
  495. .enable = s5pv210_clk_mask0_ctrl,
  496. .ctrlbit = (1 << 2),
  497. },
  498. .sources = &clkset_sclk_dac,
  499. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  500. };
  501. static struct clksrc_clk clk_sclk_pixel = {
  502. .clk = {
  503. .name = "sclk_pixel",
  504. .parent = &clk_sclk_vpll.clk,
  505. },
  506. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  507. };
  508. static struct clk *clkset_sclk_hdmi_list[] = {
  509. [0] = &clk_sclk_pixel.clk,
  510. [1] = &clk_sclk_hdmiphy,
  511. };
  512. static struct clksrc_sources clkset_sclk_hdmi = {
  513. .sources = clkset_sclk_hdmi_list,
  514. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  515. };
  516. static struct clksrc_clk clk_sclk_hdmi = {
  517. .clk = {
  518. .name = "sclk_hdmi",
  519. .enable = s5pv210_clk_mask0_ctrl,
  520. .ctrlbit = (1 << 0),
  521. },
  522. .sources = &clkset_sclk_hdmi,
  523. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  524. };
  525. static struct clk *clkset_sclk_mixer_list[] = {
  526. [0] = &clk_sclk_dac.clk,
  527. [1] = &clk_sclk_hdmi.clk,
  528. };
  529. static struct clksrc_sources clkset_sclk_mixer = {
  530. .sources = clkset_sclk_mixer_list,
  531. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  532. };
  533. static struct clk *clkset_sclk_audio0_list[] = {
  534. [0] = &clk_ext_xtal_mux,
  535. [1] = &clk_pcmcdclk0,
  536. [2] = &clk_sclk_hdmi27m,
  537. [3] = &clk_sclk_usbphy0,
  538. [4] = &clk_sclk_usbphy1,
  539. [5] = &clk_sclk_hdmiphy,
  540. [6] = &clk_mout_mpll.clk,
  541. [7] = &clk_mout_epll.clk,
  542. [8] = &clk_sclk_vpll.clk,
  543. };
  544. static struct clksrc_sources clkset_sclk_audio0 = {
  545. .sources = clkset_sclk_audio0_list,
  546. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  547. };
  548. static struct clksrc_clk clk_sclk_audio0 = {
  549. .clk = {
  550. .name = "sclk_audio",
  551. .devname = "soc-audio.0",
  552. .enable = s5pv210_clk_mask0_ctrl,
  553. .ctrlbit = (1 << 24),
  554. },
  555. .sources = &clkset_sclk_audio0,
  556. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  557. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  558. };
  559. static struct clk *clkset_sclk_audio1_list[] = {
  560. [0] = &clk_ext_xtal_mux,
  561. [1] = &clk_pcmcdclk1,
  562. [2] = &clk_sclk_hdmi27m,
  563. [3] = &clk_sclk_usbphy0,
  564. [4] = &clk_sclk_usbphy1,
  565. [5] = &clk_sclk_hdmiphy,
  566. [6] = &clk_mout_mpll.clk,
  567. [7] = &clk_mout_epll.clk,
  568. [8] = &clk_sclk_vpll.clk,
  569. };
  570. static struct clksrc_sources clkset_sclk_audio1 = {
  571. .sources = clkset_sclk_audio1_list,
  572. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  573. };
  574. static struct clksrc_clk clk_sclk_audio1 = {
  575. .clk = {
  576. .name = "sclk_audio",
  577. .devname = "soc-audio.1",
  578. .enable = s5pv210_clk_mask0_ctrl,
  579. .ctrlbit = (1 << 25),
  580. },
  581. .sources = &clkset_sclk_audio1,
  582. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  583. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  584. };
  585. static struct clk *clkset_sclk_audio2_list[] = {
  586. [0] = &clk_ext_xtal_mux,
  587. [1] = &clk_pcmcdclk0,
  588. [2] = &clk_sclk_hdmi27m,
  589. [3] = &clk_sclk_usbphy0,
  590. [4] = &clk_sclk_usbphy1,
  591. [5] = &clk_sclk_hdmiphy,
  592. [6] = &clk_mout_mpll.clk,
  593. [7] = &clk_mout_epll.clk,
  594. [8] = &clk_sclk_vpll.clk,
  595. };
  596. static struct clksrc_sources clkset_sclk_audio2 = {
  597. .sources = clkset_sclk_audio2_list,
  598. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  599. };
  600. static struct clksrc_clk clk_sclk_audio2 = {
  601. .clk = {
  602. .name = "sclk_audio",
  603. .devname = "soc-audio.2",
  604. .enable = s5pv210_clk_mask0_ctrl,
  605. .ctrlbit = (1 << 26),
  606. },
  607. .sources = &clkset_sclk_audio2,
  608. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  609. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  610. };
  611. static struct clk *clkset_sclk_spdif_list[] = {
  612. [0] = &clk_sclk_audio0.clk,
  613. [1] = &clk_sclk_audio1.clk,
  614. [2] = &clk_sclk_audio2.clk,
  615. };
  616. static struct clksrc_sources clkset_sclk_spdif = {
  617. .sources = clkset_sclk_spdif_list,
  618. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  619. };
  620. static struct clksrc_clk clk_sclk_spdif = {
  621. .clk = {
  622. .name = "sclk_spdif",
  623. .enable = s5pv210_clk_mask0_ctrl,
  624. .ctrlbit = (1 << 27),
  625. .ops = &s5p_sclk_spdif_ops,
  626. },
  627. .sources = &clkset_sclk_spdif,
  628. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  629. };
  630. static struct clk *clkset_group2_list[] = {
  631. [0] = &clk_ext_xtal_mux,
  632. [1] = &clk_xusbxti,
  633. [2] = &clk_sclk_hdmi27m,
  634. [3] = &clk_sclk_usbphy0,
  635. [4] = &clk_sclk_usbphy1,
  636. [5] = &clk_sclk_hdmiphy,
  637. [6] = &clk_mout_mpll.clk,
  638. [7] = &clk_mout_epll.clk,
  639. [8] = &clk_sclk_vpll.clk,
  640. };
  641. static struct clksrc_sources clkset_group2 = {
  642. .sources = clkset_group2_list,
  643. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  644. };
  645. static struct clksrc_clk clksrcs[] = {
  646. {
  647. .clk = {
  648. .name = "sclk_dmc",
  649. },
  650. .sources = &clkset_group1,
  651. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  652. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  653. }, {
  654. .clk = {
  655. .name = "sclk_onenand",
  656. },
  657. .sources = &clkset_sclk_onenand,
  658. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  659. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  660. }, {
  661. .clk = {
  662. .name = "uclk1",
  663. .devname = "s5pv210-uart.0",
  664. .enable = s5pv210_clk_mask0_ctrl,
  665. .ctrlbit = (1 << 12),
  666. },
  667. .sources = &clkset_uart,
  668. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  669. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  670. }, {
  671. .clk = {
  672. .name = "uclk1",
  673. .devname = "s5pv210-uart.1",
  674. .enable = s5pv210_clk_mask0_ctrl,
  675. .ctrlbit = (1 << 13),
  676. },
  677. .sources = &clkset_uart,
  678. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  679. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  680. }, {
  681. .clk = {
  682. .name = "uclk1",
  683. .devname = "s5pv210-uart.2",
  684. .enable = s5pv210_clk_mask0_ctrl,
  685. .ctrlbit = (1 << 14),
  686. },
  687. .sources = &clkset_uart,
  688. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  689. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  690. }, {
  691. .clk = {
  692. .name = "uclk1",
  693. .devname = "s5pv210-uart.3",
  694. .enable = s5pv210_clk_mask0_ctrl,
  695. .ctrlbit = (1 << 15),
  696. },
  697. .sources = &clkset_uart,
  698. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  699. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  700. }, {
  701. .clk = {
  702. .name = "sclk_mixer",
  703. .enable = s5pv210_clk_mask0_ctrl,
  704. .ctrlbit = (1 << 1),
  705. },
  706. .sources = &clkset_sclk_mixer,
  707. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  708. }, {
  709. .clk = {
  710. .name = "sclk_fimc",
  711. .devname = "s5pv210-fimc.0",
  712. .enable = s5pv210_clk_mask1_ctrl,
  713. .ctrlbit = (1 << 2),
  714. },
  715. .sources = &clkset_group2,
  716. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  717. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  718. }, {
  719. .clk = {
  720. .name = "sclk_fimc",
  721. .devname = "s5pv210-fimc.1",
  722. .enable = s5pv210_clk_mask1_ctrl,
  723. .ctrlbit = (1 << 3),
  724. },
  725. .sources = &clkset_group2,
  726. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  727. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  728. }, {
  729. .clk = {
  730. .name = "sclk_fimc",
  731. .devname = "s5pv210-fimc.2",
  732. .enable = s5pv210_clk_mask1_ctrl,
  733. .ctrlbit = (1 << 4),
  734. },
  735. .sources = &clkset_group2,
  736. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  737. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  738. }, {
  739. .clk = {
  740. .name = "sclk_cam",
  741. .devname = "s5pv210-fimc.0",
  742. .enable = s5pv210_clk_mask0_ctrl,
  743. .ctrlbit = (1 << 3),
  744. },
  745. .sources = &clkset_group2,
  746. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  747. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  748. }, {
  749. .clk = {
  750. .name = "sclk_cam",
  751. .devname = "s5pv210-fimc.1",
  752. .enable = s5pv210_clk_mask0_ctrl,
  753. .ctrlbit = (1 << 4),
  754. },
  755. .sources = &clkset_group2,
  756. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  757. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  758. }, {
  759. .clk = {
  760. .name = "sclk_fimd",
  761. .enable = s5pv210_clk_mask0_ctrl,
  762. .ctrlbit = (1 << 5),
  763. },
  764. .sources = &clkset_group2,
  765. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  766. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  767. }, {
  768. .clk = {
  769. .name = "sclk_mmc",
  770. .devname = "s3c-sdhci.0",
  771. .enable = s5pv210_clk_mask0_ctrl,
  772. .ctrlbit = (1 << 8),
  773. },
  774. .sources = &clkset_group2,
  775. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  776. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  777. }, {
  778. .clk = {
  779. .name = "sclk_mmc",
  780. .devname = "s3c-sdhci.1",
  781. .enable = s5pv210_clk_mask0_ctrl,
  782. .ctrlbit = (1 << 9),
  783. },
  784. .sources = &clkset_group2,
  785. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  786. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  787. }, {
  788. .clk = {
  789. .name = "sclk_mmc",
  790. .devname = "s3c-sdhci.2",
  791. .enable = s5pv210_clk_mask0_ctrl,
  792. .ctrlbit = (1 << 10),
  793. },
  794. .sources = &clkset_group2,
  795. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  796. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  797. }, {
  798. .clk = {
  799. .name = "sclk_mmc",
  800. .devname = "s3c-sdhci.3",
  801. .enable = s5pv210_clk_mask0_ctrl,
  802. .ctrlbit = (1 << 11),
  803. },
  804. .sources = &clkset_group2,
  805. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  806. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  807. }, {
  808. .clk = {
  809. .name = "sclk_mfc",
  810. .devname = "s5p-mfc",
  811. .enable = s5pv210_clk_ip0_ctrl,
  812. .ctrlbit = (1 << 16),
  813. },
  814. .sources = &clkset_group1,
  815. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  816. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  817. }, {
  818. .clk = {
  819. .name = "sclk_g2d",
  820. .enable = s5pv210_clk_ip0_ctrl,
  821. .ctrlbit = (1 << 12),
  822. },
  823. .sources = &clkset_group1,
  824. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  825. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  826. }, {
  827. .clk = {
  828. .name = "sclk_g3d",
  829. .enable = s5pv210_clk_ip0_ctrl,
  830. .ctrlbit = (1 << 8),
  831. },
  832. .sources = &clkset_group1,
  833. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  834. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  835. }, {
  836. .clk = {
  837. .name = "sclk_csis",
  838. .enable = s5pv210_clk_mask0_ctrl,
  839. .ctrlbit = (1 << 6),
  840. },
  841. .sources = &clkset_group2,
  842. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  843. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  844. }, {
  845. .clk = {
  846. .name = "sclk_spi",
  847. .devname = "s3c64xx-spi.0",
  848. .enable = s5pv210_clk_mask0_ctrl,
  849. .ctrlbit = (1 << 16),
  850. },
  851. .sources = &clkset_group2,
  852. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  853. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  854. }, {
  855. .clk = {
  856. .name = "sclk_spi",
  857. .devname = "s3c64xx-spi.1",
  858. .enable = s5pv210_clk_mask0_ctrl,
  859. .ctrlbit = (1 << 17),
  860. },
  861. .sources = &clkset_group2,
  862. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  863. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  864. }, {
  865. .clk = {
  866. .name = "sclk_pwi",
  867. .enable = s5pv210_clk_mask0_ctrl,
  868. .ctrlbit = (1 << 29),
  869. },
  870. .sources = &clkset_group2,
  871. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  872. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  873. }, {
  874. .clk = {
  875. .name = "sclk_pwm",
  876. .enable = s5pv210_clk_mask0_ctrl,
  877. .ctrlbit = (1 << 19),
  878. },
  879. .sources = &clkset_group2,
  880. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  881. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  882. },
  883. };
  884. /* Clock initialisation code */
  885. static struct clksrc_clk *sysclks[] = {
  886. &clk_mout_apll,
  887. &clk_mout_epll,
  888. &clk_mout_mpll,
  889. &clk_armclk,
  890. &clk_hclk_msys,
  891. &clk_sclk_a2m,
  892. &clk_hclk_dsys,
  893. &clk_hclk_psys,
  894. &clk_pclk_msys,
  895. &clk_pclk_dsys,
  896. &clk_pclk_psys,
  897. &clk_vpllsrc,
  898. &clk_sclk_vpll,
  899. &clk_sclk_dac,
  900. &clk_sclk_pixel,
  901. &clk_sclk_hdmi,
  902. &clk_mout_dmc0,
  903. &clk_sclk_dmc0,
  904. &clk_sclk_audio0,
  905. &clk_sclk_audio1,
  906. &clk_sclk_audio2,
  907. &clk_sclk_spdif,
  908. };
  909. static u32 epll_div[][6] = {
  910. { 48000000, 0, 48, 3, 3, 0 },
  911. { 96000000, 0, 48, 3, 2, 0 },
  912. { 144000000, 1, 72, 3, 2, 0 },
  913. { 192000000, 0, 48, 3, 1, 0 },
  914. { 288000000, 1, 72, 3, 1, 0 },
  915. { 32750000, 1, 65, 3, 4, 35127 },
  916. { 32768000, 1, 65, 3, 4, 35127 },
  917. { 45158400, 0, 45, 3, 3, 10355 },
  918. { 45000000, 0, 45, 3, 3, 10355 },
  919. { 45158000, 0, 45, 3, 3, 10355 },
  920. { 49125000, 0, 49, 3, 3, 9961 },
  921. { 49152000, 0, 49, 3, 3, 9961 },
  922. { 67737600, 1, 67, 3, 3, 48366 },
  923. { 67738000, 1, 67, 3, 3, 48366 },
  924. { 73800000, 1, 73, 3, 3, 47710 },
  925. { 73728000, 1, 73, 3, 3, 47710 },
  926. { 36000000, 1, 32, 3, 4, 0 },
  927. { 60000000, 1, 60, 3, 3, 0 },
  928. { 72000000, 1, 72, 3, 3, 0 },
  929. { 80000000, 1, 80, 3, 3, 0 },
  930. { 84000000, 0, 42, 3, 2, 0 },
  931. { 50000000, 0, 50, 3, 3, 0 },
  932. };
  933. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  934. {
  935. unsigned int epll_con, epll_con_k;
  936. unsigned int i;
  937. /* Return if nothing changed */
  938. if (clk->rate == rate)
  939. return 0;
  940. epll_con = __raw_readl(S5P_EPLL_CON);
  941. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  942. epll_con_k &= ~PLL46XX_KDIV_MASK;
  943. epll_con &= ~(1 << 27 |
  944. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  945. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  946. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  947. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  948. if (epll_div[i][0] == rate) {
  949. epll_con_k |= epll_div[i][5] << 0;
  950. epll_con |= (epll_div[i][1] << 27 |
  951. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  952. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  953. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  954. break;
  955. }
  956. }
  957. if (i == ARRAY_SIZE(epll_div)) {
  958. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  959. __func__);
  960. return -EINVAL;
  961. }
  962. __raw_writel(epll_con, S5P_EPLL_CON);
  963. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  964. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  965. clk->rate, rate);
  966. clk->rate = rate;
  967. return 0;
  968. }
  969. static struct clk_ops s5pv210_epll_ops = {
  970. .set_rate = s5pv210_epll_set_rate,
  971. .get_rate = s5p_epll_get_rate,
  972. };
  973. void __init_or_cpufreq s5pv210_setup_clocks(void)
  974. {
  975. struct clk *xtal_clk;
  976. unsigned long vpllsrc;
  977. unsigned long armclk;
  978. unsigned long hclk_msys;
  979. unsigned long hclk_dsys;
  980. unsigned long hclk_psys;
  981. unsigned long pclk_msys;
  982. unsigned long pclk_dsys;
  983. unsigned long pclk_psys;
  984. unsigned long apll;
  985. unsigned long mpll;
  986. unsigned long epll;
  987. unsigned long vpll;
  988. unsigned int ptr;
  989. u32 clkdiv0, clkdiv1;
  990. /* Set functions for clk_fout_epll */
  991. clk_fout_epll.enable = s5p_epll_enable;
  992. clk_fout_epll.ops = &s5pv210_epll_ops;
  993. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  994. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  995. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  996. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  997. __func__, clkdiv0, clkdiv1);
  998. xtal_clk = clk_get(NULL, "xtal");
  999. BUG_ON(IS_ERR(xtal_clk));
  1000. xtal = clk_get_rate(xtal_clk);
  1001. clk_put(xtal_clk);
  1002. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1003. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1004. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1005. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1006. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1007. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1008. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1009. clk_fout_apll.ops = &clk_fout_apll_ops;
  1010. clk_fout_mpll.rate = mpll;
  1011. clk_fout_epll.rate = epll;
  1012. clk_fout_vpll.rate = vpll;
  1013. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1014. apll, mpll, epll, vpll);
  1015. armclk = clk_get_rate(&clk_armclk.clk);
  1016. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1017. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1018. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1019. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1020. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1021. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1022. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1023. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1024. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1025. pclk_msys, pclk_dsys, pclk_psys);
  1026. clk_f.rate = armclk;
  1027. clk_h.rate = hclk_psys;
  1028. clk_p.rate = pclk_psys;
  1029. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1030. s3c_set_clksrc(&clksrcs[ptr], true);
  1031. }
  1032. static struct clk *clks[] __initdata = {
  1033. &clk_sclk_hdmi27m,
  1034. &clk_sclk_hdmiphy,
  1035. &clk_sclk_usbphy0,
  1036. &clk_sclk_usbphy1,
  1037. &clk_pcmcdclk0,
  1038. &clk_pcmcdclk1,
  1039. &clk_pcmcdclk2,
  1040. };
  1041. void __init s5pv210_register_clocks(void)
  1042. {
  1043. int ptr;
  1044. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1045. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1046. s3c_register_clksrc(sysclks[ptr], 1);
  1047. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1048. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1049. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1050. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1051. s3c_pwmclk_init();
  1052. }