dev-spi.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /* linux/arch/arm/plat-s3c64xx/dev-spi.c
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/string.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/dma-mapping.h>
  14. #include <linux/gpio.h>
  15. #include <mach/dma.h>
  16. #include <mach/map.h>
  17. #include <mach/spi-clocks.h>
  18. #include <mach/irqs.h>
  19. #include <plat/s3c64xx-spi.h>
  20. #include <plat/gpio-cfg.h>
  21. #include <plat/devs.h>
  22. static char *spi_src_clks[] = {
  23. [S3C64XX_SPI_SRCCLK_PCLK] = "pclk",
  24. [S3C64XX_SPI_SRCCLK_SPIBUS] = "spi-bus",
  25. [S3C64XX_SPI_SRCCLK_48M] = "spi_48m",
  26. };
  27. /* SPI Controller platform_devices */
  28. /* Since we emulate multi-cs capability, we do not touch the GPC-3,7.
  29. * The emulated CS is toggled by board specific mechanism, as it can
  30. * be either some immediate GPIO or some signal out of some other
  31. * chip in between ... or some yet another way.
  32. * We simply do not assume anything about CS.
  33. */
  34. static int s3c64xx_spi_cfg_gpio(struct platform_device *pdev)
  35. {
  36. unsigned int base;
  37. switch (pdev->id) {
  38. case 0:
  39. base = S3C64XX_GPC(0);
  40. break;
  41. case 1:
  42. base = S3C64XX_GPC(4);
  43. break;
  44. default:
  45. dev_err(&pdev->dev, "Invalid SPI Controller number!");
  46. return -EINVAL;
  47. }
  48. s3c_gpio_cfgall_range(base, 3,
  49. S3C_GPIO_SFN(2), S3C_GPIO_PULL_UP);
  50. return 0;
  51. }
  52. static struct resource s3c64xx_spi0_resource[] = {
  53. [0] = {
  54. .start = S3C64XX_PA_SPI0,
  55. .end = S3C64XX_PA_SPI0 + 0x100 - 1,
  56. .flags = IORESOURCE_MEM,
  57. },
  58. [1] = {
  59. .start = DMACH_SPI0_TX,
  60. .end = DMACH_SPI0_TX,
  61. .flags = IORESOURCE_DMA,
  62. },
  63. [2] = {
  64. .start = DMACH_SPI0_RX,
  65. .end = DMACH_SPI0_RX,
  66. .flags = IORESOURCE_DMA,
  67. },
  68. [3] = {
  69. .start = IRQ_SPI0,
  70. .end = IRQ_SPI0,
  71. .flags = IORESOURCE_IRQ,
  72. },
  73. };
  74. static struct s3c64xx_spi_info s3c64xx_spi0_pdata = {
  75. .cfg_gpio = s3c64xx_spi_cfg_gpio,
  76. .fifo_lvl_mask = 0x7f,
  77. .rx_lvl_offset = 13,
  78. .tx_st_done = 21,
  79. };
  80. static u64 spi_dmamask = DMA_BIT_MASK(32);
  81. struct platform_device s3c64xx_device_spi0 = {
  82. .name = "s3c64xx-spi",
  83. .id = 0,
  84. .num_resources = ARRAY_SIZE(s3c64xx_spi0_resource),
  85. .resource = s3c64xx_spi0_resource,
  86. .dev = {
  87. .dma_mask = &spi_dmamask,
  88. .coherent_dma_mask = DMA_BIT_MASK(32),
  89. .platform_data = &s3c64xx_spi0_pdata,
  90. },
  91. };
  92. EXPORT_SYMBOL(s3c64xx_device_spi0);
  93. static struct resource s3c64xx_spi1_resource[] = {
  94. [0] = {
  95. .start = S3C64XX_PA_SPI1,
  96. .end = S3C64XX_PA_SPI1 + 0x100 - 1,
  97. .flags = IORESOURCE_MEM,
  98. },
  99. [1] = {
  100. .start = DMACH_SPI1_TX,
  101. .end = DMACH_SPI1_TX,
  102. .flags = IORESOURCE_DMA,
  103. },
  104. [2] = {
  105. .start = DMACH_SPI1_RX,
  106. .end = DMACH_SPI1_RX,
  107. .flags = IORESOURCE_DMA,
  108. },
  109. [3] = {
  110. .start = IRQ_SPI1,
  111. .end = IRQ_SPI1,
  112. .flags = IORESOURCE_IRQ,
  113. },
  114. };
  115. static struct s3c64xx_spi_info s3c64xx_spi1_pdata = {
  116. .cfg_gpio = s3c64xx_spi_cfg_gpio,
  117. .fifo_lvl_mask = 0x7f,
  118. .rx_lvl_offset = 13,
  119. .tx_st_done = 21,
  120. };
  121. struct platform_device s3c64xx_device_spi1 = {
  122. .name = "s3c64xx-spi",
  123. .id = 1,
  124. .num_resources = ARRAY_SIZE(s3c64xx_spi1_resource),
  125. .resource = s3c64xx_spi1_resource,
  126. .dev = {
  127. .dma_mask = &spi_dmamask,
  128. .coherent_dma_mask = DMA_BIT_MASK(32),
  129. .platform_data = &s3c64xx_spi1_pdata,
  130. },
  131. };
  132. EXPORT_SYMBOL(s3c64xx_device_spi1);
  133. void __init s3c64xx_spi_set_info(int cntrlr, int src_clk_nr, int num_cs)
  134. {
  135. struct s3c64xx_spi_info *pd;
  136. /* Reject invalid configuration */
  137. if (!num_cs || src_clk_nr < 0
  138. || src_clk_nr > S3C64XX_SPI_SRCCLK_48M) {
  139. printk(KERN_ERR "%s: Invalid SPI configuration\n", __func__);
  140. return;
  141. }
  142. switch (cntrlr) {
  143. case 0:
  144. pd = &s3c64xx_spi0_pdata;
  145. break;
  146. case 1:
  147. pd = &s3c64xx_spi1_pdata;
  148. break;
  149. default:
  150. printk(KERN_ERR "%s: Invalid SPI controller(%d)\n",
  151. __func__, cntrlr);
  152. return;
  153. }
  154. pd->num_cs = num_cs;
  155. pd->src_clk_nr = src_clk_nr;
  156. pd->src_clk_name = spi_src_clks[src_clk_nr];
  157. }