clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <mach/pll.h>
  26. #include <plat/cpu.h>
  27. #include <plat/devs.h>
  28. #include <plat/cpu-freq.h>
  29. #include <plat/clock.h>
  30. #include <plat/clock-clksrc.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. };
  37. #define clk_fin_apll clk_ext_xtal_mux
  38. #define clk_fin_mpll clk_ext_xtal_mux
  39. #define clk_fin_epll clk_ext_xtal_mux
  40. #define clk_fout_mpll clk_mpll
  41. #define clk_fout_epll clk_epll
  42. struct clk clk_h2 = {
  43. .name = "hclk2",
  44. .rate = 0,
  45. };
  46. struct clk clk_27m = {
  47. .name = "clk_27m",
  48. .rate = 27000000,
  49. };
  50. static int clk_48m_ctrl(struct clk *clk, int enable)
  51. {
  52. unsigned long flags;
  53. u32 val;
  54. /* can't rely on clock lock, this register has other usages */
  55. local_irq_save(flags);
  56. val = __raw_readl(S3C64XX_OTHERS);
  57. if (enable)
  58. val |= S3C64XX_OTHERS_USBMASK;
  59. else
  60. val &= ~S3C64XX_OTHERS_USBMASK;
  61. __raw_writel(val, S3C64XX_OTHERS);
  62. local_irq_restore(flags);
  63. return 0;
  64. }
  65. struct clk clk_48m = {
  66. .name = "clk_48m",
  67. .rate = 48000000,
  68. .enable = clk_48m_ctrl,
  69. };
  70. struct clk clk_xusbxti = {
  71. .name = "xusbxti",
  72. .rate = 48000000,
  73. };
  74. static int inline s3c64xx_gate(void __iomem *reg,
  75. struct clk *clk,
  76. int enable)
  77. {
  78. unsigned int ctrlbit = clk->ctrlbit;
  79. u32 con;
  80. con = __raw_readl(reg);
  81. if (enable)
  82. con |= ctrlbit;
  83. else
  84. con &= ~ctrlbit;
  85. __raw_writel(con, reg);
  86. return 0;
  87. }
  88. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  89. {
  90. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  91. }
  92. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  93. {
  94. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  95. }
  96. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  97. {
  98. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  99. }
  100. static struct clk init_clocks_off[] = {
  101. {
  102. .name = "nand",
  103. .parent = &clk_h,
  104. }, {
  105. .name = "rtc",
  106. .parent = &clk_p,
  107. .enable = s3c64xx_pclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  109. }, {
  110. .name = "adc",
  111. .parent = &clk_p,
  112. .enable = s3c64xx_pclk_ctrl,
  113. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  114. }, {
  115. .name = "i2c",
  116. .parent = &clk_p,
  117. .enable = s3c64xx_pclk_ctrl,
  118. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  119. }, {
  120. .name = "i2c",
  121. .devname = "s3c2440-i2c.1",
  122. .parent = &clk_p,
  123. .enable = s3c64xx_pclk_ctrl,
  124. .ctrlbit = S3C6410_CLKCON_PCLK_I2C1,
  125. }, {
  126. .name = "iis",
  127. .devname = "samsung-i2s.0",
  128. .parent = &clk_p,
  129. .enable = s3c64xx_pclk_ctrl,
  130. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  131. }, {
  132. .name = "iis",
  133. .devname = "samsung-i2s.1",
  134. .parent = &clk_p,
  135. .enable = s3c64xx_pclk_ctrl,
  136. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  137. }, {
  138. #ifdef CONFIG_CPU_S3C6410
  139. .name = "iis",
  140. .parent = &clk_p,
  141. .enable = s3c64xx_pclk_ctrl,
  142. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  143. }, {
  144. #endif
  145. .name = "keypad",
  146. .parent = &clk_p,
  147. .enable = s3c64xx_pclk_ctrl,
  148. .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
  149. }, {
  150. .name = "spi",
  151. .devname = "s3c64xx-spi.0",
  152. .parent = &clk_p,
  153. .enable = s3c64xx_pclk_ctrl,
  154. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  155. }, {
  156. .name = "spi",
  157. .devname = "s3c64xx-spi.1",
  158. .parent = &clk_p,
  159. .enable = s3c64xx_pclk_ctrl,
  160. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  161. }, {
  162. .name = "spi_48m",
  163. .devname = "s3c64xx-spi.0",
  164. .parent = &clk_48m,
  165. .enable = s3c64xx_sclk_ctrl,
  166. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  167. }, {
  168. .name = "spi_48m",
  169. .devname = "s3c64xx-spi.1",
  170. .parent = &clk_48m,
  171. .enable = s3c64xx_sclk_ctrl,
  172. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  173. }, {
  174. .name = "48m",
  175. .devname = "s3c-sdhci.0",
  176. .parent = &clk_48m,
  177. .enable = s3c64xx_sclk_ctrl,
  178. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  179. }, {
  180. .name = "48m",
  181. .devname = "s3c-sdhci.1",
  182. .parent = &clk_48m,
  183. .enable = s3c64xx_sclk_ctrl,
  184. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  185. }, {
  186. .name = "48m",
  187. .devname = "s3c-sdhci.2",
  188. .parent = &clk_48m,
  189. .enable = s3c64xx_sclk_ctrl,
  190. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  191. }, {
  192. .name = "dma0",
  193. .parent = &clk_h,
  194. .enable = s3c64xx_hclk_ctrl,
  195. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  196. }, {
  197. .name = "dma1",
  198. .parent = &clk_h,
  199. .enable = s3c64xx_hclk_ctrl,
  200. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  201. },
  202. };
  203. static struct clk init_clocks[] = {
  204. {
  205. .name = "lcd",
  206. .parent = &clk_h,
  207. .enable = s3c64xx_hclk_ctrl,
  208. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  209. }, {
  210. .name = "gpio",
  211. .parent = &clk_p,
  212. .enable = s3c64xx_pclk_ctrl,
  213. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  214. }, {
  215. .name = "usb-host",
  216. .parent = &clk_h,
  217. .enable = s3c64xx_hclk_ctrl,
  218. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  219. }, {
  220. .name = "hsmmc",
  221. .devname = "s3c-sdhci.0",
  222. .parent = &clk_h,
  223. .enable = s3c64xx_hclk_ctrl,
  224. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  225. }, {
  226. .name = "hsmmc",
  227. .devname = "s3c-sdhci.1",
  228. .parent = &clk_h,
  229. .enable = s3c64xx_hclk_ctrl,
  230. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  231. }, {
  232. .name = "hsmmc",
  233. .devname = "s3c-sdhci.2",
  234. .parent = &clk_h,
  235. .enable = s3c64xx_hclk_ctrl,
  236. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  237. }, {
  238. .name = "otg",
  239. .parent = &clk_h,
  240. .enable = s3c64xx_hclk_ctrl,
  241. .ctrlbit = S3C_CLKCON_HCLK_USB,
  242. }, {
  243. .name = "timers",
  244. .parent = &clk_p,
  245. .enable = s3c64xx_pclk_ctrl,
  246. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  247. }, {
  248. .name = "uart",
  249. .devname = "s3c6400-uart.0",
  250. .parent = &clk_p,
  251. .enable = s3c64xx_pclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  253. }, {
  254. .name = "uart",
  255. .devname = "s3c6400-uart.1",
  256. .parent = &clk_p,
  257. .enable = s3c64xx_pclk_ctrl,
  258. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  259. }, {
  260. .name = "uart",
  261. .devname = "s3c6400-uart.2",
  262. .parent = &clk_p,
  263. .enable = s3c64xx_pclk_ctrl,
  264. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  265. }, {
  266. .name = "uart",
  267. .devname = "s3c6400-uart.3",
  268. .parent = &clk_p,
  269. .enable = s3c64xx_pclk_ctrl,
  270. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  271. }, {
  272. .name = "watchdog",
  273. .parent = &clk_p,
  274. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  275. }, {
  276. .name = "ac97",
  277. .parent = &clk_p,
  278. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  279. }, {
  280. .name = "cfcon",
  281. .parent = &clk_h,
  282. .enable = s3c64xx_hclk_ctrl,
  283. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  284. }
  285. };
  286. static struct clk clk_fout_apll = {
  287. .name = "fout_apll",
  288. };
  289. static struct clk *clk_src_apll_list[] = {
  290. [0] = &clk_fin_apll,
  291. [1] = &clk_fout_apll,
  292. };
  293. static struct clksrc_sources clk_src_apll = {
  294. .sources = clk_src_apll_list,
  295. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  296. };
  297. static struct clksrc_clk clk_mout_apll = {
  298. .clk = {
  299. .name = "mout_apll",
  300. },
  301. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  302. .sources = &clk_src_apll,
  303. };
  304. static struct clk *clk_src_epll_list[] = {
  305. [0] = &clk_fin_epll,
  306. [1] = &clk_fout_epll,
  307. };
  308. static struct clksrc_sources clk_src_epll = {
  309. .sources = clk_src_epll_list,
  310. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  311. };
  312. static struct clksrc_clk clk_mout_epll = {
  313. .clk = {
  314. .name = "mout_epll",
  315. },
  316. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  317. .sources = &clk_src_epll,
  318. };
  319. static struct clk *clk_src_mpll_list[] = {
  320. [0] = &clk_fin_mpll,
  321. [1] = &clk_fout_mpll,
  322. };
  323. static struct clksrc_sources clk_src_mpll = {
  324. .sources = clk_src_mpll_list,
  325. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  326. };
  327. static struct clksrc_clk clk_mout_mpll = {
  328. .clk = {
  329. .name = "mout_mpll",
  330. },
  331. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  332. .sources = &clk_src_mpll,
  333. };
  334. static unsigned int armclk_mask;
  335. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  336. {
  337. unsigned long rate = clk_get_rate(clk->parent);
  338. u32 clkdiv;
  339. /* divisor mask starts at bit0, so no need to shift */
  340. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  341. return rate / (clkdiv + 1);
  342. }
  343. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  344. unsigned long rate)
  345. {
  346. unsigned long parent = clk_get_rate(clk->parent);
  347. u32 div;
  348. if (parent < rate)
  349. return parent;
  350. div = (parent / rate) - 1;
  351. if (div > armclk_mask)
  352. div = armclk_mask;
  353. return parent / (div + 1);
  354. }
  355. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  356. {
  357. unsigned long parent = clk_get_rate(clk->parent);
  358. u32 div;
  359. u32 val;
  360. if (rate < parent / (armclk_mask + 1))
  361. return -EINVAL;
  362. rate = clk_round_rate(clk, rate);
  363. div = clk_get_rate(clk->parent) / rate;
  364. val = __raw_readl(S3C_CLK_DIV0);
  365. val &= ~armclk_mask;
  366. val |= (div - 1);
  367. __raw_writel(val, S3C_CLK_DIV0);
  368. return 0;
  369. }
  370. static struct clk clk_arm = {
  371. .name = "armclk",
  372. .parent = &clk_mout_apll.clk,
  373. .ops = &(struct clk_ops) {
  374. .get_rate = s3c64xx_clk_arm_get_rate,
  375. .set_rate = s3c64xx_clk_arm_set_rate,
  376. .round_rate = s3c64xx_clk_arm_round_rate,
  377. },
  378. };
  379. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  380. {
  381. unsigned long rate = clk_get_rate(clk->parent);
  382. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  383. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  384. rate /= 2;
  385. return rate;
  386. }
  387. static struct clk_ops clk_dout_ops = {
  388. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  389. };
  390. static struct clk clk_dout_mpll = {
  391. .name = "dout_mpll",
  392. .parent = &clk_mout_mpll.clk,
  393. .ops = &clk_dout_ops,
  394. };
  395. static struct clk *clkset_spi_mmc_list[] = {
  396. &clk_mout_epll.clk,
  397. &clk_dout_mpll,
  398. &clk_fin_epll,
  399. &clk_27m,
  400. };
  401. static struct clksrc_sources clkset_spi_mmc = {
  402. .sources = clkset_spi_mmc_list,
  403. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  404. };
  405. static struct clk *clkset_irda_list[] = {
  406. &clk_mout_epll.clk,
  407. &clk_dout_mpll,
  408. NULL,
  409. &clk_27m,
  410. };
  411. static struct clksrc_sources clkset_irda = {
  412. .sources = clkset_irda_list,
  413. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  414. };
  415. static struct clk *clkset_uart_list[] = {
  416. &clk_mout_epll.clk,
  417. &clk_dout_mpll,
  418. NULL,
  419. NULL
  420. };
  421. static struct clksrc_sources clkset_uart = {
  422. .sources = clkset_uart_list,
  423. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  424. };
  425. static struct clk *clkset_uhost_list[] = {
  426. &clk_48m,
  427. &clk_mout_epll.clk,
  428. &clk_dout_mpll,
  429. &clk_fin_epll,
  430. };
  431. static struct clksrc_sources clkset_uhost = {
  432. .sources = clkset_uhost_list,
  433. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  434. };
  435. /* The peripheral clocks are all controlled via clocksource followed
  436. * by an optional divider and gate stage. We currently roll this into
  437. * one clock which hides the intermediate clock from the mux.
  438. *
  439. * Note, the JPEG clock can only be an even divider...
  440. *
  441. * The scaler and LCD clocks depend on the S3C64XX version, and also
  442. * have a common parent divisor so are not included here.
  443. */
  444. /* clocks that feed other parts of the clock source tree */
  445. static struct clk clk_iis_cd0 = {
  446. .name = "iis_cdclk0",
  447. };
  448. static struct clk clk_iis_cd1 = {
  449. .name = "iis_cdclk1",
  450. };
  451. static struct clk clk_iisv4_cd = {
  452. .name = "iis_cdclk_v4",
  453. };
  454. static struct clk clk_pcm_cd = {
  455. .name = "pcm_cdclk",
  456. };
  457. static struct clk *clkset_audio0_list[] = {
  458. [0] = &clk_mout_epll.clk,
  459. [1] = &clk_dout_mpll,
  460. [2] = &clk_fin_epll,
  461. [3] = &clk_iis_cd0,
  462. [4] = &clk_pcm_cd,
  463. };
  464. static struct clksrc_sources clkset_audio0 = {
  465. .sources = clkset_audio0_list,
  466. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  467. };
  468. static struct clk *clkset_audio1_list[] = {
  469. [0] = &clk_mout_epll.clk,
  470. [1] = &clk_dout_mpll,
  471. [2] = &clk_fin_epll,
  472. [3] = &clk_iis_cd1,
  473. [4] = &clk_pcm_cd,
  474. };
  475. static struct clksrc_sources clkset_audio1 = {
  476. .sources = clkset_audio1_list,
  477. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  478. };
  479. static struct clk *clkset_audio2_list[] = {
  480. [0] = &clk_mout_epll.clk,
  481. [1] = &clk_dout_mpll,
  482. [2] = &clk_fin_epll,
  483. [3] = &clk_iisv4_cd,
  484. [4] = &clk_pcm_cd,
  485. };
  486. static struct clksrc_sources clkset_audio2 = {
  487. .sources = clkset_audio2_list,
  488. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  489. };
  490. static struct clk *clkset_camif_list[] = {
  491. &clk_h2,
  492. };
  493. static struct clksrc_sources clkset_camif = {
  494. .sources = clkset_camif_list,
  495. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  496. };
  497. static struct clksrc_clk clksrcs[] = {
  498. {
  499. .clk = {
  500. .name = "mmc_bus",
  501. .devname = "s3c-sdhci.0",
  502. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  503. .enable = s3c64xx_sclk_ctrl,
  504. },
  505. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  506. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  507. .sources = &clkset_spi_mmc,
  508. }, {
  509. .clk = {
  510. .name = "mmc_bus",
  511. .devname = "s3c-sdhci.1",
  512. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  513. .enable = s3c64xx_sclk_ctrl,
  514. },
  515. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  516. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  517. .sources = &clkset_spi_mmc,
  518. }, {
  519. .clk = {
  520. .name = "mmc_bus",
  521. .devname = "s3c-sdhci.2",
  522. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  523. .enable = s3c64xx_sclk_ctrl,
  524. },
  525. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  526. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  527. .sources = &clkset_spi_mmc,
  528. }, {
  529. .clk = {
  530. .name = "usb-bus-host",
  531. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  532. .enable = s3c64xx_sclk_ctrl,
  533. },
  534. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  535. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  536. .sources = &clkset_uhost,
  537. }, {
  538. .clk = {
  539. .name = "uclk1",
  540. .ctrlbit = S3C_CLKCON_SCLK_UART,
  541. .enable = s3c64xx_sclk_ctrl,
  542. },
  543. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  544. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  545. .sources = &clkset_uart,
  546. }, {
  547. /* Where does UCLK0 come from? */
  548. .clk = {
  549. .name = "spi-bus",
  550. .devname = "s3c64xx-spi.0",
  551. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  552. .enable = s3c64xx_sclk_ctrl,
  553. },
  554. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  555. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  556. .sources = &clkset_spi_mmc,
  557. }, {
  558. .clk = {
  559. .name = "spi-bus",
  560. .devname = "s3c64xx-spi.1",
  561. .enable = s3c64xx_sclk_ctrl,
  562. },
  563. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  564. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  565. .sources = &clkset_spi_mmc,
  566. }, {
  567. .clk = {
  568. .name = "audio-bus",
  569. .devname = "samsung-i2s.0",
  570. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  571. .enable = s3c64xx_sclk_ctrl,
  572. },
  573. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  574. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  575. .sources = &clkset_audio0,
  576. }, {
  577. .clk = {
  578. .name = "audio-bus",
  579. .devname = "samsung-i2s.1",
  580. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  581. .enable = s3c64xx_sclk_ctrl,
  582. },
  583. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  584. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  585. .sources = &clkset_audio1,
  586. }, {
  587. .clk = {
  588. .name = "audio-bus",
  589. .devname = "samsung-i2s.2",
  590. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  591. .enable = s3c64xx_sclk_ctrl,
  592. },
  593. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  594. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  595. .sources = &clkset_audio2,
  596. }, {
  597. .clk = {
  598. .name = "irda-bus",
  599. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  600. .enable = s3c64xx_sclk_ctrl,
  601. },
  602. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  603. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  604. .sources = &clkset_irda,
  605. }, {
  606. .clk = {
  607. .name = "camera",
  608. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  609. .enable = s3c64xx_sclk_ctrl,
  610. },
  611. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  612. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  613. .sources = &clkset_camif,
  614. },
  615. };
  616. /* Clock initialisation code */
  617. static struct clksrc_clk *init_parents[] = {
  618. &clk_mout_apll,
  619. &clk_mout_epll,
  620. &clk_mout_mpll,
  621. };
  622. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  623. void __init_or_cpufreq s3c6400_setup_clocks(void)
  624. {
  625. struct clk *xtal_clk;
  626. unsigned long xtal;
  627. unsigned long fclk;
  628. unsigned long hclk;
  629. unsigned long hclk2;
  630. unsigned long pclk;
  631. unsigned long epll;
  632. unsigned long apll;
  633. unsigned long mpll;
  634. unsigned int ptr;
  635. u32 clkdiv0;
  636. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  637. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  638. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  639. xtal_clk = clk_get(NULL, "xtal");
  640. BUG_ON(IS_ERR(xtal_clk));
  641. xtal = clk_get_rate(xtal_clk);
  642. clk_put(xtal_clk);
  643. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  644. /* For now assume the mux always selects the crystal */
  645. clk_ext_xtal_mux.parent = xtal_clk;
  646. epll = s3c6400_get_epll(xtal);
  647. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  648. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  649. fclk = mpll;
  650. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  651. apll, mpll, epll);
  652. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  653. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  654. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  655. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  656. hclk2, hclk, pclk);
  657. clk_fout_mpll.rate = mpll;
  658. clk_fout_epll.rate = epll;
  659. clk_fout_apll.rate = apll;
  660. clk_h2.rate = hclk2;
  661. clk_h.rate = hclk;
  662. clk_p.rate = pclk;
  663. clk_f.rate = fclk;
  664. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  665. s3c_set_clksrc(init_parents[ptr], true);
  666. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  667. s3c_set_clksrc(&clksrcs[ptr], true);
  668. }
  669. static struct clk *clks1[] __initdata = {
  670. &clk_ext_xtal_mux,
  671. &clk_iis_cd0,
  672. &clk_iis_cd1,
  673. &clk_iisv4_cd,
  674. &clk_pcm_cd,
  675. &clk_mout_epll.clk,
  676. &clk_mout_mpll.clk,
  677. &clk_dout_mpll,
  678. &clk_arm,
  679. };
  680. static struct clk *clks[] __initdata = {
  681. &clk_ext,
  682. &clk_epll,
  683. &clk_27m,
  684. &clk_48m,
  685. &clk_h2,
  686. &clk_xusbxti,
  687. };
  688. /**
  689. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  690. * @xtal: The rate for the clock crystal feeding the PLLs.
  691. * @armclk_divlimit: Divisor mask for ARMCLK.
  692. *
  693. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  694. * as ARMCLK as well as the necessary parent clocks.
  695. *
  696. * This call does not setup the clocks, which is left to the
  697. * s3c6400_setup_clocks() call which may be needed by the cpufreq
  698. * or resume code to re-set the clocks if the bootloader has changed
  699. * them.
  700. */
  701. void __init s3c64xx_register_clocks(unsigned long xtal,
  702. unsigned armclk_divlimit)
  703. {
  704. armclk_mask = armclk_divlimit;
  705. s3c24xx_register_baseclocks(xtal);
  706. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  707. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  708. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  709. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  710. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  711. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  712. s3c_pwmclk_init();
  713. }