mach-bast.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /* linux/arch/arm/mach-s3c2410/mach-bast.c
  2. *
  3. * Copyright 2003-2008 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://www.simtec.co.uk/products/EB2410ITX/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/gpio.h>
  19. #include <linux/syscore_ops.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/dm9000.h>
  23. #include <linux/ata_platform.h>
  24. #include <linux/i2c.h>
  25. #include <linux/io.h>
  26. #include <net/ax88796.h>
  27. #include <asm/mach/arch.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/mach/irq.h>
  30. #include <mach/bast-map.h>
  31. #include <mach/bast-irq.h>
  32. #include <mach/bast-cpld.h>
  33. #include <mach/hardware.h>
  34. #include <asm/irq.h>
  35. #include <asm/mach-types.h>
  36. //#include <asm/debug-ll.h>
  37. #include <plat/regs-serial.h>
  38. #include <mach/regs-gpio.h>
  39. #include <mach/regs-mem.h>
  40. #include <mach/regs-lcd.h>
  41. #include <plat/hwmon.h>
  42. #include <plat/nand.h>
  43. #include <plat/iic.h>
  44. #include <mach/fb.h>
  45. #include <linux/mtd/mtd.h>
  46. #include <linux/mtd/nand.h>
  47. #include <linux/mtd/nand_ecc.h>
  48. #include <linux/mtd/partitions.h>
  49. #include <linux/serial_8250.h>
  50. #include <plat/clock.h>
  51. #include <plat/devs.h>
  52. #include <plat/cpu.h>
  53. #include <plat/cpu-freq.h>
  54. #include <plat/gpio-cfg.h>
  55. #include <plat/audio-simtec.h>
  56. #include "usb-simtec.h"
  57. #include "nor-simtec.h"
  58. #define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
  59. /* macros for virtual address mods for the io space entries */
  60. #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
  61. #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
  62. #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
  63. #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
  64. /* macros to modify the physical addresses for io space */
  65. #define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
  66. #define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
  67. #define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
  68. #define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
  69. static struct map_desc bast_iodesc[] __initdata = {
  70. /* ISA IO areas */
  71. {
  72. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  73. .pfn = PA_CS2(BAST_PA_ISAIO),
  74. .length = SZ_16M,
  75. .type = MT_DEVICE,
  76. }, {
  77. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  78. .pfn = PA_CS3(BAST_PA_ISAIO),
  79. .length = SZ_16M,
  80. .type = MT_DEVICE,
  81. },
  82. /* bast CPLD control registers, and external interrupt controls */
  83. {
  84. .virtual = (u32)BAST_VA_CTRL1,
  85. .pfn = __phys_to_pfn(BAST_PA_CTRL1),
  86. .length = SZ_1M,
  87. .type = MT_DEVICE,
  88. }, {
  89. .virtual = (u32)BAST_VA_CTRL2,
  90. .pfn = __phys_to_pfn(BAST_PA_CTRL2),
  91. .length = SZ_1M,
  92. .type = MT_DEVICE,
  93. }, {
  94. .virtual = (u32)BAST_VA_CTRL3,
  95. .pfn = __phys_to_pfn(BAST_PA_CTRL3),
  96. .length = SZ_1M,
  97. .type = MT_DEVICE,
  98. }, {
  99. .virtual = (u32)BAST_VA_CTRL4,
  100. .pfn = __phys_to_pfn(BAST_PA_CTRL4),
  101. .length = SZ_1M,
  102. .type = MT_DEVICE,
  103. },
  104. /* PC104 IRQ mux */
  105. {
  106. .virtual = (u32)BAST_VA_PC104_IRQREQ,
  107. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
  108. .length = SZ_1M,
  109. .type = MT_DEVICE,
  110. }, {
  111. .virtual = (u32)BAST_VA_PC104_IRQRAW,
  112. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
  113. .length = SZ_1M,
  114. .type = MT_DEVICE,
  115. }, {
  116. .virtual = (u32)BAST_VA_PC104_IRQMASK,
  117. .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
  118. .length = SZ_1M,
  119. .type = MT_DEVICE,
  120. },
  121. /* peripheral space... one for each of fast/slow/byte/16bit */
  122. /* note, ide is only decoded in word space, even though some registers
  123. * are only 8bit */
  124. /* slow, byte */
  125. { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  126. { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  127. { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  128. /* slow, word */
  129. { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  130. { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  131. { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  132. /* fast, byte */
  133. { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  134. { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  135. { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  136. /* fast, word */
  137. { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
  138. { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
  139. { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
  140. };
  141. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  142. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  143. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  144. static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
  145. [0] = {
  146. .name = "uclk",
  147. .divisor = 1,
  148. .min_baud = 0,
  149. .max_baud = 0,
  150. },
  151. [1] = {
  152. .name = "pclk",
  153. .divisor = 1,
  154. .min_baud = 0,
  155. .max_baud = 0,
  156. }
  157. };
  158. static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
  159. [0] = {
  160. .hwport = 0,
  161. .flags = 0,
  162. .ucon = UCON,
  163. .ulcon = ULCON,
  164. .ufcon = UFCON,
  165. .clocks = bast_serial_clocks,
  166. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  167. },
  168. [1] = {
  169. .hwport = 1,
  170. .flags = 0,
  171. .ucon = UCON,
  172. .ulcon = ULCON,
  173. .ufcon = UFCON,
  174. .clocks = bast_serial_clocks,
  175. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  176. },
  177. /* port 2 is not actually used */
  178. [2] = {
  179. .hwport = 2,
  180. .flags = 0,
  181. .ucon = UCON,
  182. .ulcon = ULCON,
  183. .ufcon = UFCON,
  184. .clocks = bast_serial_clocks,
  185. .clocks_size = ARRAY_SIZE(bast_serial_clocks),
  186. }
  187. };
  188. /* NAND Flash on BAST board */
  189. #ifdef CONFIG_PM
  190. static int bast_pm_suspend(void)
  191. {
  192. /* ensure that an nRESET is not generated on resume. */
  193. gpio_direction_output(S3C2410_GPA(21), 1);
  194. return 0;
  195. }
  196. static void bast_pm_resume(void)
  197. {
  198. s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
  199. }
  200. #else
  201. #define bast_pm_suspend NULL
  202. #define bast_pm_resume NULL
  203. #endif
  204. static struct syscore_ops bast_pm_syscore_ops = {
  205. .suspend = bast_pm_suspend,
  206. .resume = bast_pm_resume,
  207. };
  208. static int smartmedia_map[] = { 0 };
  209. static int chip0_map[] = { 1 };
  210. static int chip1_map[] = { 2 };
  211. static int chip2_map[] = { 3 };
  212. static struct mtd_partition __initdata bast_default_nand_part[] = {
  213. [0] = {
  214. .name = "Boot Agent",
  215. .size = SZ_16K,
  216. .offset = 0,
  217. },
  218. [1] = {
  219. .name = "/boot",
  220. .size = SZ_4M - SZ_16K,
  221. .offset = SZ_16K,
  222. },
  223. [2] = {
  224. .name = "user",
  225. .offset = SZ_4M,
  226. .size = MTDPART_SIZ_FULL,
  227. }
  228. };
  229. /* the bast has 4 selectable slots for nand-flash, the three
  230. * on-board chip areas, as well as the external SmartMedia
  231. * slot.
  232. *
  233. * Note, there is no current hot-plug support for the SmartMedia
  234. * socket.
  235. */
  236. static struct s3c2410_nand_set __initdata bast_nand_sets[] = {
  237. [0] = {
  238. .name = "SmartMedia",
  239. .nr_chips = 1,
  240. .nr_map = smartmedia_map,
  241. .options = NAND_SCAN_SILENT_NODEV,
  242. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  243. .partitions = bast_default_nand_part,
  244. },
  245. [1] = {
  246. .name = "chip0",
  247. .nr_chips = 1,
  248. .nr_map = chip0_map,
  249. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  250. .partitions = bast_default_nand_part,
  251. },
  252. [2] = {
  253. .name = "chip1",
  254. .nr_chips = 1,
  255. .nr_map = chip1_map,
  256. .options = NAND_SCAN_SILENT_NODEV,
  257. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  258. .partitions = bast_default_nand_part,
  259. },
  260. [3] = {
  261. .name = "chip2",
  262. .nr_chips = 1,
  263. .nr_map = chip2_map,
  264. .options = NAND_SCAN_SILENT_NODEV,
  265. .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
  266. .partitions = bast_default_nand_part,
  267. }
  268. };
  269. static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
  270. {
  271. unsigned int tmp;
  272. slot = set->nr_map[slot] & 3;
  273. pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
  274. slot, set, set->nr_map);
  275. tmp = __raw_readb(BAST_VA_CTRL2);
  276. tmp &= BAST_CPLD_CTLR2_IDERST;
  277. tmp |= slot;
  278. tmp |= BAST_CPLD_CTRL2_WNAND;
  279. pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
  280. __raw_writeb(tmp, BAST_VA_CTRL2);
  281. }
  282. static struct s3c2410_platform_nand __initdata bast_nand_info = {
  283. .tacls = 30,
  284. .twrph0 = 60,
  285. .twrph1 = 60,
  286. .nr_sets = ARRAY_SIZE(bast_nand_sets),
  287. .sets = bast_nand_sets,
  288. .select_chip = bast_nand_select,
  289. };
  290. /* DM9000 */
  291. static struct resource bast_dm9k_resource[] = {
  292. [0] = {
  293. .start = S3C2410_CS5 + BAST_PA_DM9000,
  294. .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. [1] = {
  298. .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
  299. .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
  300. .flags = IORESOURCE_MEM,
  301. },
  302. [2] = {
  303. .start = IRQ_DM9000,
  304. .end = IRQ_DM9000,
  305. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  306. }
  307. };
  308. /* for the moment we limit ourselves to 16bit IO until some
  309. * better IO routines can be written and tested
  310. */
  311. static struct dm9000_plat_data bast_dm9k_platdata = {
  312. .flags = DM9000_PLATF_16BITONLY,
  313. };
  314. static struct platform_device bast_device_dm9k = {
  315. .name = "dm9000",
  316. .id = 0,
  317. .num_resources = ARRAY_SIZE(bast_dm9k_resource),
  318. .resource = bast_dm9k_resource,
  319. .dev = {
  320. .platform_data = &bast_dm9k_platdata,
  321. }
  322. };
  323. /* serial devices */
  324. #define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
  325. #define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
  326. #define SERIAL_CLK (1843200)
  327. static struct plat_serial8250_port bast_sio_data[] = {
  328. [0] = {
  329. .mapbase = SERIAL_BASE + 0x2f8,
  330. .irq = IRQ_PCSERIAL1,
  331. .flags = SERIAL_FLAGS,
  332. .iotype = UPIO_MEM,
  333. .regshift = 0,
  334. .uartclk = SERIAL_CLK,
  335. },
  336. [1] = {
  337. .mapbase = SERIAL_BASE + 0x3f8,
  338. .irq = IRQ_PCSERIAL2,
  339. .flags = SERIAL_FLAGS,
  340. .iotype = UPIO_MEM,
  341. .regshift = 0,
  342. .uartclk = SERIAL_CLK,
  343. },
  344. { }
  345. };
  346. static struct platform_device bast_sio = {
  347. .name = "serial8250",
  348. .id = PLAT8250_DEV_PLATFORM,
  349. .dev = {
  350. .platform_data = &bast_sio_data,
  351. },
  352. };
  353. /* we have devices on the bus which cannot work much over the
  354. * standard 100KHz i2c bus frequency
  355. */
  356. static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
  357. .flags = 0,
  358. .slave_addr = 0x10,
  359. .frequency = 100*1000,
  360. };
  361. /* Asix AX88796 10/100 ethernet controller */
  362. static struct ax_plat_data bast_asix_platdata = {
  363. .flags = AXFLG_MAC_FROMDEV,
  364. .wordlength = 2,
  365. .dcr_val = 0x48,
  366. .rcr_val = 0x40,
  367. };
  368. static struct resource bast_asix_resource[] = {
  369. [0] = {
  370. .start = S3C2410_CS5 + BAST_PA_ASIXNET,
  371. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
  372. .flags = IORESOURCE_MEM,
  373. },
  374. [1] = {
  375. .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
  376. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
  377. .flags = IORESOURCE_MEM,
  378. },
  379. [2] = {
  380. .start = IRQ_ASIX,
  381. .end = IRQ_ASIX,
  382. .flags = IORESOURCE_IRQ
  383. }
  384. };
  385. static struct platform_device bast_device_asix = {
  386. .name = "ax88796",
  387. .id = 0,
  388. .num_resources = ARRAY_SIZE(bast_asix_resource),
  389. .resource = bast_asix_resource,
  390. .dev = {
  391. .platform_data = &bast_asix_platdata
  392. }
  393. };
  394. /* Asix AX88796 10/100 ethernet controller parallel port */
  395. static struct resource bast_asixpp_resource[] = {
  396. [0] = {
  397. .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
  398. .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
  399. .flags = IORESOURCE_MEM,
  400. }
  401. };
  402. static struct platform_device bast_device_axpp = {
  403. .name = "ax88796-pp",
  404. .id = 0,
  405. .num_resources = ARRAY_SIZE(bast_asixpp_resource),
  406. .resource = bast_asixpp_resource,
  407. };
  408. /* LCD/VGA controller */
  409. static struct s3c2410fb_display __initdata bast_lcd_info[] = {
  410. {
  411. .type = S3C2410_LCDCON1_TFT,
  412. .width = 640,
  413. .height = 480,
  414. .pixclock = 33333,
  415. .xres = 640,
  416. .yres = 480,
  417. .bpp = 4,
  418. .left_margin = 40,
  419. .right_margin = 20,
  420. .hsync_len = 88,
  421. .upper_margin = 30,
  422. .lower_margin = 32,
  423. .vsync_len = 3,
  424. .lcdcon5 = 0x00014b02,
  425. },
  426. {
  427. .type = S3C2410_LCDCON1_TFT,
  428. .width = 640,
  429. .height = 480,
  430. .pixclock = 33333,
  431. .xres = 640,
  432. .yres = 480,
  433. .bpp = 8,
  434. .left_margin = 40,
  435. .right_margin = 20,
  436. .hsync_len = 88,
  437. .upper_margin = 30,
  438. .lower_margin = 32,
  439. .vsync_len = 3,
  440. .lcdcon5 = 0x00014b02,
  441. },
  442. {
  443. .type = S3C2410_LCDCON1_TFT,
  444. .width = 640,
  445. .height = 480,
  446. .pixclock = 33333,
  447. .xres = 640,
  448. .yres = 480,
  449. .bpp = 16,
  450. .left_margin = 40,
  451. .right_margin = 20,
  452. .hsync_len = 88,
  453. .upper_margin = 30,
  454. .lower_margin = 32,
  455. .vsync_len = 3,
  456. .lcdcon5 = 0x00014b02,
  457. },
  458. };
  459. /* LCD/VGA controller */
  460. static struct s3c2410fb_mach_info __initdata bast_fb_info = {
  461. .displays = bast_lcd_info,
  462. .num_displays = ARRAY_SIZE(bast_lcd_info),
  463. .default_display = 1,
  464. };
  465. /* I2C devices fitted. */
  466. static struct i2c_board_info bast_i2c_devs[] __initdata = {
  467. {
  468. I2C_BOARD_INFO("tlv320aic23", 0x1a),
  469. }, {
  470. I2C_BOARD_INFO("simtec-pmu", 0x6b),
  471. }, {
  472. I2C_BOARD_INFO("ch7013", 0x75),
  473. },
  474. };
  475. static struct s3c_hwmon_pdata bast_hwmon_info = {
  476. /* LCD contrast (0-6.6V) */
  477. .in[0] = &(struct s3c_hwmon_chcfg) {
  478. .name = "lcd-contrast",
  479. .mult = 3300,
  480. .div = 512,
  481. },
  482. /* LED current feedback */
  483. .in[1] = &(struct s3c_hwmon_chcfg) {
  484. .name = "led-feedback",
  485. .mult = 3300,
  486. .div = 1024,
  487. },
  488. /* LCD feedback (0-6.6V) */
  489. .in[2] = &(struct s3c_hwmon_chcfg) {
  490. .name = "lcd-feedback",
  491. .mult = 3300,
  492. .div = 512,
  493. },
  494. /* Vcore (1.8-2.0V), Vref 3.3V */
  495. .in[3] = &(struct s3c_hwmon_chcfg) {
  496. .name = "vcore",
  497. .mult = 3300,
  498. .div = 1024,
  499. },
  500. };
  501. /* Standard BAST devices */
  502. // cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
  503. static struct platform_device *bast_devices[] __initdata = {
  504. &s3c_device_ohci,
  505. &s3c_device_lcd,
  506. &s3c_device_wdt,
  507. &s3c_device_i2c0,
  508. &s3c_device_rtc,
  509. &s3c_device_nand,
  510. &s3c_device_adc,
  511. &s3c_device_hwmon,
  512. &bast_device_dm9k,
  513. &bast_device_asix,
  514. &bast_device_axpp,
  515. &bast_sio,
  516. };
  517. static struct clk *bast_clocks[] __initdata = {
  518. &s3c24xx_dclk0,
  519. &s3c24xx_dclk1,
  520. &s3c24xx_clkout0,
  521. &s3c24xx_clkout1,
  522. &s3c24xx_uclk,
  523. };
  524. static struct s3c_cpufreq_board __initdata bast_cpufreq = {
  525. .refresh = 7800, /* 7.8usec */
  526. .auto_io = 1,
  527. .need_io = 1,
  528. };
  529. static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
  530. .have_mic = 1,
  531. .have_lout = 1,
  532. };
  533. static void __init bast_map_io(void)
  534. {
  535. /* initialise the clocks */
  536. s3c24xx_dclk0.parent = &clk_upll;
  537. s3c24xx_dclk0.rate = 12*1000*1000;
  538. s3c24xx_dclk1.parent = &clk_upll;
  539. s3c24xx_dclk1.rate = 24*1000*1000;
  540. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  541. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  542. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  543. s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));
  544. s3c_hwmon_set_platdata(&bast_hwmon_info);
  545. s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
  546. s3c24xx_init_clocks(0);
  547. s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
  548. }
  549. static void __init bast_init(void)
  550. {
  551. register_syscore_ops(&bast_pm_syscore_ops);
  552. s3c_i2c0_set_platdata(&bast_i2c_info);
  553. s3c_nand_set_platdata(&bast_nand_info);
  554. s3c24xx_fb_set_platdata(&bast_fb_info);
  555. platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
  556. i2c_register_board_info(0, bast_i2c_devs,
  557. ARRAY_SIZE(bast_i2c_devs));
  558. usb_simtec_init();
  559. nor_simtec_init();
  560. simtec_audio_add(NULL, true, &bast_audio);
  561. WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
  562. s3c_cpufreq_setboard(&bast_cpufreq);
  563. }
  564. MACHINE_START(BAST, "Simtec-BAST")
  565. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  566. .boot_params = S3C2410_SDRAM_PA + 0x100,
  567. .map_io = bast_map_io,
  568. .init_irq = s3c24xx_init_irq,
  569. .init_machine = bast_init,
  570. .timer = &s3c24xx_timer,
  571. MACHINE_END