pxa3xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa3xx.c
  3. *
  4. * code specific to pxa3xx aka Monahans
  5. *
  6. * Copyright (C) 2006 Marvell International Ltd.
  7. *
  8. * 2007-09-02: eric miao <eric.miao@marvell.com>
  9. * initial version
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/syscore_ops.h>
  23. #include <linux/i2c/pxa-i2c.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/suspend.h>
  26. #include <mach/hardware.h>
  27. #include <mach/gpio.h>
  28. #include <mach/pxa3xx-regs.h>
  29. #include <mach/reset.h>
  30. #include <mach/ohci.h>
  31. #include <mach/pm.h>
  32. #include <mach/dma.h>
  33. #include <mach/smemc.h>
  34. #include "generic.h"
  35. #include "devices.h"
  36. #include "clock.h"
  37. #define PECR_IE(n) ((1 << ((n) * 2)) << 28)
  38. #define PECR_IS(n) ((1 << ((n) * 2)) << 29)
  39. static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
  40. static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
  41. static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
  42. static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
  43. static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
  44. static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
  45. static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
  46. static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
  47. static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
  48. static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
  49. static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
  50. static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
  51. static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
  52. static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
  53. static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
  54. static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
  55. static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
  56. static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
  57. static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
  58. static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
  59. static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
  60. static struct clk_lookup pxa3xx_clkregs[] = {
  61. INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
  62. /* Power I2C clock is always on */
  63. INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
  64. INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
  65. INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
  66. INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
  67. INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
  68. INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
  69. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
  70. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
  71. INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
  72. INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
  73. INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
  74. INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
  75. INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
  76. INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
  77. INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
  78. INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
  79. INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
  80. INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
  81. INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
  82. INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
  83. INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
  84. INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
  85. };
  86. #ifdef CONFIG_PM
  87. #define ISRAM_START 0x5c000000
  88. #define ISRAM_SIZE SZ_256K
  89. static void __iomem *sram;
  90. static unsigned long wakeup_src;
  91. /*
  92. * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
  93. * memory controller has to be reinitialised, so we place some code
  94. * in the SRAM to perform this function.
  95. *
  96. * We disable FIQs across the standby - otherwise, we might receive a
  97. * FIQ while the SDRAM is unavailable.
  98. */
  99. static void pxa3xx_cpu_standby(unsigned int pwrmode)
  100. {
  101. extern const char pm_enter_standby_start[], pm_enter_standby_end[];
  102. void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
  103. memcpy_toio(sram + 0x8000, pm_enter_standby_start,
  104. pm_enter_standby_end - pm_enter_standby_start);
  105. AD2D0SR = ~0;
  106. AD2D1SR = ~0;
  107. AD2D0ER = wakeup_src;
  108. AD2D1ER = 0;
  109. ASCR = ASCR;
  110. ARSR = ARSR;
  111. local_fiq_disable();
  112. fn(pwrmode);
  113. local_fiq_enable();
  114. AD2D0ER = 0;
  115. AD2D1ER = 0;
  116. }
  117. /*
  118. * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
  119. * PXA3xx development kits assumes that the resuming process continues
  120. * with the address stored within the first 4 bytes of SDRAM. The PSPR
  121. * register is used privately by BootROM and OBM, and _must_ be set to
  122. * 0x5c014000 for the moment.
  123. */
  124. static void pxa3xx_cpu_pm_suspend(void)
  125. {
  126. volatile unsigned long *p = (volatile void *)0xc0000000;
  127. unsigned long saved_data = *p;
  128. #ifndef CONFIG_IWMMXT
  129. u64 acc0;
  130. asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
  131. #endif
  132. extern int pxa3xx_finish_suspend(unsigned long);
  133. /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
  134. CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
  135. CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
  136. /* clear and setup wakeup source */
  137. AD3SR = ~0;
  138. AD3ER = wakeup_src;
  139. ASCR = ASCR;
  140. ARSR = ARSR;
  141. PCFR |= (1u << 13); /* L1_DIS */
  142. PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
  143. PSPR = 0x5c014000;
  144. /* overwrite with the resume address */
  145. *p = virt_to_phys(cpu_resume);
  146. cpu_suspend(0, pxa3xx_finish_suspend);
  147. *p = saved_data;
  148. AD3ER = 0;
  149. #ifndef CONFIG_IWMMXT
  150. asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
  151. #endif
  152. }
  153. static void pxa3xx_cpu_pm_enter(suspend_state_t state)
  154. {
  155. /*
  156. * Don't sleep if no wakeup sources are defined
  157. */
  158. if (wakeup_src == 0) {
  159. printk(KERN_ERR "Not suspending: no wakeup sources\n");
  160. return;
  161. }
  162. switch (state) {
  163. case PM_SUSPEND_STANDBY:
  164. pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
  165. break;
  166. case PM_SUSPEND_MEM:
  167. pxa3xx_cpu_pm_suspend();
  168. break;
  169. }
  170. }
  171. static int pxa3xx_cpu_pm_valid(suspend_state_t state)
  172. {
  173. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  174. }
  175. static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
  176. .valid = pxa3xx_cpu_pm_valid,
  177. .enter = pxa3xx_cpu_pm_enter,
  178. };
  179. static void __init pxa3xx_init_pm(void)
  180. {
  181. sram = ioremap(ISRAM_START, ISRAM_SIZE);
  182. if (!sram) {
  183. printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
  184. return;
  185. }
  186. /*
  187. * Since we copy wakeup code into the SRAM, we need to ensure
  188. * that it is preserved over the low power modes. Note: bit 8
  189. * is undocumented in the developer manual, but must be set.
  190. */
  191. AD1R |= ADXR_L2 | ADXR_R0;
  192. AD2R |= ADXR_L2 | ADXR_R0;
  193. AD3R |= ADXR_L2 | ADXR_R0;
  194. /*
  195. * Clear the resume enable registers.
  196. */
  197. AD1D0ER = 0;
  198. AD2D0ER = 0;
  199. AD2D1ER = 0;
  200. AD3ER = 0;
  201. pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
  202. }
  203. static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
  204. {
  205. unsigned long flags, mask = 0;
  206. switch (d->irq) {
  207. case IRQ_SSP3:
  208. mask = ADXER_MFP_WSSP3;
  209. break;
  210. case IRQ_MSL:
  211. mask = ADXER_WMSL0;
  212. break;
  213. case IRQ_USBH2:
  214. case IRQ_USBH1:
  215. mask = ADXER_WUSBH;
  216. break;
  217. case IRQ_KEYPAD:
  218. mask = ADXER_WKP;
  219. break;
  220. case IRQ_AC97:
  221. mask = ADXER_MFP_WAC97;
  222. break;
  223. case IRQ_USIM:
  224. mask = ADXER_WUSIM0;
  225. break;
  226. case IRQ_SSP2:
  227. mask = ADXER_MFP_WSSP2;
  228. break;
  229. case IRQ_I2C:
  230. mask = ADXER_MFP_WI2C;
  231. break;
  232. case IRQ_STUART:
  233. mask = ADXER_MFP_WUART3;
  234. break;
  235. case IRQ_BTUART:
  236. mask = ADXER_MFP_WUART2;
  237. break;
  238. case IRQ_FFUART:
  239. mask = ADXER_MFP_WUART1;
  240. break;
  241. case IRQ_MMC:
  242. mask = ADXER_MFP_WMMC1;
  243. break;
  244. case IRQ_SSP:
  245. mask = ADXER_MFP_WSSP1;
  246. break;
  247. case IRQ_RTCAlrm:
  248. mask = ADXER_WRTC;
  249. break;
  250. case IRQ_SSP4:
  251. mask = ADXER_MFP_WSSP4;
  252. break;
  253. case IRQ_TSI:
  254. mask = ADXER_WTSI;
  255. break;
  256. case IRQ_USIM2:
  257. mask = ADXER_WUSIM1;
  258. break;
  259. case IRQ_MMC2:
  260. mask = ADXER_MFP_WMMC2;
  261. break;
  262. case IRQ_NAND:
  263. mask = ADXER_MFP_WFLASH;
  264. break;
  265. case IRQ_USB2:
  266. mask = ADXER_WUSB2;
  267. break;
  268. case IRQ_WAKEUP0:
  269. mask = ADXER_WEXTWAKE0;
  270. break;
  271. case IRQ_WAKEUP1:
  272. mask = ADXER_WEXTWAKE1;
  273. break;
  274. case IRQ_MMC3:
  275. mask = ADXER_MFP_GEN12;
  276. break;
  277. default:
  278. return -EINVAL;
  279. }
  280. local_irq_save(flags);
  281. if (on)
  282. wakeup_src |= mask;
  283. else
  284. wakeup_src &= ~mask;
  285. local_irq_restore(flags);
  286. return 0;
  287. }
  288. #else
  289. static inline void pxa3xx_init_pm(void) {}
  290. #define pxa3xx_set_wake NULL
  291. #endif
  292. static void pxa_ack_ext_wakeup(struct irq_data *d)
  293. {
  294. PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
  295. }
  296. static void pxa_mask_ext_wakeup(struct irq_data *d)
  297. {
  298. pxa_mask_irq(d);
  299. PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
  300. }
  301. static void pxa_unmask_ext_wakeup(struct irq_data *d)
  302. {
  303. pxa_unmask_irq(d);
  304. PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
  305. }
  306. static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
  307. {
  308. if (flow_type & IRQ_TYPE_EDGE_RISING)
  309. PWER |= 1 << (d->irq - IRQ_WAKEUP0);
  310. if (flow_type & IRQ_TYPE_EDGE_FALLING)
  311. PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
  312. return 0;
  313. }
  314. static struct irq_chip pxa_ext_wakeup_chip = {
  315. .name = "WAKEUP",
  316. .irq_ack = pxa_ack_ext_wakeup,
  317. .irq_mask = pxa_mask_ext_wakeup,
  318. .irq_unmask = pxa_unmask_ext_wakeup,
  319. .irq_set_type = pxa_set_ext_wakeup_type,
  320. };
  321. static void __init pxa_init_ext_wakeup_irq(set_wake_t fn)
  322. {
  323. int irq;
  324. for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
  325. irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
  326. handle_edge_irq);
  327. set_irq_flags(irq, IRQF_VALID);
  328. }
  329. pxa_ext_wakeup_chip.irq_set_wake = fn;
  330. }
  331. void __init pxa3xx_init_irq(void)
  332. {
  333. /* enable CP6 access */
  334. u32 value;
  335. __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
  336. value |= (1 << 6);
  337. __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
  338. pxa_init_irq(56, pxa3xx_set_wake);
  339. pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
  340. pxa_init_gpio(IRQ_GPIO_2_x, 2, 127, NULL);
  341. }
  342. static struct map_desc pxa3xx_io_desc[] __initdata = {
  343. { /* Mem Ctl */
  344. .virtual = SMEMC_VIRT,
  345. .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
  346. .length = 0x00200000,
  347. .type = MT_DEVICE
  348. }
  349. };
  350. void __init pxa3xx_map_io(void)
  351. {
  352. pxa_map_io();
  353. iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
  354. pxa3xx_get_clk_frequency_khz(1);
  355. }
  356. /*
  357. * device registration specific to PXA3xx.
  358. */
  359. void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  360. {
  361. pxa_register_device(&pxa3xx_device_i2c_power, info);
  362. }
  363. static struct platform_device *devices[] __initdata = {
  364. &pxa27x_device_udc,
  365. &pxa_device_pmu,
  366. &pxa_device_i2s,
  367. &pxa_device_asoc_ssp1,
  368. &pxa_device_asoc_ssp2,
  369. &pxa_device_asoc_ssp3,
  370. &pxa_device_asoc_ssp4,
  371. &pxa_device_asoc_platform,
  372. &sa1100_device_rtc,
  373. &pxa_device_rtc,
  374. &pxa27x_device_ssp1,
  375. &pxa27x_device_ssp2,
  376. &pxa27x_device_ssp3,
  377. &pxa3xx_device_ssp4,
  378. &pxa27x_device_pwm0,
  379. &pxa27x_device_pwm1,
  380. };
  381. static int __init pxa3xx_init(void)
  382. {
  383. int ret = 0;
  384. if (cpu_is_pxa3xx()) {
  385. reset_status = ARSR;
  386. /*
  387. * clear RDH bit every time after reset
  388. *
  389. * Note: the last 3 bits DxS are write-1-to-clear so carefully
  390. * preserve them here in case they will be referenced later
  391. */
  392. ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
  393. clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
  394. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  395. return ret;
  396. pxa3xx_init_pm();
  397. register_syscore_ops(&pxa_irq_syscore_ops);
  398. register_syscore_ops(&pxa3xx_mfp_syscore_ops);
  399. register_syscore_ops(&pxa_gpio_syscore_ops);
  400. register_syscore_ops(&pxa3xx_clock_syscore_ops);
  401. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  402. }
  403. return ret;
  404. }
  405. postcore_initcall(pxa3xx_init);