cpufreq-pxa2xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * linux/arch/arm/mach-pxa/cpufreq-pxa2xx.c
  3. *
  4. * Copyright (C) 2002,2003 Intrinsyc Software
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * History:
  21. * 31-Jul-2002 : Initial version [FB]
  22. * 29-Jan-2003 : added PXA255 support [FB]
  23. * 20-Apr-2003 : ported to v2.5 (Dustin McIntire, Sensoria Corp.)
  24. *
  25. * Note:
  26. * This driver may change the memory bus clock rate, but will not do any
  27. * platform specific access timing changes... for example if you have flash
  28. * memory connected to CS0, you will need to register a platform specific
  29. * notifier which will adjust the memory access strobes to maintain a
  30. * minimum strobe width.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/sched.h>
  36. #include <linux/init.h>
  37. #include <linux/cpufreq.h>
  38. #include <linux/err.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/io.h>
  41. #include <mach/pxa2xx-regs.h>
  42. #include <mach/smemc.h>
  43. #ifdef DEBUG
  44. static unsigned int freq_debug;
  45. module_param(freq_debug, uint, 0);
  46. MODULE_PARM_DESC(freq_debug, "Set the debug messages to on=1/off=0");
  47. #else
  48. #define freq_debug 0
  49. #endif
  50. static struct regulator *vcc_core;
  51. static unsigned int pxa27x_maxfreq;
  52. module_param(pxa27x_maxfreq, uint, 0);
  53. MODULE_PARM_DESC(pxa27x_maxfreq, "Set the pxa27x maxfreq in MHz"
  54. "(typically 624=>pxa270, 416=>pxa271, 520=>pxa272)");
  55. typedef struct {
  56. unsigned int khz;
  57. unsigned int membus;
  58. unsigned int cccr;
  59. unsigned int div2;
  60. unsigned int cclkcfg;
  61. int vmin;
  62. int vmax;
  63. } pxa_freqs_t;
  64. /* Define the refresh period in mSec for the SDRAM and the number of rows */
  65. #define SDRAM_TREF 64 /* standard 64ms SDRAM */
  66. static unsigned int sdram_rows;
  67. #define CCLKCFG_TURBO 0x1
  68. #define CCLKCFG_FCS 0x2
  69. #define CCLKCFG_HALFTURBO 0x4
  70. #define CCLKCFG_FASTBUS 0x8
  71. #define MDREFR_DB2_MASK (MDREFR_K2DB2 | MDREFR_K1DB2)
  72. #define MDREFR_DRI_MASK 0xFFF
  73. #define MDCNFG_DRAC2(mdcnfg) (((mdcnfg) >> 21) & 0x3)
  74. #define MDCNFG_DRAC0(mdcnfg) (((mdcnfg) >> 5) & 0x3)
  75. /*
  76. * PXA255 definitions
  77. */
  78. /* Use the run mode frequencies for the CPUFREQ_POLICY_PERFORMANCE policy */
  79. #define CCLKCFG CCLKCFG_TURBO | CCLKCFG_FCS
  80. static pxa_freqs_t pxa255_run_freqs[] =
  81. {
  82. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  83. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  84. {132700, 132700, 0x123, 1, CCLKCFG, -1, -1}, /* 133, 133, 66, 66 */
  85. {199100, 99500, 0x141, 0, CCLKCFG, -1, -1}, /* 199, 199, 99, 99 */
  86. {265400, 132700, 0x143, 1, CCLKCFG, -1, -1}, /* 265, 265, 133, 66 */
  87. {331800, 165900, 0x145, 1, CCLKCFG, -1, -1}, /* 331, 331, 166, 83 */
  88. {398100, 99500, 0x161, 0, CCLKCFG, -1, -1}, /* 398, 398, 196, 99 */
  89. };
  90. /* Use the turbo mode frequencies for the CPUFREQ_POLICY_POWERSAVE policy */
  91. static pxa_freqs_t pxa255_turbo_freqs[] =
  92. {
  93. /* CPU MEMBUS CCCR DIV2 CCLKCFG run turbo PXbus SDRAM */
  94. { 99500, 99500, 0x121, 1, CCLKCFG, -1, -1}, /* 99, 99, 50, 50 */
  95. {199100, 99500, 0x221, 0, CCLKCFG, -1, -1}, /* 99, 199, 50, 99 */
  96. {298500, 99500, 0x321, 0, CCLKCFG, -1, -1}, /* 99, 287, 50, 99 */
  97. {298600, 99500, 0x1c1, 0, CCLKCFG, -1, -1}, /* 199, 287, 99, 99 */
  98. {398100, 99500, 0x241, 0, CCLKCFG, -1, -1}, /* 199, 398, 99, 99 */
  99. };
  100. #define NUM_PXA25x_RUN_FREQS ARRAY_SIZE(pxa255_run_freqs)
  101. #define NUM_PXA25x_TURBO_FREQS ARRAY_SIZE(pxa255_turbo_freqs)
  102. static struct cpufreq_frequency_table
  103. pxa255_run_freq_table[NUM_PXA25x_RUN_FREQS+1];
  104. static struct cpufreq_frequency_table
  105. pxa255_turbo_freq_table[NUM_PXA25x_TURBO_FREQS+1];
  106. static unsigned int pxa255_turbo_table;
  107. module_param(pxa255_turbo_table, uint, 0);
  108. MODULE_PARM_DESC(pxa255_turbo_table, "Selects the frequency table (0 = run table, !0 = turbo table)");
  109. /*
  110. * PXA270 definitions
  111. *
  112. * For the PXA27x:
  113. * Control variables are A, L, 2N for CCCR; B, HT, T for CLKCFG.
  114. *
  115. * A = 0 => memory controller clock from table 3-7,
  116. * A = 1 => memory controller clock = system bus clock
  117. * Run mode frequency = 13 MHz * L
  118. * Turbo mode frequency = 13 MHz * L * N
  119. * System bus frequency = 13 MHz * L / (B + 1)
  120. *
  121. * In CCCR:
  122. * A = 1
  123. * L = 16 oscillator to run mode ratio
  124. * 2N = 6 2 * (turbo mode to run mode ratio)
  125. *
  126. * In CCLKCFG:
  127. * B = 1 Fast bus mode
  128. * HT = 0 Half-Turbo mode
  129. * T = 1 Turbo mode
  130. *
  131. * For now, just support some of the combinations in table 3-7 of
  132. * PXA27x Processor Family Developer's Manual to simplify frequency
  133. * change sequences.
  134. */
  135. #define PXA27x_CCCR(A, L, N2) (A << 25 | N2 << 7 | L)
  136. #define CCLKCFG2(B, HT, T) \
  137. (CCLKCFG_FCS | \
  138. ((B) ? CCLKCFG_FASTBUS : 0) | \
  139. ((HT) ? CCLKCFG_HALFTURBO : 0) | \
  140. ((T) ? CCLKCFG_TURBO : 0))
  141. static pxa_freqs_t pxa27x_freqs[] = {
  142. {104000, 104000, PXA27x_CCCR(1, 8, 2), 0, CCLKCFG2(1, 0, 1), 900000, 1705000 },
  143. {156000, 104000, PXA27x_CCCR(1, 8, 3), 0, CCLKCFG2(1, 0, 1), 1000000, 1705000 },
  144. {208000, 208000, PXA27x_CCCR(0, 16, 2), 1, CCLKCFG2(0, 0, 1), 1180000, 1705000 },
  145. {312000, 208000, PXA27x_CCCR(1, 16, 3), 1, CCLKCFG2(1, 0, 1), 1250000, 1705000 },
  146. {416000, 208000, PXA27x_CCCR(1, 16, 4), 1, CCLKCFG2(1, 0, 1), 1350000, 1705000 },
  147. {520000, 208000, PXA27x_CCCR(1, 16, 5), 1, CCLKCFG2(1, 0, 1), 1450000, 1705000 },
  148. {624000, 208000, PXA27x_CCCR(1, 16, 6), 1, CCLKCFG2(1, 0, 1), 1550000, 1705000 }
  149. };
  150. #define NUM_PXA27x_FREQS ARRAY_SIZE(pxa27x_freqs)
  151. static struct cpufreq_frequency_table
  152. pxa27x_freq_table[NUM_PXA27x_FREQS+1];
  153. extern unsigned get_clk_frequency_khz(int info);
  154. #ifdef CONFIG_REGULATOR
  155. static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq)
  156. {
  157. int ret = 0;
  158. int vmin, vmax;
  159. if (!cpu_is_pxa27x())
  160. return 0;
  161. vmin = pxa_freq->vmin;
  162. vmax = pxa_freq->vmax;
  163. if ((vmin == -1) || (vmax == -1))
  164. return 0;
  165. ret = regulator_set_voltage(vcc_core, vmin, vmax);
  166. if (ret)
  167. pr_err("cpufreq: Failed to set vcc_core in [%dmV..%dmV]\n",
  168. vmin, vmax);
  169. return ret;
  170. }
  171. static __init void pxa_cpufreq_init_voltages(void)
  172. {
  173. vcc_core = regulator_get(NULL, "vcc_core");
  174. if (IS_ERR(vcc_core)) {
  175. pr_info("cpufreq: Didn't find vcc_core regulator\n");
  176. vcc_core = NULL;
  177. } else {
  178. pr_info("cpufreq: Found vcc_core regulator\n");
  179. }
  180. }
  181. #else
  182. static int pxa_cpufreq_change_voltage(pxa_freqs_t *pxa_freq)
  183. {
  184. return 0;
  185. }
  186. static __init void pxa_cpufreq_init_voltages(void) { }
  187. #endif
  188. static void find_freq_tables(struct cpufreq_frequency_table **freq_table,
  189. pxa_freqs_t **pxa_freqs)
  190. {
  191. if (cpu_is_pxa25x()) {
  192. if (!pxa255_turbo_table) {
  193. *pxa_freqs = pxa255_run_freqs;
  194. *freq_table = pxa255_run_freq_table;
  195. } else {
  196. *pxa_freqs = pxa255_turbo_freqs;
  197. *freq_table = pxa255_turbo_freq_table;
  198. }
  199. }
  200. if (cpu_is_pxa27x()) {
  201. *pxa_freqs = pxa27x_freqs;
  202. *freq_table = pxa27x_freq_table;
  203. }
  204. }
  205. static void pxa27x_guess_max_freq(void)
  206. {
  207. if (!pxa27x_maxfreq) {
  208. pxa27x_maxfreq = 416000;
  209. printk(KERN_INFO "PXA CPU 27x max frequency not defined "
  210. "(pxa27x_maxfreq), assuming pxa271 with %dkHz maxfreq\n",
  211. pxa27x_maxfreq);
  212. } else {
  213. pxa27x_maxfreq *= 1000;
  214. }
  215. }
  216. static void init_sdram_rows(void)
  217. {
  218. uint32_t mdcnfg = __raw_readl(MDCNFG);
  219. unsigned int drac2 = 0, drac0 = 0;
  220. if (mdcnfg & (MDCNFG_DE2 | MDCNFG_DE3))
  221. drac2 = MDCNFG_DRAC2(mdcnfg);
  222. if (mdcnfg & (MDCNFG_DE0 | MDCNFG_DE1))
  223. drac0 = MDCNFG_DRAC0(mdcnfg);
  224. sdram_rows = 1 << (11 + max(drac0, drac2));
  225. }
  226. static u32 mdrefr_dri(unsigned int freq)
  227. {
  228. u32 interval = freq * SDRAM_TREF / sdram_rows;
  229. return (interval - (cpu_is_pxa27x() ? 31 : 0)) / 32;
  230. }
  231. /* find a valid frequency point */
  232. static int pxa_verify_policy(struct cpufreq_policy *policy)
  233. {
  234. struct cpufreq_frequency_table *pxa_freqs_table;
  235. pxa_freqs_t *pxa_freqs;
  236. int ret;
  237. find_freq_tables(&pxa_freqs_table, &pxa_freqs);
  238. ret = cpufreq_frequency_table_verify(policy, pxa_freqs_table);
  239. if (freq_debug)
  240. pr_debug("Verified CPU policy: %dKhz min to %dKhz max\n",
  241. policy->min, policy->max);
  242. return ret;
  243. }
  244. static unsigned int pxa_cpufreq_get(unsigned int cpu)
  245. {
  246. return get_clk_frequency_khz(0);
  247. }
  248. static int pxa_set_target(struct cpufreq_policy *policy,
  249. unsigned int target_freq,
  250. unsigned int relation)
  251. {
  252. struct cpufreq_frequency_table *pxa_freqs_table;
  253. pxa_freqs_t *pxa_freq_settings;
  254. struct cpufreq_freqs freqs;
  255. unsigned int idx;
  256. unsigned long flags;
  257. unsigned int new_freq_cpu, new_freq_mem;
  258. unsigned int unused, preset_mdrefr, postset_mdrefr, cclkcfg;
  259. int ret = 0;
  260. /* Get the current policy */
  261. find_freq_tables(&pxa_freqs_table, &pxa_freq_settings);
  262. /* Lookup the next frequency */
  263. if (cpufreq_frequency_table_target(policy, pxa_freqs_table,
  264. target_freq, relation, &idx)) {
  265. return -EINVAL;
  266. }
  267. new_freq_cpu = pxa_freq_settings[idx].khz;
  268. new_freq_mem = pxa_freq_settings[idx].membus;
  269. freqs.old = policy->cur;
  270. freqs.new = new_freq_cpu;
  271. freqs.cpu = policy->cpu;
  272. if (freq_debug)
  273. pr_debug("Changing CPU frequency to %d Mhz, (SDRAM %d Mhz)\n",
  274. freqs.new / 1000, (pxa_freq_settings[idx].div2) ?
  275. (new_freq_mem / 2000) : (new_freq_mem / 1000));
  276. if (vcc_core && freqs.new > freqs.old)
  277. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  278. if (ret)
  279. return ret;
  280. /*
  281. * Tell everyone what we're about to do...
  282. * you should add a notify client with any platform specific
  283. * Vcc changing capability
  284. */
  285. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  286. /* Calculate the next MDREFR. If we're slowing down the SDRAM clock
  287. * we need to preset the smaller DRI before the change. If we're
  288. * speeding up we need to set the larger DRI value after the change.
  289. */
  290. preset_mdrefr = postset_mdrefr = __raw_readl(MDREFR);
  291. if ((preset_mdrefr & MDREFR_DRI_MASK) > mdrefr_dri(new_freq_mem)) {
  292. preset_mdrefr = (preset_mdrefr & ~MDREFR_DRI_MASK);
  293. preset_mdrefr |= mdrefr_dri(new_freq_mem);
  294. }
  295. postset_mdrefr =
  296. (postset_mdrefr & ~MDREFR_DRI_MASK) | mdrefr_dri(new_freq_mem);
  297. /* If we're dividing the memory clock by two for the SDRAM clock, this
  298. * must be set prior to the change. Clearing the divide must be done
  299. * after the change.
  300. */
  301. if (pxa_freq_settings[idx].div2) {
  302. preset_mdrefr |= MDREFR_DB2_MASK;
  303. postset_mdrefr |= MDREFR_DB2_MASK;
  304. } else {
  305. postset_mdrefr &= ~MDREFR_DB2_MASK;
  306. }
  307. local_irq_save(flags);
  308. /* Set new the CCCR and prepare CCLKCFG */
  309. CCCR = pxa_freq_settings[idx].cccr;
  310. cclkcfg = pxa_freq_settings[idx].cclkcfg;
  311. asm volatile(" \n\
  312. ldr r4, [%1] /* load MDREFR */ \n\
  313. b 2f \n\
  314. .align 5 \n\
  315. 1: \n\
  316. str %3, [%1] /* preset the MDREFR */ \n\
  317. mcr p14, 0, %2, c6, c0, 0 /* set CCLKCFG[FCS] */ \n\
  318. str %4, [%1] /* postset the MDREFR */ \n\
  319. \n\
  320. b 3f \n\
  321. 2: b 1b \n\
  322. 3: nop \n\
  323. "
  324. : "=&r" (unused)
  325. : "r" (MDREFR), "r" (cclkcfg),
  326. "r" (preset_mdrefr), "r" (postset_mdrefr)
  327. : "r4", "r5");
  328. local_irq_restore(flags);
  329. /*
  330. * Tell everyone what we've just done...
  331. * you should add a notify client with any platform specific
  332. * SDRAM refresh timer adjustments
  333. */
  334. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  335. /*
  336. * Even if voltage setting fails, we don't report it, as the frequency
  337. * change succeeded. The voltage reduction is not a critical failure,
  338. * only power savings will suffer from this.
  339. *
  340. * Note: if the voltage change fails, and a return value is returned, a
  341. * bug is triggered (seems a deadlock). Should anybody find out where,
  342. * the "return 0" should become a "return ret".
  343. */
  344. if (vcc_core && freqs.new < freqs.old)
  345. ret = pxa_cpufreq_change_voltage(&pxa_freq_settings[idx]);
  346. return 0;
  347. }
  348. static int pxa_cpufreq_init(struct cpufreq_policy *policy)
  349. {
  350. int i;
  351. unsigned int freq;
  352. struct cpufreq_frequency_table *pxa255_freq_table;
  353. pxa_freqs_t *pxa255_freqs;
  354. /* try to guess pxa27x cpu */
  355. if (cpu_is_pxa27x())
  356. pxa27x_guess_max_freq();
  357. pxa_cpufreq_init_voltages();
  358. init_sdram_rows();
  359. /* set default policy and cpuinfo */
  360. policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
  361. policy->cur = get_clk_frequency_khz(0); /* current freq */
  362. policy->min = policy->max = policy->cur;
  363. /* Generate pxa25x the run cpufreq_frequency_table struct */
  364. for (i = 0; i < NUM_PXA25x_RUN_FREQS; i++) {
  365. pxa255_run_freq_table[i].frequency = pxa255_run_freqs[i].khz;
  366. pxa255_run_freq_table[i].index = i;
  367. }
  368. pxa255_run_freq_table[i].frequency = CPUFREQ_TABLE_END;
  369. /* Generate pxa25x the turbo cpufreq_frequency_table struct */
  370. for (i = 0; i < NUM_PXA25x_TURBO_FREQS; i++) {
  371. pxa255_turbo_freq_table[i].frequency =
  372. pxa255_turbo_freqs[i].khz;
  373. pxa255_turbo_freq_table[i].index = i;
  374. }
  375. pxa255_turbo_freq_table[i].frequency = CPUFREQ_TABLE_END;
  376. pxa255_turbo_table = !!pxa255_turbo_table;
  377. /* Generate the pxa27x cpufreq_frequency_table struct */
  378. for (i = 0; i < NUM_PXA27x_FREQS; i++) {
  379. freq = pxa27x_freqs[i].khz;
  380. if (freq > pxa27x_maxfreq)
  381. break;
  382. pxa27x_freq_table[i].frequency = freq;
  383. pxa27x_freq_table[i].index = i;
  384. }
  385. pxa27x_freq_table[i].index = i;
  386. pxa27x_freq_table[i].frequency = CPUFREQ_TABLE_END;
  387. /*
  388. * Set the policy's minimum and maximum frequencies from the tables
  389. * just constructed. This sets cpuinfo.mxx_freq, min and max.
  390. */
  391. if (cpu_is_pxa25x()) {
  392. find_freq_tables(&pxa255_freq_table, &pxa255_freqs);
  393. pr_info("PXA255 cpufreq using %s frequency table\n",
  394. pxa255_turbo_table ? "turbo" : "run");
  395. cpufreq_frequency_table_cpuinfo(policy, pxa255_freq_table);
  396. }
  397. else if (cpu_is_pxa27x())
  398. cpufreq_frequency_table_cpuinfo(policy, pxa27x_freq_table);
  399. printk(KERN_INFO "PXA CPU frequency change support initialized\n");
  400. return 0;
  401. }
  402. static struct cpufreq_driver pxa_cpufreq_driver = {
  403. .verify = pxa_verify_policy,
  404. .target = pxa_set_target,
  405. .init = pxa_cpufreq_init,
  406. .get = pxa_cpufreq_get,
  407. .name = "PXA2xx",
  408. };
  409. static int __init pxa_cpu_init(void)
  410. {
  411. int ret = -ENODEV;
  412. if (cpu_is_pxa25x() || cpu_is_pxa27x())
  413. ret = cpufreq_register_driver(&pxa_cpufreq_driver);
  414. return ret;
  415. }
  416. static void __exit pxa_cpu_exit(void)
  417. {
  418. cpufreq_unregister_driver(&pxa_cpufreq_driver);
  419. }
  420. MODULE_AUTHOR("Intrinsyc Software Inc.");
  421. MODULE_DESCRIPTION("CPU frequency changing driver for the PXA architecture");
  422. MODULE_LICENSE("GPL");
  423. module_init(pxa_cpu_init);
  424. module_exit(pxa_cpu_exit);